omap-aes.c 30.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8
/*
 * Cryptographic API.
 *
 * Support for OMAP AES HW acceleration.
 *
 * Copyright (c) 2010 Nokia Corporation
 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
9
 * Copyright (c) 2011 Texas Instruments Incorporated
10 11
 */

12 13 14
#define pr_fmt(fmt) "%20s: " fmt, __func__
#define prn(num) pr_debug(#num "=%d\n", num)
#define prx(num) pr_debug(#num "=%x\n", num)
15 16 17 18 19 20 21 22 23

#include <linux/err.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
#include <linux/dma-mapping.h>
24
#include <linux/dmaengine.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_address.h>
29 30 31 32 33
#include <linux/io.h>
#include <linux/crypto.h>
#include <linux/interrupt.h>
#include <crypto/scatterwalk.h>
#include <crypto/aes.h>
34
#include <crypto/gcm.h>
35
#include <crypto/engine.h>
36
#include <crypto/internal/skcipher.h>
37
#include <crypto/internal/aead.h>
38

39
#include "omap-crypto.h"
40
#include "omap-aes.h"
41 42 43 44 45

/* keep registered devices data here */
static LIST_HEAD(dev_list);
static DEFINE_SPINLOCK(list_lock);

46 47
static int aes_fallback_sz = 200;

48 49 50 51 52 53 54 55 56 57
#ifdef DEBUG
#define omap_aes_read(dd, offset)				\
({								\
	int _read_ret;						\
	_read_ret = __raw_readl(dd->io_base + offset);		\
	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
		 offset, _read_ret);				\
	_read_ret;						\
})
#else
58
inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
59 60 61
{
	return __raw_readl(dd->io_base + offset);
}
62 63 64 65 66 67 68 69 70 71
#endif

#ifdef DEBUG
#define omap_aes_write(dd, offset, value)				\
	do {								\
		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
			 offset, value);				\
		__raw_writel(value, dd->io_base + offset);		\
	} while (0)
#else
72
inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
73 74 75 76
				  u32 value)
{
	__raw_writel(value, dd->io_base + offset);
}
77
#endif
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98

static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
					u32 value, u32 mask)
{
	u32 val;

	val = omap_aes_read(dd, offset);
	val &= ~mask;
	val |= value;
	omap_aes_write(dd, offset, val);
}

static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
					u32 *value, int count)
{
	for (; count--; value++, offset += 4)
		omap_aes_write(dd, offset, *value);
}

static int omap_aes_hw_init(struct omap_aes_dev *dd)
{
99 100
	int err;

101
	if (!(dd->flags & FLAGS_INIT)) {
102
		dd->flags |= FLAGS_INIT;
103
		dd->err = 0;
104 105
	}

106 107 108 109 110 111
	err = pm_runtime_get_sync(dd->dev);
	if (err < 0) {
		dev_err(dd->dev, "failed to get sync: %d\n", err);
		return err;
	}

112
	return 0;
113 114
}

115 116 117 118 119 120 121
void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
{
	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
}

122
int omap_aes_write_ctrl(struct omap_aes_dev *dd)
123
{
124
	struct omap_aes_reqctx *rctx;
125
	unsigned int key32;
126
	int i, err;
127
	u32 val;
128

129 130 131 132
	err = omap_aes_hw_init(dd);
	if (err)
		return err;

133
	key32 = dd->ctx->keylen / sizeof(u32);
134

135 136 137 138 139
	/* RESET the key as previous HASH keys should not get affected*/
	if (dd->flags & FLAGS_GCM)
		for (i = 0; i < 0x40; i = i + 4)
			omap_aes_write(dd, i, 0x0);

140
	for (i = 0; i < key32; i++) {
141
		omap_aes_write(dd, AES_REG_KEY(dd, i),
142 143 144
			__le32_to_cpu(dd->ctx->key[i]));
	}

145 146
	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv)
		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4);
147

148 149 150 151 152
	if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
		rctx = aead_request_ctx(dd->aead_req);
		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
	}

153 154 155
	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
	if (dd->flags & FLAGS_CBC)
		val |= AES_REG_CTRL_CBC;
156 157

	if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
158
		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
159

160 161 162
	if (dd->flags & FLAGS_GCM)
		val |= AES_REG_CTRL_GCM;

163 164
	if (dd->flags & FLAGS_ENCRYPT)
		val |= AES_REG_CTRL_DIRECTION;
165

166
	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
167

168
	return 0;
169 170
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
{
	u32 mask, val;

	val = dd->pdata->dma_start;

	if (dd->dma_lch_out != NULL)
		val |= dd->pdata->dma_enable_out;
	if (dd->dma_lch_in != NULL)
		val |= dd->pdata->dma_enable_in;

	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
	       dd->pdata->dma_start;

	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);

}

static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
{
	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
193 194
	if (dd->flags & FLAGS_GCM)
		omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
195 196 197 198 199 200 201 202 203 204 205 206 207 208

	omap_aes_dma_trigger_omap2(dd, length);
}

static void omap_aes_dma_stop(struct omap_aes_dev *dd)
{
	u32 mask;

	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
	       dd->pdata->dma_start;

	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
}

209
struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
210
{
211
	struct omap_aes_dev *dd;
212 213

	spin_lock_bh(&list_lock);
214 215
	dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
	list_move_tail(&dd->list, &dev_list);
216
	rctx->dd = dd;
217 218 219 220 221
	spin_unlock_bh(&list_lock);

	return dd;
}

222 223 224 225 226 227 228
static void omap_aes_dma_out_callback(void *data)
{
	struct omap_aes_dev *dd = data;

	/* dma_lch_out - completed */
	tasklet_schedule(&dd->done_task);
}
229 230 231

static int omap_aes_dma_init(struct omap_aes_dev *dd)
{
232
	int err;
233

234 235
	dd->dma_lch_out = NULL;
	dd->dma_lch_in = NULL;
236

237 238
	dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
	if (IS_ERR(dd->dma_lch_in)) {
239
		dev_err(dd->dev, "Unable to request in DMA channel\n");
240
		return PTR_ERR(dd->dma_lch_in);
241 242
	}

243 244
	dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
	if (IS_ERR(dd->dma_lch_out)) {
245
		dev_err(dd->dev, "Unable to request out DMA channel\n");
246
		err = PTR_ERR(dd->dma_lch_out);
247 248
		goto err_dma_out;
	}
249 250 251 252

	return 0;

err_dma_out:
253
	dma_release_channel(dd->dma_lch_in);
254

255 256 257 258 259
	return err;
}

static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
{
260 261 262
	if (dd->pio_only)
		return;

263 264
	dma_release_channel(dd->dma_lch_out);
	dma_release_channel(dd->dma_lch_in);
265 266
}

267 268 269 270
static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
			      struct scatterlist *in_sg,
			      struct scatterlist *out_sg,
			      int in_sg_len, int out_sg_len)
271
{
272
	struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc;
273
	struct dma_slave_config cfg;
274
	int ret;
275

276 277
	if (dd->pio_only) {
		scatterwalk_start(&dd->in_walk, dd->in_sg);
278 279
		if (out_sg_len)
			scatterwalk_start(&dd->out_walk, dd->out_sg);
280 281 282 283 284 285 286

		/* Enable DATAIN interrupt and let it take
		   care of the rest */
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
		return 0;
	}

287 288
	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);

289 290
	memset(&cfg, 0, sizeof(cfg));

291 292
	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
293 294 295 296 297 298 299 300 301 302 303 304 305
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = DST_MAXBURST;
	cfg.dst_maxburst = DST_MAXBURST;

	/* IN */
	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
	if (ret) {
		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
			ret);
		return ret;
	}

306
	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
307 308 309 310 311 312 313 314 315
					DMA_MEM_TO_DEV,
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx_in) {
		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
		return -EINVAL;
	}

	/* No callback necessary */
	tx_in->callback_param = dd;
316
	tx_in->callback = NULL;
317 318

	/* OUT */
319 320 321 322 323 324 325
	if (out_sg_len) {
		ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
		if (ret) {
			dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
				ret);
			return ret;
		}
326

327 328 329 330 331 332 333 334 335 336 337 338
		tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg,
						 out_sg_len,
						 DMA_DEV_TO_MEM,
						 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!tx_out) {
			dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
			return -EINVAL;
		}

		cb_desc = tx_out;
	} else {
		cb_desc = tx_in;
339 340
	}

341
	if (dd->flags & FLAGS_GCM)
342
		cb_desc->callback = omap_aes_gcm_dma_out_callback;
343
	else
344 345 346
		cb_desc->callback = omap_aes_dma_out_callback;
	cb_desc->callback_param = dd;

347 348

	dmaengine_submit(tx_in);
349 350
	if (tx_out)
		dmaengine_submit(tx_out);
351 352

	dma_async_issue_pending(dd->dma_lch_in);
353 354
	if (out_sg_len)
		dma_async_issue_pending(dd->dma_lch_out);
355

356
	/* start DMA */
357
	dd->pdata->trigger(dd, dd->total);
358

359 360 361
	return 0;
}

362
int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
363
{
364
	int err;
365 366 367

	pr_debug("total: %d\n", dd->total);

368 369 370 371 372 373 374
	if (!dd->pio_only) {
		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
				 DMA_TO_DEVICE);
		if (!err) {
			dev_err(dd->dev, "dma_map_sg() error\n");
			return -EINVAL;
		}
375

376 377 378 379 380 381 382
		if (dd->out_sg_len) {
			err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
					 DMA_FROM_DEVICE);
			if (!err) {
				dev_err(dd->dev, "dma_map_sg() error\n");
				return -EINVAL;
			}
383
		}
384 385
	}

386
	err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
387
				 dd->out_sg_len);
388
	if (err && !dd->pio_only) {
389
		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
390 391 392
		if (dd->out_sg_len)
			dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
				     DMA_FROM_DEVICE);
393
	}
394 395 396 397 398 399

	return err;
}

static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
{
400
	struct skcipher_request *req = dd->req;
401 402 403

	pr_debug("err: %d\n", err);

404
	crypto_finalize_skcipher_request(dd->engine, req, err);
405 406 407

	pm_runtime_mark_last_busy(dd->dev);
	pm_runtime_put_autosuspend(dd->dev);
408 409
}

410
int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
411 412 413
{
	pr_debug("total: %d\n", dd->total);

414
	omap_aes_dma_stop(dd);
415 416


417
	return 0;
418 419
}

420
static int omap_aes_handle_queue(struct omap_aes_dev *dd,
421
				 struct skcipher_request *req)
422
{
423
	if (req)
424
		return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
425

426 427
	return 0;
}
428

429
static int omap_aes_prepare_req(struct crypto_engine *engine,
430
				void *areq)
431
{
432 433 434 435
	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
			crypto_skcipher_reqtfm(req));
	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
436
	struct omap_aes_dev *dd = rctx->dd;
437 438
	int ret;
	u16 flags;
439

440 441
	if (!dd)
		return -ENODEV;
442 443 444

	/* assign new request to device */
	dd->req = req;
445 446
	dd->total = req->cryptlen;
	dd->total_save = req->cryptlen;
447 448
	dd->in_sg = req->src;
	dd->out_sg = req->dst;
449 450 451 452 453 454 455
	dd->orig_out = req->dst;

	flags = OMAP_CRYPTO_COPY_DATA;
	if (req->src == req->dst)
		flags |= OMAP_CRYPTO_FORCE_COPY;

	ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
456
				   dd->in_sgl, flags,
457 458 459 460 461 462 463 464 465
				   FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
	if (ret)
		return ret;

	ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
				   &dd->out_sgl, 0,
				   FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
	if (ret)
		return ret;
466

467 468 469 470 471 472 473 474
	dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
	if (dd->in_sg_len < 0)
		return dd->in_sg_len;

	dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
	if (dd->out_sg_len < 0)
		return dd->out_sg_len;

475 476 477
	rctx->mode &= FLAGS_MODE_MASK;
	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;

478
	dd->ctx = ctx;
479
	rctx->dd = dd;
480

481 482
	return omap_aes_write_ctrl(dd);
}
483

484
static int omap_aes_crypt_req(struct crypto_engine *engine,
485
			      void *areq)
486
{
487 488
	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
489
	struct omap_aes_dev *dd = rctx->dd;
490 491 492 493 494

	if (!dd)
		return -ENODEV;

	return omap_aes_crypt_dma_start(dd);
495 496
}

497 498 499 500 501 502 503 504
static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf)
{
	int i;

	for (i = 0; i < 4; i++)
		((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i));
}

505
static void omap_aes_done_task(unsigned long data)
506 507 508
{
	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;

509
	pr_debug("enter done_task\n");
510

511 512 513
	if (!dd->pio_only) {
		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
				       DMA_FROM_DEVICE);
514 515 516
		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
			     DMA_FROM_DEVICE);
517 518
		omap_aes_crypt_dma_stop(dd);
	}
519

520
	omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save,
521
			    FLAGS_IN_DATA_ST_SHIFT, dd->flags);
522

523
	omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save,
524
			    FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
525

526 527 528 529
	/* Update IV output */
	if (dd->flags & (FLAGS_CBC | FLAGS_CTR))
		omap_aes_copy_ivout(dd, dd->req->iv);

530
	omap_aes_finish_req(dd, 0);
531 532 533 534

	pr_debug("exit\n");
}

535
static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode)
536
{
537 538 539
	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
			crypto_skcipher_reqtfm(req));
	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
540
	struct omap_aes_dev *dd;
541
	int ret;
542

543 544 545
	if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR))
		return -EINVAL;

546
	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
547 548 549
		  !!(mode & FLAGS_ENCRYPT),
		  !!(mode & FLAGS_CBC));

550
	if (req->cryptlen < aes_fallback_sz) {
551
		SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback);
552

553
		skcipher_request_set_sync_tfm(subreq, ctx->fallback);
554 555 556
		skcipher_request_set_callback(subreq, req->base.flags, NULL,
					      NULL);
		skcipher_request_set_crypt(subreq, req->src, req->dst,
557
					   req->cryptlen, req->iv);
558 559 560 561 562 563 564 565 566

		if (mode & FLAGS_ENCRYPT)
			ret = crypto_skcipher_encrypt(subreq);
		else
			ret = crypto_skcipher_decrypt(subreq);

		skcipher_request_zero(subreq);
		return ret;
	}
567
	dd = omap_aes_find_dev(rctx);
568 569 570 571 572
	if (!dd)
		return -ENODEV;

	rctx->mode = mode;

573
	return omap_aes_handle_queue(dd, req);
574 575 576 577
}

/* ********************** ALG API ************************************ */

578
static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
579 580
			   unsigned int keylen)
{
581
	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
582
	int ret;
583 584 585 586 587 588 589 590 591 592

	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
		   keylen != AES_KEYSIZE_256)
		return -EINVAL;

	pr_debug("enter, keylen: %d\n", keylen);

	memcpy(ctx->key, key, keylen);
	ctx->keylen = keylen;

593 594
	crypto_sync_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
	crypto_sync_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
595 596
						 CRYPTO_TFM_REQ_MASK);

597
	ret = crypto_sync_skcipher_setkey(ctx->fallback, key, keylen);
598 599 600
	if (!ret)
		return 0;

601 602 603
	return 0;
}

604
static int omap_aes_ecb_encrypt(struct skcipher_request *req)
605 606 607 608
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT);
}

609
static int omap_aes_ecb_decrypt(struct skcipher_request *req)
610 611 612 613
{
	return omap_aes_crypt(req, 0);
}

614
static int omap_aes_cbc_encrypt(struct skcipher_request *req)
615 616 617 618
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
}

619
static int omap_aes_cbc_decrypt(struct skcipher_request *req)
620 621 622 623
{
	return omap_aes_crypt(req, FLAGS_CBC);
}

624
static int omap_aes_ctr_encrypt(struct skcipher_request *req)
625 626 627 628
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
}

629
static int omap_aes_ctr_decrypt(struct skcipher_request *req)
630 631 632 633
{
	return omap_aes_crypt(req, FLAGS_CTR);
}

634 635 636 637 638
static int omap_aes_prepare_req(struct crypto_engine *engine,
				void *req);
static int omap_aes_crypt_req(struct crypto_engine *engine,
			      void *req);

639
static int omap_aes_init_tfm(struct crypto_skcipher *tfm)
640
{
641 642
	const char *name = crypto_tfm_alg_name(&tfm->base);
	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
643
	struct crypto_sync_skcipher *blk;
644

645
	blk = crypto_alloc_sync_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
646 647 648 649 650
	if (IS_ERR(blk))
		return PTR_ERR(blk);

	ctx->fallback = blk;

651
	crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx));
652

653 654 655 656
	ctx->enginectx.op.prepare_request = omap_aes_prepare_req;
	ctx->enginectx.op.unprepare_request = NULL;
	ctx->enginectx.op.do_one_request = omap_aes_crypt_req;

657 658 659
	return 0;
}

660
static void omap_aes_exit_tfm(struct crypto_skcipher *tfm)
661
{
662
	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
663 664

	if (ctx->fallback)
665
		crypto_free_sync_skcipher(ctx->fallback);
666 667

	ctx->fallback = NULL;
668 669 670 671
}

/* ********************** ALGS ************************************ */

672
static struct skcipher_alg algs_ecb_cbc[] = {
673
{
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	.base.cra_name		= "ecb(aes)",
	.base.cra_driver_name	= "ecb-aes-omap",
	.base.cra_priority	= 300,
	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC |
				  CRYPTO_ALG_NEED_FALLBACK,
	.base.cra_blocksize	= AES_BLOCK_SIZE,
	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
	.base.cra_module	= THIS_MODULE,

	.min_keysize		= AES_MIN_KEY_SIZE,
	.max_keysize		= AES_MAX_KEY_SIZE,
	.setkey			= omap_aes_setkey,
	.encrypt		= omap_aes_ecb_encrypt,
	.decrypt		= omap_aes_ecb_decrypt,
	.init			= omap_aes_init_tfm,
	.exit			= omap_aes_exit_tfm,
691 692
},
{
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	.base.cra_name		= "cbc(aes)",
	.base.cra_driver_name	= "cbc-aes-omap",
	.base.cra_priority	= 300,
	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC |
				  CRYPTO_ALG_NEED_FALLBACK,
	.base.cra_blocksize	= AES_BLOCK_SIZE,
	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
	.base.cra_module	= THIS_MODULE,

	.min_keysize		= AES_MIN_KEY_SIZE,
	.max_keysize		= AES_MAX_KEY_SIZE,
	.ivsize			= AES_BLOCK_SIZE,
	.setkey			= omap_aes_setkey,
	.encrypt		= omap_aes_cbc_encrypt,
	.decrypt		= omap_aes_cbc_decrypt,
	.init			= omap_aes_init_tfm,
	.exit			= omap_aes_exit_tfm,
711 712 713
}
};

714
static struct skcipher_alg algs_ctr[] = {
715
{
716 717 718 719 720 721
	.base.cra_name		= "ctr(aes)",
	.base.cra_driver_name	= "ctr-aes-omap",
	.base.cra_priority	= 300,
	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC |
				  CRYPTO_ALG_NEED_FALLBACK,
722
	.base.cra_blocksize	= 1,
723 724 725 726 727 728 729 730 731 732 733 734
	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
	.base.cra_module	= THIS_MODULE,

	.min_keysize		= AES_MIN_KEY_SIZE,
	.max_keysize		= AES_MAX_KEY_SIZE,
	.ivsize			= AES_BLOCK_SIZE,
	.setkey			= omap_aes_setkey,
	.encrypt		= omap_aes_ctr_encrypt,
	.decrypt		= omap_aes_ctr_decrypt,
	.init			= omap_aes_init_tfm,
	.exit			= omap_aes_exit_tfm,
}
735 736 737 738 739 740 741 742 743
};

static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
	{
		.algs_list	= algs_ecb_cbc,
		.size		= ARRAY_SIZE(algs_ecb_cbc),
	},
};

744 745 746 747 748 749 750 751 752
static struct aead_alg algs_aead_gcm[] = {
{
	.base = {
		.cra_name		= "gcm(aes)",
		.cra_driver_name	= "gcm-aes-omap",
		.cra_priority		= 300,
		.cra_flags		= CRYPTO_ALG_ASYNC |
					  CRYPTO_ALG_KERN_DRIVER_ONLY,
		.cra_blocksize		= 1,
753
		.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
754 755 756 757
		.cra_alignmask		= 0xf,
		.cra_module		= THIS_MODULE,
	},
	.init		= omap_aes_gcm_cra_init,
758
	.ivsize		= GCM_AES_IV_SIZE,
759 760
	.maxauthsize	= AES_BLOCK_SIZE,
	.setkey		= omap_aes_gcm_setkey,
761
	.setauthsize	= omap_aes_gcm_setauthsize,
762 763 764 765 766 767 768 769 770 771 772
	.encrypt	= omap_aes_gcm_encrypt,
	.decrypt	= omap_aes_gcm_decrypt,
},
{
	.base = {
		.cra_name		= "rfc4106(gcm(aes))",
		.cra_driver_name	= "rfc4106-gcm-aes-omap",
		.cra_priority		= 300,
		.cra_flags		= CRYPTO_ALG_ASYNC |
					  CRYPTO_ALG_KERN_DRIVER_ONLY,
		.cra_blocksize		= 1,
773
		.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
774 775 776 777 778
		.cra_alignmask		= 0xf,
		.cra_module		= THIS_MODULE,
	},
	.init		= omap_aes_gcm_cra_init,
	.maxauthsize	= AES_BLOCK_SIZE,
779
	.ivsize		= GCM_RFC4106_IV_SIZE,
780
	.setkey		= omap_aes_4106gcm_setkey,
781
	.setauthsize	= omap_aes_4106gcm_setauthsize,
782 783 784 785 786 787 788 789 790 791
	.encrypt	= omap_aes_4106gcm_encrypt,
	.decrypt	= omap_aes_4106gcm_decrypt,
},
};

static struct omap_aes_aead_algs omap_aes_aead_info = {
	.algs_list	=	algs_aead_gcm,
	.size		=	ARRAY_SIZE(algs_aead_gcm),
};

792
static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
793 794
	.algs_info	= omap_aes_algs_info_ecb_cbc,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
	.trigger	= omap_aes_dma_trigger_omap2,
	.key_ofs	= 0x1c,
	.iv_ofs		= 0x20,
	.ctrl_ofs	= 0x30,
	.data_ofs	= 0x34,
	.rev_ofs	= 0x44,
	.mask_ofs	= 0x48,
	.dma_enable_in	= BIT(2),
	.dma_enable_out	= BIT(3),
	.dma_start	= BIT(5),
	.major_mask	= 0xf0,
	.major_shift	= 4,
	.minor_mask	= 0x0f,
	.minor_shift	= 0,
};

811
#ifdef CONFIG_OF
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
	{
		.algs_list	= algs_ecb_cbc,
		.size		= ARRAY_SIZE(algs_ecb_cbc),
	},
	{
		.algs_list	= algs_ctr,
		.size		= ARRAY_SIZE(algs_ctr),
	},
};

static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
	.trigger	= omap_aes_dma_trigger_omap2,
	.key_ofs	= 0x1c,
	.iv_ofs		= 0x20,
	.ctrl_ofs	= 0x30,
	.data_ofs	= 0x34,
	.rev_ofs	= 0x44,
	.mask_ofs	= 0x48,
	.dma_enable_in	= BIT(2),
	.dma_enable_out	= BIT(3),
	.dma_start	= BIT(5),
	.major_mask	= 0xf0,
	.major_shift	= 4,
	.minor_mask	= 0x0f,
	.minor_shift	= 0,
};

842
static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
843 844
	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
845
	.aead_algs_info	= &omap_aes_aead_info,
846 847 848 849 850 851 852
	.trigger	= omap_aes_dma_trigger_omap4,
	.key_ofs	= 0x3c,
	.iv_ofs		= 0x40,
	.ctrl_ofs	= 0x50,
	.data_ofs	= 0x60,
	.rev_ofs	= 0x80,
	.mask_ofs	= 0x84,
853 854
	.irq_status_ofs = 0x8c,
	.irq_enable_ofs = 0x90,
855 856 857 858 859 860 861 862
	.dma_enable_in	= BIT(5),
	.dma_enable_out	= BIT(6),
	.major_mask	= 0x0700,
	.major_shift	= 8,
	.minor_mask	= 0x003f,
	.minor_shift	= 0,
};

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
static irqreturn_t omap_aes_irq(int irq, void *dev_id)
{
	struct omap_aes_dev *dd = dev_id;
	u32 status, i;
	u32 *src, *dst;

	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
	if (status & AES_REG_IRQ_DATA_IN) {
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);

		BUG_ON(!dd->in_sg);

		BUG_ON(_calc_walked(in) > dd->in_sg->length);

		src = sg_virt(dd->in_sg) + _calc_walked(in);

		for (i = 0; i < AES_BLOCK_WORDS; i++) {
			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);

			scatterwalk_advance(&dd->in_walk, 4);
			if (dd->in_sg->length == _calc_walked(in)) {
884
				dd->in_sg = sg_next(dd->in_sg);
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
				if (dd->in_sg) {
					scatterwalk_start(&dd->in_walk,
							  dd->in_sg);
					src = sg_virt(dd->in_sg) +
					      _calc_walked(in);
				}
			} else {
				src++;
			}
		}

		/* Clear IRQ status */
		status &= ~AES_REG_IRQ_DATA_IN;
		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);

		/* Enable DATA_OUT interrupt */
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);

	} else if (status & AES_REG_IRQ_DATA_OUT) {
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);

		BUG_ON(!dd->out_sg);

		BUG_ON(_calc_walked(out) > dd->out_sg->length);

		dst = sg_virt(dd->out_sg) + _calc_walked(out);

		for (i = 0; i < AES_BLOCK_WORDS; i++) {
			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
			scatterwalk_advance(&dd->out_walk, 4);
			if (dd->out_sg->length == _calc_walked(out)) {
916
				dd->out_sg = sg_next(dd->out_sg);
917 918 919 920 921 922 923 924 925 926 927
				if (dd->out_sg) {
					scatterwalk_start(&dd->out_walk,
							  dd->out_sg);
					dst = sg_virt(dd->out_sg) +
					      _calc_walked(out);
				}
			} else {
				dst++;
			}
		}

V
Vutla, Lokesh 已提交
928
		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944

		/* Clear IRQ status */
		status &= ~AES_REG_IRQ_DATA_OUT;
		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);

		if (!dd->total)
			/* All bytes read! */
			tasklet_schedule(&dd->done_task);
		else
			/* Enable DATA_IN interrupt for next block */
			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
	}

	return IRQ_HANDLED;
}

945 946 947
static const struct of_device_id omap_aes_of_match[] = {
	{
		.compatible	= "ti,omap2-aes",
948 949
		.data		= &omap_aes_pdata_omap2,
	},
950 951 952 953
	{
		.compatible	= "ti,omap3-aes",
		.data		= &omap_aes_pdata_omap3,
	},
954 955 956
	{
		.compatible	= "ti,omap4-aes",
		.data		= &omap_aes_pdata_omap4,
957 958 959 960 961 962 963 964 965 966 967
	},
	{},
};
MODULE_DEVICE_TABLE(of, omap_aes_of_match);

static int omap_aes_get_res_of(struct omap_aes_dev *dd,
		struct device *dev, struct resource *res)
{
	struct device_node *node = dev->of_node;
	int err = 0;

968 969
	dd->pdata = of_device_get_match_data(dev);
	if (!dd->pdata) {
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
		dev_err(dev, "no compatible OF match\n");
		err = -EINVAL;
		goto err;
	}

	err = of_address_to_resource(node, 0, res);
	if (err < 0) {
		dev_err(dev, "can't translate OF node address\n");
		err = -EINVAL;
		goto err;
	}

err:
	return err;
}
#else
static const struct of_device_id omap_aes_of_match[] = {
	{},
};

static int omap_aes_get_res_of(struct omap_aes_dev *dd,
		struct device *dev, struct resource *res)
{
	return -EINVAL;
}
#endif

static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
		struct platform_device *pdev, struct resource *res)
{
	struct device *dev = &pdev->dev;
	struct resource *r;
	int err = 0;

	/* Get the base address */
	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!r) {
		dev_err(dev, "no MEM resource info\n");
		err = -ENODEV;
		goto err;
	}
	memcpy(res, r, sizeof(*res));

1013 1014 1015
	/* Only OMAP2/3 can be non-DT */
	dd->pdata = &omap_aes_pdata_omap2;

1016 1017 1018 1019
err:
	return err;
}

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
			     char *buf)
{
	return sprintf(buf, "%d\n", aes_fallback_sz);
}

static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
			      const char *buf, size_t size)
{
	ssize_t status;
	long value;

	status = kstrtol(buf, 0, &value);
	if (status)
		return status;

	/* HW accelerator only works with buffers > 9 */
	if (value < 9) {
		dev_err(dev, "minimum fallback size 9\n");
		return -EINVAL;
	}

	aes_fallback_sz = value;

	return size;
}

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
			      char *buf)
{
	struct omap_aes_dev *dd = dev_get_drvdata(dev);

	return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
}

static ssize_t queue_len_store(struct device *dev,
			       struct device_attribute *attr, const char *buf,
			       size_t size)
{
	struct omap_aes_dev *dd;
	ssize_t status;
	long value;
	unsigned long flags;

	status = kstrtol(buf, 0, &value);
	if (status)
		return status;

	if (value < 1)
		return -EINVAL;

	/*
	 * Changing the queue size in fly is safe, if size becomes smaller
	 * than current size, it will just not accept new entries until
	 * it has shrank enough.
	 */
	spin_lock_bh(&list_lock);
	list_for_each_entry(dd, &dev_list, list) {
		spin_lock_irqsave(&dd->lock, flags);
		dd->engine->queue.max_qlen = value;
		dd->aead_queue.base.max_qlen = value;
		spin_unlock_irqrestore(&dd->lock, flags);
	}
	spin_unlock_bh(&list_lock);

	return size;
}

static DEVICE_ATTR_RW(queue_len);
1089 1090 1091
static DEVICE_ATTR_RW(fallback);

static struct attribute *omap_aes_attrs[] = {
1092
	&dev_attr_queue_len.attr,
1093 1094 1095 1096 1097 1098 1099 1100
	&dev_attr_fallback.attr,
	NULL,
};

static struct attribute_group omap_aes_attr_group = {
	.attrs = omap_aes_attrs,
};

1101 1102 1103 1104
static int omap_aes_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct omap_aes_dev *dd;
1105
	struct skcipher_alg *algp;
1106
	struct aead_alg *aalg;
1107
	struct resource res;
1108
	int err = -ENOMEM, i, j, irq = -1;
1109 1110
	u32 reg;

1111
	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1112 1113 1114 1115 1116 1117 1118
	if (dd == NULL) {
		dev_err(dev, "unable to alloc data struct.\n");
		goto err_data;
	}
	dd->dev = dev;
	platform_set_drvdata(pdev, dd);

1119 1120
	aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);

1121 1122 1123
	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
			       omap_aes_get_res_pdev(dd, pdev, &res);
	if (err)
1124
		goto err_res;
1125

1126 1127 1128
	dd->io_base = devm_ioremap_resource(dev, &res);
	if (IS_ERR(dd->io_base)) {
		err = PTR_ERR(dd->io_base);
1129
		goto err_res;
1130
	}
1131
	dd->phys_base = res.start;
1132

1133 1134 1135
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);

1136
	pm_runtime_enable(dev);
1137 1138 1139 1140 1141 1142
	err = pm_runtime_get_sync(dev);
	if (err < 0) {
		dev_err(dev, "%s: failed to get_sync(%d)\n",
			__func__, err);
		goto err_res;
	}
1143

1144 1145 1146
	omap_aes_dma_stop(dd);

	reg = omap_aes_read(dd, AES_REG_REV(dd));
1147 1148

	pm_runtime_put_sync(dev);
1149

1150 1151 1152 1153
	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);

1154
	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1155 1156

	err = omap_aes_dma_init(dd);
1157 1158 1159
	if (err == -EPROBE_DEFER) {
		goto err_irq;
	} else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
1160 1161 1162 1163
		dd->pio_only = 1;

		irq = platform_get_irq(pdev, 0);
		if (irq < 0) {
1164
			err = irq;
1165 1166 1167
			goto err_irq;
		}

1168
		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1169 1170 1171 1172 1173 1174 1175
				dev_name(dev), dd);
		if (err) {
			dev_err(dev, "Unable to grab omap-aes IRQ\n");
			goto err_irq;
		}
	}

1176
	spin_lock_init(&dd->lock);
1177 1178 1179 1180 1181 1182

	INIT_LIST_HEAD(&dd->list);
	spin_lock(&list_lock);
	list_add_tail(&dd->list, &dev_list);
	spin_unlock(&list_lock);

1183 1184
	/* Initialize crypto engine */
	dd->engine = crypto_engine_alloc_init(dev, 1);
1185 1186
	if (!dd->engine) {
		err = -ENOMEM;
1187
		goto err_engine;
1188
	}
1189 1190 1191 1192 1193

	err = crypto_engine_start(dd->engine);
	if (err)
		goto err_engine;

1194
	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1195 1196 1197
		if (!dd->pdata->algs_info[i].registered) {
			for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
				algp = &dd->pdata->algs_info[i].algs_list[j];
1198

1199
				pr_debug("reg alg: %s\n", algp->base.cra_name);
1200

1201
				err = crypto_register_skcipher(algp);
1202 1203
				if (err)
					goto err_algs;
1204

1205 1206
				dd->pdata->algs_info[i].registered++;
			}
1207
		}
1208 1209
	}

1210 1211 1212 1213 1214
	if (dd->pdata->aead_algs_info &&
	    !dd->pdata->aead_algs_info->registered) {
		for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
			aalg = &dd->pdata->aead_algs_info->algs_list[i];

1215
			pr_debug("reg alg: %s\n", aalg->base.cra_name);
1216 1217 1218 1219 1220 1221 1222 1223 1224

			err = crypto_register_aead(aalg);
			if (err)
				goto err_aead_algs;

			dd->pdata->aead_algs_info->registered++;
		}
	}

1225 1226 1227 1228 1229 1230
	err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
	if (err) {
		dev_err(dev, "could not create sysfs device attrs\n");
		goto err_aead_algs;
	}

1231
	return 0;
1232 1233 1234 1235 1236
err_aead_algs:
	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
		aalg = &dd->pdata->aead_algs_info->algs_list[i];
		crypto_unregister_aead(aalg);
	}
1237
err_algs:
1238 1239
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1240
			crypto_unregister_skcipher(
1241
					&dd->pdata->algs_info[i].algs_list[j]);
1242

1243 1244 1245 1246
err_engine:
	if (dd->engine)
		crypto_engine_exit(dd->engine);

1247
	omap_aes_dma_cleanup(dd);
1248
err_irq:
1249
	tasklet_kill(&dd->done_task);
1250
	pm_runtime_disable(dev);
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
err_res:
	dd = NULL;
err_data:
	dev_err(dev, "initialization failed.\n");
	return err;
}

static int omap_aes_remove(struct platform_device *pdev)
{
	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
1261
	struct aead_alg *aalg;
1262
	int i, j;
1263 1264 1265 1266 1267 1268 1269 1270

	if (!dd)
		return -ENODEV;

	spin_lock(&list_lock);
	list_del(&dd->list);
	spin_unlock(&list_lock);

1271
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1272
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
1273
			crypto_unregister_skcipher(
1274
					&dd->pdata->algs_info[i].algs_list[j]);
1275 1276
			dd->pdata->algs_info[i].registered--;
		}
1277

1278
	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1279 1280
		aalg = &dd->pdata->aead_algs_info->algs_list[i];
		crypto_unregister_aead(aalg);
1281 1282
		dd->pdata->aead_algs_info->registered--;

1283 1284
	}

1285
	crypto_engine_exit(dd->engine);
1286

1287
	tasklet_kill(&dd->done_task);
1288
	omap_aes_dma_cleanup(dd);
1289
	pm_runtime_disable(dd->dev);
1290 1291

	sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group);
1292 1293 1294 1295

	return 0;
}

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
#ifdef CONFIG_PM_SLEEP
static int omap_aes_suspend(struct device *dev)
{
	pm_runtime_put_sync(dev);
	return 0;
}

static int omap_aes_resume(struct device *dev)
{
	pm_runtime_get_sync(dev);
	return 0;
}
#endif

1310
static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1311

1312 1313 1314 1315 1316
static struct platform_driver omap_aes_driver = {
	.probe	= omap_aes_probe,
	.remove	= omap_aes_remove,
	.driver	= {
		.name	= "omap-aes",
1317
		.pm	= &omap_aes_pm_ops,
1318
		.of_match_table	= omap_aes_of_match,
1319 1320 1321
	},
};

1322
module_platform_driver(omap_aes_driver);
1323 1324 1325 1326 1327

MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
MODULE_LICENSE("GPL v2");
MODULE_AUTHOR("Dmitry Kasatkin");