bitops.h 9.9 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
H
H. Peter Anvin 已提交
2 3
#ifndef _ASM_X86_BITOPS_H
#define _ASM_X86_BITOPS_H
4 5 6

/*
 * Copyright 1992, Linus Torvalds.
7 8 9
 *
 * Note: inlines with more than a single statement should be marked
 * __always_inline to avoid problems with older gcc's inlining heuristics.
10 11 12 13 14 15 16 17
 */

#ifndef _LINUX_BITOPS_H
#error only <linux/bitops.h> can be included directly
#endif

#include <linux/compiler.h>
#include <asm/alternative.h>
18
#include <asm/rmwcc.h>
P
Peter Zijlstra 已提交
19
#include <asm/barrier.h>
20

21 22 23 24 25 26 27 28
#if BITS_PER_LONG == 32
# define _BITOPS_LONG_SHIFT 5
#elif BITS_PER_LONG == 64
# define _BITOPS_LONG_SHIFT 6
#else
# error "Unexpected BITS_PER_LONG"
#endif

29 30
#define BIT_64(n)			(U64_C(1) << (n))

31 32 33 34 35 36 37 38
/*
 * These have to be done with inline assembly: that way the bit-setting
 * is guaranteed to be atomic. All bit operations return 0 if the bit
 * was cleared before the operation and != 0 if it was not.
 *
 * bit 0 is the LSB of addr; bit 32 is the LSB of (addr+1).
 */

39 40
#define RLONG_ADDR(x)			 "m" (*(volatile long *) (x))
#define WBYTE_ADDR(x)			"+m" (*(volatile char *) (x))
41

42
#define ADDR				RLONG_ADDR(addr)
43 44 45 46 47

/*
 * We do the locked ops that don't return the old value as
 * a mask operation on a byte.
 */
48
#define CONST_MASK_ADDR(nr, addr)	WBYTE_ADDR((void *)(addr) + ((nr)>>3))
49
#define CONST_MASK(nr)			(1 << ((nr) & 7))
50

51
static __always_inline void
52
arch_set_bit(long nr, volatile unsigned long *addr)
53
{
54
	if (__builtin_constant_p(nr)) {
55
		asm volatile(LOCK_PREFIX "orb %b1,%0"
56
			: CONST_MASK_ADDR(nr, addr)
57
			: "iq" (CONST_MASK(nr))
58 59
			: "memory");
	} else {
60
		asm volatile(LOCK_PREFIX __ASM_SIZE(bts) " %1,%0"
61
			: : RLONG_ADDR(addr), "Ir" (nr) : "memory");
62
	}
63 64
}

65 66
static __always_inline void
arch___set_bit(long nr, volatile unsigned long *addr)
67
{
68
	asm volatile(__ASM_SIZE(bts) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
69 70
}

71
static __always_inline void
72
arch_clear_bit(long nr, volatile unsigned long *addr)
73
{
74
	if (__builtin_constant_p(nr)) {
75
		asm volatile(LOCK_PREFIX "andb %b1,%0"
76
			: CONST_MASK_ADDR(nr, addr)
77
			: "iq" (~CONST_MASK(nr)));
78
	} else {
79
		asm volatile(LOCK_PREFIX __ASM_SIZE(btr) " %1,%0"
80
			: : RLONG_ADDR(addr), "Ir" (nr) : "memory");
81
	}
82 83
}

84 85
static __always_inline void
arch_clear_bit_unlock(long nr, volatile unsigned long *addr)
86 87
{
	barrier();
88
	arch_clear_bit(nr, addr);
89 90
}

91 92
static __always_inline void
arch___clear_bit(long nr, volatile unsigned long *addr)
93
{
94
	asm volatile(__ASM_SIZE(btr) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
95 96
}

97 98
static __always_inline bool
arch_clear_bit_unlock_is_negative_byte(long nr, volatile unsigned long *addr)
99 100
{
	bool negative;
101
	asm volatile(LOCK_PREFIX "andb %2,%1"
102
		CC_SET(s)
103
		: CC_OUT(s) (negative), WBYTE_ADDR(addr)
104 105 106
		: "ir" ((char) ~(1 << nr)) : "memory");
	return negative;
}
107 108
#define arch_clear_bit_unlock_is_negative_byte                                 \
	arch_clear_bit_unlock_is_negative_byte
109

110 111
static __always_inline void
arch___clear_bit_unlock(long nr, volatile unsigned long *addr)
112
{
113
	arch___clear_bit(nr, addr);
114 115
}

116 117
static __always_inline void
arch___change_bit(long nr, volatile unsigned long *addr)
118
{
119
	asm volatile(__ASM_SIZE(btc) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
120 121
}

122 123
static __always_inline void
arch_change_bit(long nr, volatile unsigned long *addr)
124
{
125
	if (__builtin_constant_p(nr)) {
126
		asm volatile(LOCK_PREFIX "xorb %b1,%0"
127
			: CONST_MASK_ADDR(nr, addr)
128
			: "iq" (CONST_MASK(nr)));
129
	} else {
130
		asm volatile(LOCK_PREFIX __ASM_SIZE(btc) " %1,%0"
131
			: : RLONG_ADDR(addr), "Ir" (nr) : "memory");
132
	}
133 134
}

135 136
static __always_inline bool
arch_test_and_set_bit(long nr, volatile unsigned long *addr)
137
{
138
	return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(bts), *addr, c, "Ir", nr);
139 140
}

141
static __always_inline bool
142
arch_test_and_set_bit_lock(long nr, volatile unsigned long *addr)
143
{
144
	return arch_test_and_set_bit(nr, addr);
145 146
}

147 148
static __always_inline bool
arch___test_and_set_bit(long nr, volatile unsigned long *addr)
149
{
150
	bool oldbit;
151

152
	asm(__ASM_SIZE(bts) " %2,%1"
153
	    CC_SET(c)
154 155
	    : CC_OUT(c) (oldbit)
	    : ADDR, "Ir" (nr) : "memory");
156 157 158
	return oldbit;
}

159 160
static __always_inline bool
arch_test_and_clear_bit(long nr, volatile unsigned long *addr)
161
{
162
	return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(btr), *addr, c, "Ir", nr);
163 164
}

165
/*
166 167 168 169 170 171
 * Note: the operation is performed atomically with respect to
 * the local CPU, but not other CPUs. Portable code should not
 * rely on this behaviour.
 * KVM relies on this behaviour on x86 for modifying memory that is also
 * accessed from a hypervisor on the same CPU if running in a VM: don't change
 * this without also updating arch/x86/kernel/kvm.c
172
 */
173 174
static __always_inline bool
arch___test_and_clear_bit(long nr, volatile unsigned long *addr)
175
{
176
	bool oldbit;
177

178
	asm volatile(__ASM_SIZE(btr) " %2,%1"
179
		     CC_SET(c)
180 181
		     : CC_OUT(c) (oldbit)
		     : ADDR, "Ir" (nr) : "memory");
182 183 184
	return oldbit;
}

185 186
static __always_inline bool
arch___test_and_change_bit(long nr, volatile unsigned long *addr)
187
{
188
	bool oldbit;
189

190
	asm volatile(__ASM_SIZE(btc) " %2,%1"
191
		     CC_SET(c)
192 193
		     : CC_OUT(c) (oldbit)
		     : ADDR, "Ir" (nr) : "memory");
194 195 196 197

	return oldbit;
}

198 199
static __always_inline bool
arch_test_and_change_bit(long nr, volatile unsigned long *addr)
200
{
201
	return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(btc), *addr, c, "Ir", nr);
202 203
}

204
static __always_inline bool constant_test_bit(long nr, const volatile unsigned long *addr)
205
{
206 207
	return ((1UL << (nr & (BITS_PER_LONG-1))) &
		(addr[nr >> _BITOPS_LONG_SHIFT])) != 0;
208 209
}

210
static __always_inline bool variable_test_bit(long nr, volatile const unsigned long *addr)
211
{
212
	bool oldbit;
213

214
	asm volatile(__ASM_SIZE(bt) " %2,%1"
215 216
		     CC_SET(c)
		     : CC_OUT(c) (oldbit)
217
		     : "m" (*(unsigned long *)addr), "Ir" (nr) : "memory");
218 219 220 221

	return oldbit;
}

222
#define arch_test_bit(nr, addr)			\
223 224 225
	(__builtin_constant_p((nr))		\
	 ? constant_test_bit((nr), (addr))	\
	 : variable_test_bit((nr), (addr)))
226

227 228 229 230 231 232
/**
 * __ffs - find first set bit in word
 * @word: The word to search
 *
 * Undefined if no bit exists, so code should check against 0 first.
 */
233
static __always_inline unsigned long __ffs(unsigned long word)
234
{
J
Jan Beulich 已提交
235
	asm("rep; bsf %1,%0"
236 237
		: "=r" (word)
		: "rm" (word));
238 239 240 241 242 243 244 245 246
	return word;
}

/**
 * ffz - find first zero bit in word
 * @word: The word to search
 *
 * Undefined if no zero exists, so code should check against ~0UL first.
 */
247
static __always_inline unsigned long ffz(unsigned long word)
248
{
J
Jan Beulich 已提交
249
	asm("rep; bsf %1,%0"
250 251
		: "=r" (word)
		: "r" (~word));
252 253 254 255 256 257 258
	return word;
}

/*
 * __fls: find last set bit in word
 * @word: The word to search
 *
259
 * Undefined if no set bit exists, so code should check against 0 first.
260
 */
261
static __always_inline unsigned long __fls(unsigned long word)
262
{
263 264 265
	asm("bsr %1,%0"
	    : "=r" (word)
	    : "rm" (word));
266 267 268
	return word;
}

269 270
#undef ADDR

271 272 273 274 275 276 277 278 279 280 281 282
#ifdef __KERNEL__
/**
 * ffs - find first set bit in word
 * @x: the word to search
 *
 * This is defined the same way as the libc and compiler builtin ffs
 * routines, therefore differs in spirit from the other bitops.
 *
 * ffs(value) returns 0 if value is 0 or the position of the first
 * set bit if value is nonzero. The first (least significant) bit
 * is at position 1.
 */
283
static __always_inline int ffs(int x)
284 285
{
	int r;
286 287 288 289 290 291 292 293 294 295 296 297 298

#ifdef CONFIG_X86_64
	/*
	 * AMD64 says BSFL won't clobber the dest reg if x==0; Intel64 says the
	 * dest reg is undefined if x==0, but their CPU architect says its
	 * value is written to set it to the same as before, except that the
	 * top 32 bits will be cleared.
	 *
	 * We cannot do this on 32 bits because at the very least some
	 * 486 CPUs did not behave this way.
	 */
	asm("bsfl %1,%0"
	    : "=r" (r)
299
	    : "rm" (x), "0" (-1));
300
#elif defined(CONFIG_X86_CMOV)
301 302
	asm("bsfl %1,%0\n\t"
	    "cmovzl %2,%0"
303
	    : "=&r" (r) : "rm" (x), "r" (-1));
304
#else
305 306 307 308
	asm("bsfl %1,%0\n\t"
	    "jnz 1f\n\t"
	    "movl $-1,%0\n"
	    "1:" : "=r" (r) : "rm" (x));
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
#endif
	return r + 1;
}

/**
 * fls - find last set bit in word
 * @x: the word to search
 *
 * This is defined in a similar way as the libc and compiler builtin
 * ffs, but returns the position of the most significant set bit.
 *
 * fls(value) returns 0 if value is 0 or the position of the last
 * set bit if value is nonzero. The last (most significant) bit is
 * at position 32.
 */
324
static __always_inline int fls(unsigned int x)
325 326
{
	int r;
327 328 329 330 331 332 333 334 335 336 337 338 339

#ifdef CONFIG_X86_64
	/*
	 * AMD64 says BSRL won't clobber the dest reg if x==0; Intel64 says the
	 * dest reg is undefined if x==0, but their CPU architect says its
	 * value is written to set it to the same as before, except that the
	 * top 32 bits will be cleared.
	 *
	 * We cannot do this on 32 bits because at the very least some
	 * 486 CPUs did not behave this way.
	 */
	asm("bsrl %1,%0"
	    : "=r" (r)
340
	    : "rm" (x), "0" (-1));
341
#elif defined(CONFIG_X86_CMOV)
342 343 344
	asm("bsrl %1,%0\n\t"
	    "cmovzl %2,%0"
	    : "=&r" (r) : "rm" (x), "rm" (-1));
345
#else
346 347 348 349
	asm("bsrl %1,%0\n\t"
	    "jnz 1f\n\t"
	    "movl $-1,%0\n"
	    "1:" : "=r" (r) : "rm" (x));
350 351 352
#endif
	return r + 1;
}
353

354 355 356 357 358 359 360 361 362 363 364 365 366 367
/**
 * fls64 - find last set bit in a 64-bit word
 * @x: the word to search
 *
 * This is defined in a similar way as the libc and compiler builtin
 * ffsll, but returns the position of the most significant set bit.
 *
 * fls64(value) returns 0 if value is 0 or the position of the last
 * set bit if value is nonzero. The last (most significant) bit is
 * at position 64.
 */
#ifdef CONFIG_X86_64
static __always_inline int fls64(__u64 x)
{
368
	int bitpos = -1;
369 370 371 372 373
	/*
	 * AMD64 says BSRQ won't clobber the dest reg if x==0; Intel64 says the
	 * dest reg is undefined if x==0, but their CPU architect says its
	 * value is written to set it to the same as before.
	 */
374
	asm("bsrq %1,%q0"
375 376 377 378 379 380 381 382
	    : "+r" (bitpos)
	    : "rm" (x));
	return bitpos + 1;
}
#else
#include <asm-generic/bitops/fls64.h>
#endif

383 384
#include <asm-generic/bitops/find.h>

385 386
#include <asm-generic/bitops/sched.h>

387 388 389
#include <asm/arch_hweight.h>

#include <asm-generic/bitops/const_hweight.h>
390

391 392 393
#include <asm-generic/bitops/instrumented-atomic.h>
#include <asm-generic/bitops/instrumented-non-atomic.h>
#include <asm-generic/bitops/instrumented-lock.h>
394

395
#include <asm-generic/bitops/le.h>
396

397
#include <asm-generic/bitops/ext2-atomic-setbit.h>
398 399

#endif /* __KERNEL__ */
H
H. Peter Anvin 已提交
400
#endif /* _ASM_X86_BITOPS_H */