nouveau_ttm.c 10.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright (c) 2007-2008 Tungsten Graphics, Inc., Cedar Park, TX., USA,
 * All Rights Reserved.
 * Copyright (c) 2009 VMware, Inc., Palo Alto, CA., USA,
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sub license,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 */

27 28 29
#include "nouveau_drm.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
30

31
#include "drm_legacy.h"
32 33 34

#include <core/tegra.h>

35 36 37
static int
nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
{
38
	struct nouveau_drm *drm = nouveau_bdev(man->bdev);
B
Ben Skeggs 已提交
39 40
	struct nvkm_fb *fb = nvxx_fb(&drm->device);
	man->priv = fb;
41 42 43 44 45 46
	return 0;
}

static int
nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
{
47
	man->priv = NULL;
48 49 50 51
	return 0;
}

static inline void
52
nvkm_mem_node_cleanup(struct nvkm_mem *node)
53 54
{
	if (node->vma[0].node) {
55 56
		nvkm_vm_unmap(&node->vma[0]);
		nvkm_vm_put(&node->vma[0]);
57 58 59
	}

	if (node->vma[1].node) {
60 61
		nvkm_vm_unmap(&node->vma[1]);
		nvkm_vm_put(&node->vma[1]);
62 63 64 65 66 67 68
	}
}

static void
nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
			 struct ttm_mem_reg *mem)
{
69
	struct nouveau_drm *drm = nouveau_bdev(man->bdev);
70
	struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
71
	nvkm_mem_node_cleanup(mem->mm_node);
72
	ram->func->put(ram, (struct nvkm_mem **)&mem->mm_node);
73 74 75 76 77
}

static int
nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
			 struct ttm_buffer_object *bo,
78
			 const struct ttm_place *place,
79 80
			 struct ttm_mem_reg *mem)
{
81
	struct nouveau_drm *drm = nouveau_bdev(man->bdev);
82
	struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
83
	struct nouveau_bo *nvbo = nouveau_bo(bo);
84
	struct nvkm_mem *node;
85 86 87
	u32 size_nc = 0;
	int ret;

A
Alexandre Courbot 已提交
88 89 90
	if (drm->device.info.ram_size == 0)
		return -ENOMEM;

91 92 93
	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
		size_nc = 1 << nvbo->page_shift;

94 95 96
	ret = ram->func->get(ram, mem->num_pages << PAGE_SHIFT,
			     mem->page_alignment << PAGE_SHIFT, size_nc,
			     (nvbo->tile_flags >> 8) & 0x3ff, &node);
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	if (ret) {
		mem->mm_node = NULL;
		return (ret == -ENOSPC) ? 0 : ret;
	}

	node->page_shift = nvbo->page_shift;

	mem->mm_node = node;
	mem->start   = node->offset >> PAGE_SHIFT;
	return 0;
}

const struct ttm_mem_type_manager_func nouveau_vram_manager = {
	nouveau_vram_manager_init,
	nouveau_vram_manager_fini,
	nouveau_vram_manager_new,
	nouveau_vram_manager_del,
};

static int
nouveau_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
{
	return 0;
}

static int
nouveau_gart_manager_fini(struct ttm_mem_type_manager *man)
{
	return 0;
}

static void
nouveau_gart_manager_del(struct ttm_mem_type_manager *man,
			 struct ttm_mem_reg *mem)
{
132
	nvkm_mem_node_cleanup(mem->mm_node);
133 134 135 136 137 138 139
	kfree(mem->mm_node);
	mem->mm_node = NULL;
}

static int
nouveau_gart_manager_new(struct ttm_mem_type_manager *man,
			 struct ttm_buffer_object *bo,
140
			 const struct ttm_place *place,
141 142
			 struct ttm_mem_reg *mem)
{
143 144
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);
145
	struct nvkm_mem *node;
146 147 148 149

	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (!node)
		return -ENOMEM;
150

151 152
	node->page_shift = 12;

153
	switch (drm->device.info.family) {
154 155 156 157 158 159
	case NV_DEVICE_INFO_V0_TNT:
	case NV_DEVICE_INFO_V0_CELSIUS:
	case NV_DEVICE_INFO_V0_KELVIN:
	case NV_DEVICE_INFO_V0_RANKINE:
	case NV_DEVICE_INFO_V0_CURIE:
		break;
160 161
	case NV_DEVICE_INFO_V0_TESLA:
		if (drm->device.info.chipset != 0x50)
162 163
			node->memtype = (nvbo->tile_flags & 0x7f00) >> 8;
		break;
164 165
	case NV_DEVICE_INFO_V0_FERMI:
	case NV_DEVICE_INFO_V0_KEPLER:
166
	case NV_DEVICE_INFO_V0_MAXWELL:
167 168 169
		node->memtype = (nvbo->tile_flags & 0xff00) >> 8;
		break;
	default:
170 171
		NV_WARN(drm, "%s: unhandled family type %x\n", __func__,
			drm->device.info.family);
172 173 174
		break;
	}

175 176 177 178 179
	mem->mm_node = node;
	mem->start   = 0;
	return 0;
}

180
static void
181 182 183 184 185 186 187 188 189 190 191 192
nouveau_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
{
}

const struct ttm_mem_type_manager_func nouveau_gart_manager = {
	nouveau_gart_manager_init,
	nouveau_gart_manager_fini,
	nouveau_gart_manager_new,
	nouveau_gart_manager_del,
	nouveau_gart_manager_debug
};

193
/*XXX*/
194
#include <subdev/mmu/nv04.h>
195 196 197
static int
nv04_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
{
198
	struct nouveau_drm *drm = nouveau_bdev(man->bdev);
199
	struct nvkm_mmu *mmu = nvxx_mmu(&drm->device);
B
Ben Skeggs 已提交
200
	struct nv04_mmu *priv = (void *)mmu;
201 202
	struct nvkm_vm *vm = NULL;
	nvkm_vm_ref(priv->vm, &vm, NULL);
203 204
	man->priv = vm;
	return 0;
205 206 207 208 209
}

static int
nv04_gart_manager_fini(struct ttm_mem_type_manager *man)
{
210 211
	struct nvkm_vm *vm = man->priv;
	nvkm_vm_ref(NULL, &vm, NULL);
212 213 214 215 216 217 218
	man->priv = NULL;
	return 0;
}

static void
nv04_gart_manager_del(struct ttm_mem_type_manager *man, struct ttm_mem_reg *mem)
{
219
	struct nvkm_mem *node = mem->mm_node;
220
	if (node->vma[0].node)
221
		nvkm_vm_put(&node->vma[0]);
222 223 224 225 226 227 228
	kfree(mem->mm_node);
	mem->mm_node = NULL;
}

static int
nv04_gart_manager_new(struct ttm_mem_type_manager *man,
		      struct ttm_buffer_object *bo,
229
		      const struct ttm_place *place,
230 231
		      struct ttm_mem_reg *mem)
{
232
	struct nvkm_mem *node;
233 234 235 236 237 238 239 240
	int ret;

	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (!node)
		return -ENOMEM;

	node->page_shift = 12;

241 242
	ret = nvkm_vm_get(man->priv, mem->num_pages << 12, node->page_shift,
			  NV_MEM_ACCESS_RW, &node->vma[0]);
243 244 245 246 247 248 249 250 251 252
	if (ret) {
		kfree(node);
		return ret;
	}

	mem->mm_node = node;
	mem->start   = node->vma[0].offset >> PAGE_SHIFT;
	return 0;
}

253
static void
254 255 256 257 258 259 260 261 262 263 264 265
nv04_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
{
}

const struct ttm_mem_type_manager_func nv04_gart_manager = {
	nv04_gart_manager_init,
	nv04_gart_manager_fini,
	nv04_gart_manager_new,
	nv04_gart_manager_del,
	nv04_gart_manager_debug
};

266 267 268 269
int
nouveau_ttm_mmap(struct file *filp, struct vm_area_struct *vma)
{
	struct drm_file *file_priv = filp->private_data;
270
	struct nouveau_drm *drm = nouveau_drm(file_priv->minor->dev);
271 272

	if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
273
		return drm_legacy_mmap(filp, vma);
274

275
	return ttm_bo_mmap(filp, vma, &drm->ttm.bdev);
276 277 278
}

static int
279
nouveau_ttm_mem_global_init(struct drm_global_reference *ref)
280 281 282 283 284
{
	return ttm_mem_global_init(ref->object);
}

static void
285
nouveau_ttm_mem_global_release(struct drm_global_reference *ref)
286 287 288 289 290
{
	ttm_mem_global_release(ref->object);
}

int
291
nouveau_ttm_global_init(struct nouveau_drm *drm)
292
{
293
	struct drm_global_reference *global_ref;
294 295
	int ret;

296
	global_ref = &drm->ttm.mem_global_ref;
297
	global_ref->global_type = DRM_GLOBAL_TTM_MEM;
298 299 300 301
	global_ref->size = sizeof(struct ttm_mem_global);
	global_ref->init = &nouveau_ttm_mem_global_init;
	global_ref->release = &nouveau_ttm_mem_global_release;

302
	ret = drm_global_item_ref(global_ref);
303 304
	if (unlikely(ret != 0)) {
		DRM_ERROR("Failed setting up TTM memory accounting\n");
305
		drm->ttm.mem_global_ref.release = NULL;
306 307 308
		return ret;
	}

309 310
	drm->ttm.bo_global_ref.mem_glob = global_ref->object;
	global_ref = &drm->ttm.bo_global_ref.ref;
311
	global_ref->global_type = DRM_GLOBAL_TTM_BO;
312 313 314 315
	global_ref->size = sizeof(struct ttm_bo_global);
	global_ref->init = &ttm_bo_global_init;
	global_ref->release = &ttm_bo_global_release;

316
	ret = drm_global_item_ref(global_ref);
317 318
	if (unlikely(ret != 0)) {
		DRM_ERROR("Failed setting up TTM BO subsystem\n");
319 320
		drm_global_item_unref(&drm->ttm.mem_global_ref);
		drm->ttm.mem_global_ref.release = NULL;
321 322 323 324 325 326 327
		return ret;
	}

	return 0;
}

void
328
nouveau_ttm_global_release(struct nouveau_drm *drm)
329
{
330
	if (drm->ttm.mem_global_ref.release == NULL)
331 332
		return;

333 334 335 336 337 338 339 340
	drm_global_item_unref(&drm->ttm.bo_global_ref.ref);
	drm_global_item_unref(&drm->ttm.mem_global_ref);
	drm->ttm.mem_global_ref.release = NULL;
}

int
nouveau_ttm_init(struct nouveau_drm *drm)
{
341
	struct nvkm_device *device = nvxx_device(&drm->device);
342
	struct nvkm_pci *pci = device->pci;
343
	struct drm_device *dev = drm->dev;
344
	u8 bits;
345 346
	int ret;

347 348 349 350 351 352 353
	if (pci && pci->agp.bridge) {
		drm->agp.bridge = pci->agp.bridge;
		drm->agp.base = pci->agp.base;
		drm->agp.size = pci->agp.size;
		drm->agp.cma = pci->agp.cma;
	}

354
	bits = nvxx_mmu(&drm->device)->dma_bits;
355
	if (nvxx_device(&drm->device)->func->pci) {
356
		if (drm->agp.bridge ||
357
		     !dma_supported(dev->dev, DMA_BIT_MASK(bits)))
A
Alexandre Courbot 已提交
358
			bits = 32;
359 360
	} else if (device->func->tegra) {
		struct nvkm_device_tegra *tegra = device->func->tegra(device);
A
Alexandre Courbot 已提交
361

362 363 364 365 366 367
		/*
		 * If the platform can use a IOMMU, then the addressable DMA
		 * space is constrained by the IOMMU bit
		 */
		if (tegra->func->iommu_bit)
			bits = min(bits, tegra->func->iommu_bit);
A
Alexandre Courbot 已提交
368 369

	}
370

371 372 373 374 375 376 377 378
	ret = dma_set_mask(dev->dev, DMA_BIT_MASK(bits));
	if (ret)
		return ret;

	ret = dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(bits));
	if (ret)
		dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(32));

379 380 381 382 383 384
	ret = nouveau_ttm_global_init(drm);
	if (ret)
		return ret;

	ret = ttm_bo_device_init(&drm->ttm.bdev,
				  drm->ttm.bo_global_ref.ref.object,
385 386 387
				  &nouveau_bo_driver,
				  dev->anon_inode->i_mapping,
				  DRM_FILE_PAGE_OFFSET,
388 389 390 391 392 393 394
				  bits <= 32 ? true : false);
	if (ret) {
		NV_ERROR(drm, "error initialising bo driver, %d\n", ret);
		return ret;
	}

	/* VRAM init */
395
	drm->gem.vram_available = drm->device.info.ram_user;
396 397 398 399 400 401 402 403

	ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_VRAM,
			      drm->gem.vram_available >> PAGE_SHIFT);
	if (ret) {
		NV_ERROR(drm, "VRAM mm init failed, %d\n", ret);
		return ret;
	}

404 405
	drm->ttm.mtrr = arch_phys_wc_add(device->func->resource_addr(device, 1),
					 device->func->resource_size(device, 1));
406 407

	/* GART init */
408
	if (!drm->agp.bridge) {
409
		drm->gem.gart_available = nvxx_mmu(&drm->device)->limit;
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	} else {
		drm->gem.gart_available = drm->agp.size;
	}

	ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_TT,
			      drm->gem.gart_available >> PAGE_SHIFT);
	if (ret) {
		NV_ERROR(drm, "GART mm init failed, %d\n", ret);
		return ret;
	}

	NV_INFO(drm, "VRAM: %d MiB\n", (u32)(drm->gem.vram_available >> 20));
	NV_INFO(drm, "GART: %d MiB\n", (u32)(drm->gem.gart_available >> 20));
	return 0;
}

void
nouveau_ttm_fini(struct nouveau_drm *drm)
{
	ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_VRAM);
	ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_TT);

	ttm_bo_device_release(&drm->ttm.bdev);

	nouveau_ttm_global_release(drm);

436 437
	arch_phys_wc_del(drm->ttm.mtrr);
	drm->ttm.mtrr = 0;
438
}