amdgpu_kms.c 44.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28

A
Alex Deucher 已提交
29 30 31 32
#include "amdgpu.h"
#include <drm/amdgpu_drm.h>
#include "amdgpu_uvd.h"
#include "amdgpu_vce.h"
33
#include "atom.h"
A
Alex Deucher 已提交
34 35 36

#include <linux/vga_switcheroo.h>
#include <linux/slab.h>
37 38
#include <linux/uaccess.h>
#include <linux/pci.h>
A
Alex Deucher 已提交
39
#include <linux/pm_runtime.h>
40
#include "amdgpu_amdkfd.h"
41
#include "amdgpu_gem.h"
42
#include "amdgpu_display.h"
43
#include "amdgpu_ras.h"
A
Alex Deucher 已提交
44

45
void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
{
	struct amdgpu_gpu_instance *gpu_instance;
	int i;

	mutex_lock(&mgpu_info.mutex);

	for (i = 0; i < mgpu_info.num_gpu; i++) {
		gpu_instance = &(mgpu_info.gpu_ins[i]);
		if (gpu_instance->adev == adev) {
			mgpu_info.gpu_ins[i] =
				mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
			mgpu_info.num_gpu--;
			if (adev->flags & AMD_IS_APU)
				mgpu_info.num_apu--;
			else
				mgpu_info.num_dgpu--;
			break;
		}
	}

	mutex_unlock(&mgpu_info.mutex);
}

A
Alex Deucher 已提交
69 70 71 72 73 74 75 76
/**
 * amdgpu_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * Returns 0 on success.
 */
77
void amdgpu_driver_unload_kms(struct drm_device *dev)
A
Alex Deucher 已提交
78
{
79
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
80 81

	if (adev == NULL)
82
		return;
A
Alex Deucher 已提交
83

84 85
	amdgpu_unregister_gpu_instance(adev);

A
Alex Deucher 已提交
86
	if (adev->rmmio == NULL)
87
		return;
A
Alex Deucher 已提交
88

89
	if (adev->runpm) {
90
		pm_runtime_get_sync(dev->dev);
91
		pm_runtime_forbid(dev->dev);
92
	}
A
Alex Deucher 已提交
93 94 95 96 97

	amdgpu_acpi_fini(adev);
	amdgpu_device_fini(adev);
}

98
void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
{
	struct amdgpu_gpu_instance *gpu_instance;

	mutex_lock(&mgpu_info.mutex);

	if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
		DRM_ERROR("Cannot register more gpu instance\n");
		mutex_unlock(&mgpu_info.mutex);
		return;
	}

	gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
	gpu_instance->adev = adev;
	gpu_instance->mgpu_fan_enabled = 0;

	mgpu_info.num_gpu++;
	if (adev->flags & AMD_IS_APU)
		mgpu_info.num_apu++;
	else
		mgpu_info.num_dgpu++;

	mutex_unlock(&mgpu_info.mutex);
}

A
Alex Deucher 已提交
123 124 125
/**
 * amdgpu_driver_load_kms - Main load function for KMS.
 *
126
 * @adev: pointer to struct amdgpu_device
A
Alex Deucher 已提交
127 128 129 130 131
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * Returns 0 on success, error on failure.
 */
132
int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags)
A
Alex Deucher 已提交
133
{
134
	struct drm_device *dev;
135
	struct pci_dev *parent;
136
	int r, acpi_status;
A
Alex Deucher 已提交
137

138
	dev = adev_to_drm(adev);
A
Alex Deucher 已提交
139

140
	if (amdgpu_has_atpx() &&
141 142
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
143
	    ((flags & AMD_IS_APU) == 0) &&
144
	    !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
145
		flags |= AMD_IS_PX;
A
Alex Deucher 已提交
146

147 148 149
	parent = pci_upstream_bridge(adev->pdev);
	adev->has_pr3 = parent ? pci_pr3_present(parent) : false;

A
Alex Deucher 已提交
150 151 152 153 154 155
	/* amdgpu_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
156
	r = amdgpu_device_init(adev, flags);
157
	if (r) {
158
		dev_err(dev->dev, "Fatal error during GPU init\n");
A
Alex Deucher 已提交
159 160 161
		goto out;
	}

162
	if (amdgpu_device_supports_atpx(dev) &&
163 164
	    (amdgpu_runtime_pm != 0)) { /* enable runpm by default for atpx */
		adev->runpm = true;
165
		dev_info(adev->dev, "Using ATPX for runtime pm\n");
166 167
	} else if (amdgpu_device_supports_boco(dev) &&
		   (amdgpu_runtime_pm != 0)) { /* enable runpm by default for boco */
168
		adev->runpm = true;
169
		dev_info(adev->dev, "Using BOCO for runtime pm\n");
170 171 172 173 174 175 176 177 178
	} else if (amdgpu_device_supports_baco(dev) &&
		   (amdgpu_runtime_pm != 0)) {
		switch (adev->asic_type) {
		case CHIP_VEGA20:
		case CHIP_ARCTURUS:
			/* enable runpm if runpm=1 */
			if (amdgpu_runtime_pm > 0)
				adev->runpm = true;
			break;
179 180
		case CHIP_VEGA10:
			/* turn runpm on if noretry=0 */
181
			if (!adev->gmc.noretry)
182 183
				adev->runpm = true;
			break;
184
		default:
185
			/* enable runpm on CI+ */
186 187 188
			adev->runpm = true;
			break;
		}
189 190
		if (adev->runpm)
			dev_info(adev->dev, "Using BACO for runtime pm\n");
191
	}
192

A
Alex Deucher 已提交
193 194 195
	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
196 197 198

	acpi_status = amdgpu_acpi_init(adev);
	if (acpi_status)
199
		dev_dbg(dev->dev, "Error during ACPI methods call\n");
A
Alex Deucher 已提交
200

201
	if (adev->runpm) {
202
		/* only need to skip on ATPX */
203
		if (amdgpu_device_supports_atpx(dev) &&
204
		    !amdgpu_is_atpx_hybrid())
205
			dev_pm_set_driver_flags(dev->dev, DPM_FLAG_NO_DIRECT_COMPLETE);
A
Alex Deucher 已提交
206 207 208 209 210 211 212 213
		pm_runtime_use_autosuspend(dev->dev);
		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
		pm_runtime_allow(dev->dev);
		pm_runtime_mark_last_busy(dev->dev);
		pm_runtime_put_autosuspend(dev->dev);
	}

out:
214 215
	if (r) {
		/* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
216
		if (adev->rmmio && adev->runpm)
217
			pm_runtime_put_noidle(dev->dev);
A
Alex Deucher 已提交
218
		amdgpu_driver_unload_kms(dev);
219
	}
A
Alex Deucher 已提交
220 221 222 223

	return r;
}

224 225 226 227 228 229 230 231 232 233 234 235 236
static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
				struct drm_amdgpu_query_fw *query_fw,
				struct amdgpu_device *adev)
{
	switch (query_fw->fw_type) {
	case AMDGPU_INFO_FW_VCE:
		fw_info->ver = adev->vce.fw_version;
		fw_info->feature = adev->vce.fb_version;
		break;
	case AMDGPU_INFO_FW_UVD:
		fw_info->ver = adev->uvd.fw_version;
		fw_info->feature = 0;
		break;
237 238 239 240
	case AMDGPU_INFO_FW_VCN:
		fw_info->ver = adev->vcn.fw_version;
		fw_info->feature = 0;
		break;
241
	case AMDGPU_INFO_FW_GMC:
242
		fw_info->ver = adev->gmc.fw_version;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
		fw_info->feature = 0;
		break;
	case AMDGPU_INFO_FW_GFX_ME:
		fw_info->ver = adev->gfx.me_fw_version;
		fw_info->feature = adev->gfx.me_feature_version;
		break;
	case AMDGPU_INFO_FW_GFX_PFP:
		fw_info->ver = adev->gfx.pfp_fw_version;
		fw_info->feature = adev->gfx.pfp_feature_version;
		break;
	case AMDGPU_INFO_FW_GFX_CE:
		fw_info->ver = adev->gfx.ce_fw_version;
		fw_info->feature = adev->gfx.ce_feature_version;
		break;
	case AMDGPU_INFO_FW_GFX_RLC:
		fw_info->ver = adev->gfx.rlc_fw_version;
		fw_info->feature = adev->gfx.rlc_feature_version;
		break;
261 262 263 264 265 266 267 268 269 270 271 272
	case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
		fw_info->ver = adev->gfx.rlc_srlc_fw_version;
		fw_info->feature = adev->gfx.rlc_srlc_feature_version;
		break;
	case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
		fw_info->ver = adev->gfx.rlc_srlg_fw_version;
		fw_info->feature = adev->gfx.rlc_srlg_feature_version;
		break;
	case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
		fw_info->ver = adev->gfx.rlc_srls_fw_version;
		fw_info->feature = adev->gfx.rlc_srls_feature_version;
		break;
273 274 275 276 277 278 279 280 281 282 283 284 285 286
	case AMDGPU_INFO_FW_GFX_MEC:
		if (query_fw->index == 0) {
			fw_info->ver = adev->gfx.mec_fw_version;
			fw_info->feature = adev->gfx.mec_feature_version;
		} else if (query_fw->index == 1) {
			fw_info->ver = adev->gfx.mec2_fw_version;
			fw_info->feature = adev->gfx.mec2_feature_version;
		} else
			return -EINVAL;
		break;
	case AMDGPU_INFO_FW_SMC:
		fw_info->ver = adev->pm.fw_version;
		fw_info->feature = 0;
		break;
X
xinhui pan 已提交
287
	case AMDGPU_INFO_FW_TA:
288
		switch (query_fw->index) {
289
		case TA_FW_TYPE_PSP_XGMI:
X
xinhui pan 已提交
290 291
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_xgmi_ucode_version;
292
			break;
293
		case TA_FW_TYPE_PSP_RAS:
X
xinhui pan 已提交
294 295
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_ras_ucode_version;
296
			break;
297
		case TA_FW_TYPE_PSP_HDCP:
298 299 300
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_hdcp_ucode_version;
			break;
301
		case TA_FW_TYPE_PSP_DTM:
302 303 304
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_dtm_ucode_version;
			break;
305
		case TA_FW_TYPE_PSP_RAP:
306 307 308
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_rap_ucode_version;
			break;
309 310 311 312
		case TA_FW_TYPE_PSP_SECUREDISPLAY:
			fw_info->ver = adev->psp.ta_fw_version;
			fw_info->feature = adev->psp.ta_securedisplay_ucode_version;
			break;
313 314
		default:
			return -EINVAL;
X
xinhui pan 已提交
315 316
		}
		break;
317 318 319 320 321 322
	case AMDGPU_INFO_FW_SDMA:
		if (query_fw->index >= adev->sdma.num_instances)
			return -EINVAL;
		fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
		fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
		break;
323 324 325 326 327 328 329 330
	case AMDGPU_INFO_FW_SOS:
		fw_info->ver = adev->psp.sos_fw_version;
		fw_info->feature = adev->psp.sos_feature_version;
		break;
	case AMDGPU_INFO_FW_ASD:
		fw_info->ver = adev->psp.asd_fw_version;
		fw_info->feature = adev->psp.asd_feature_version;
		break;
331 332 333 334
	case AMDGPU_INFO_FW_DMCU:
		fw_info->ver = adev->dm.dmcu_fw_version;
		fw_info->feature = 0;
		break;
335 336 337 338
	case AMDGPU_INFO_FW_DMCUB:
		fw_info->ver = adev->dm.dmcub_fw_version;
		fw_info->feature = 0;
		break;
339 340 341 342
	case AMDGPU_INFO_FW_TOC:
		fw_info->ver = adev->psp.toc_fw_version;
		fw_info->feature = adev->psp.toc_feature_version;
		break;
343 344 345 346 347 348
	default:
		return -EINVAL;
	}
	return 0;
}

349 350 351 352 353 354 355
static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
			     struct drm_amdgpu_info *info,
			     struct drm_amdgpu_info_hw_ip *result)
{
	uint32_t ib_start_alignment = 0;
	uint32_t ib_size_alignment = 0;
	enum amd_ip_block_type type;
356
	unsigned int num_rings = 0;
357 358 359 360 361 362 363 364 365
	unsigned int i, j;

	if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
		return -EINVAL;

	switch (info->query_hw_ip.type) {
	case AMDGPU_HW_IP_GFX:
		type = AMD_IP_BLOCK_TYPE_GFX;
		for (i = 0; i < adev->gfx.num_gfx_rings; i++)
366
			if (adev->gfx.gfx_ring[i].sched.ready)
367
				++num_rings;
368 369 370 371 372 373
		ib_start_alignment = 32;
		ib_size_alignment = 32;
		break;
	case AMDGPU_HW_IP_COMPUTE:
		type = AMD_IP_BLOCK_TYPE_GFX;
		for (i = 0; i < adev->gfx.num_compute_rings; i++)
374
			if (adev->gfx.compute_ring[i].sched.ready)
375
				++num_rings;
376 377 378 379 380 381
		ib_start_alignment = 32;
		ib_size_alignment = 32;
		break;
	case AMDGPU_HW_IP_DMA:
		type = AMD_IP_BLOCK_TYPE_SDMA;
		for (i = 0; i < adev->sdma.num_instances; i++)
382
			if (adev->sdma.instance[i].ring.sched.ready)
383
				++num_rings;
384 385 386 387 388 389 390 391
		ib_start_alignment = 256;
		ib_size_alignment = 4;
		break;
	case AMDGPU_HW_IP_UVD:
		type = AMD_IP_BLOCK_TYPE_UVD;
		for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
			if (adev->uvd.harvest_config & (1 << i))
				continue;
392

393
			if (adev->uvd.inst[i].ring.sched.ready)
394
				++num_rings;
395 396 397 398 399 400 401
		}
		ib_start_alignment = 64;
		ib_size_alignment = 64;
		break;
	case AMDGPU_HW_IP_VCE:
		type = AMD_IP_BLOCK_TYPE_VCE;
		for (i = 0; i < adev->vce.num_rings; i++)
402
			if (adev->vce.ring[i].sched.ready)
403
				++num_rings;
404 405 406 407 408 409 410 411
		ib_start_alignment = 4;
		ib_size_alignment = 1;
		break;
	case AMDGPU_HW_IP_UVD_ENC:
		type = AMD_IP_BLOCK_TYPE_UVD;
		for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
			if (adev->uvd.harvest_config & (1 << i))
				continue;
412

413
			for (j = 0; j < adev->uvd.num_enc_rings; j++)
414
				if (adev->uvd.inst[i].ring_enc[j].sched.ready)
415
					++num_rings;
416 417 418 419 420 421
		}
		ib_start_alignment = 64;
		ib_size_alignment = 64;
		break;
	case AMDGPU_HW_IP_VCN_DEC:
		type = AMD_IP_BLOCK_TYPE_VCN;
422
		for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
423 424 425
			if (adev->uvd.harvest_config & (1 << i))
				continue;

426 427 428
			if (adev->vcn.inst[i].ring_dec.sched.ready)
				++num_rings;
		}
429 430 431 432 433
		ib_start_alignment = 16;
		ib_size_alignment = 16;
		break;
	case AMDGPU_HW_IP_VCN_ENC:
		type = AMD_IP_BLOCK_TYPE_VCN;
434
		for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
435 436 437
			if (adev->uvd.harvest_config & (1 << i))
				continue;

438 439 440 441
			for (j = 0; j < adev->vcn.num_enc_rings; j++)
				if (adev->vcn.inst[i].ring_enc[j].sched.ready)
					++num_rings;
		}
442 443 444 445
		ib_start_alignment = 64;
		ib_size_alignment = 1;
		break;
	case AMDGPU_HW_IP_VCN_JPEG:
446 447 448
		type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
			AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;

449 450
		for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
			if (adev->jpeg.harvest_config & (1 << i))
451 452
				continue;

453
			if (adev->jpeg.inst[i].ring_dec.sched.ready)
454 455
				++num_rings;
		}
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
		ib_start_alignment = 16;
		ib_size_alignment = 16;
		break;
	default:
		return -EINVAL;
	}

	for (i = 0; i < adev->num_ip_blocks; i++)
		if (adev->ip_blocks[i].version->type == type &&
		    adev->ip_blocks[i].status.valid)
			break;

	if (i == adev->num_ip_blocks)
		return 0;

471 472 473
	num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
			num_rings);

474 475 476
	result->hw_ip_version_major = adev->ip_blocks[i].version->major;
	result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
	result->capabilities_flags = 0;
477
	result->available_rings = (1 << num_rings) - 1;
478 479 480 481 482
	result->ib_start_alignment = ib_start_alignment;
	result->ib_size_alignment = ib_size_alignment;
	return 0;
}

A
Alex Deucher 已提交
483 484 485 486 487 488
/*
 * Userspace get information ioctl
 */
/**
 * amdgpu_info_ioctl - answer a device specific request.
 *
489
 * @dev: drm device pointer
A
Alex Deucher 已提交
490 491 492 493 494 495 496 497
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
498
int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
A
Alex Deucher 已提交
499
{
500
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
501 502
	struct drm_amdgpu_info *info = data;
	struct amdgpu_mode_info *minfo = &adev->mode_info;
503
	void __user *out = (void __user *)(uintptr_t)info->return_pointer;
A
Alex Deucher 已提交
504 505 506 507
	uint32_t size = info->return_size;
	struct drm_crtc *crtc;
	uint32_t ui32 = 0;
	uint64_t ui64 = 0;
508
	int i, found;
509
	int ui32_size = sizeof(ui32);
A
Alex Deucher 已提交
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534

	if (!info->return_size || !info->return_pointer)
		return -EINVAL;

	switch (info->query) {
	case AMDGPU_INFO_ACCEL_WORKING:
		ui32 = adev->accel_working;
		return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
	case AMDGPU_INFO_CRTC_FROM_ID:
		for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
			if (crtc && crtc->base.id == info->mode_crtc.id) {
				struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
				ui32 = amdgpu_crtc->crtc_id;
				found = 1;
				break;
			}
		}
		if (!found) {
			DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
			return -EINVAL;
		}
		return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
	case AMDGPU_INFO_HW_IP_INFO: {
		struct drm_amdgpu_info_hw_ip ip = {};
535
		int ret;
A
Alex Deucher 已提交
536

537 538 539
		ret = amdgpu_hw_ip_info(adev, info, &ip);
		if (ret)
			return ret;
A
Alex Deucher 已提交
540

541 542
		ret = copy_to_user(out, &ip, min((size_t)size, sizeof(ip)));
		return ret ? -EFAULT : 0;
A
Alex Deucher 已提交
543 544
	}
	case AMDGPU_INFO_HW_IP_COUNT: {
545
		enum amd_ip_block_type type;
A
Alex Deucher 已提交
546 547 548 549
		uint32_t count = 0;

		switch (info->query_hw_ip.type) {
		case AMDGPU_HW_IP_GFX:
550
			type = AMD_IP_BLOCK_TYPE_GFX;
A
Alex Deucher 已提交
551 552
			break;
		case AMDGPU_HW_IP_COMPUTE:
553
			type = AMD_IP_BLOCK_TYPE_GFX;
A
Alex Deucher 已提交
554 555
			break;
		case AMDGPU_HW_IP_DMA:
556
			type = AMD_IP_BLOCK_TYPE_SDMA;
A
Alex Deucher 已提交
557 558
			break;
		case AMDGPU_HW_IP_UVD:
559
			type = AMD_IP_BLOCK_TYPE_UVD;
A
Alex Deucher 已提交
560 561
			break;
		case AMDGPU_HW_IP_VCE:
562
			type = AMD_IP_BLOCK_TYPE_VCE;
A
Alex Deucher 已提交
563
			break;
564 565 566
		case AMDGPU_HW_IP_UVD_ENC:
			type = AMD_IP_BLOCK_TYPE_UVD;
			break;
567
		case AMDGPU_HW_IP_VCN_DEC:
568
		case AMDGPU_HW_IP_VCN_ENC:
569 570
			type = AMD_IP_BLOCK_TYPE_VCN;
			break;
571 572 573 574
		case AMDGPU_HW_IP_VCN_JPEG:
			type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
				AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
			break;
A
Alex Deucher 已提交
575 576 577 578 579
		default:
			return -EINVAL;
		}

		for (i = 0; i < adev->num_ip_blocks; i++)
580 581
			if (adev->ip_blocks[i].version->type == type &&
			    adev->ip_blocks[i].status.valid &&
A
Alex Deucher 已提交
582 583 584 585 586 587
			    count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
				count++;

		return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
	}
	case AMDGPU_INFO_TIMESTAMP:
588
		ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
A
Alex Deucher 已提交
589 590 591
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
	case AMDGPU_INFO_FW_VERSION: {
		struct drm_amdgpu_info_firmware fw_info;
592
		int ret;
A
Alex Deucher 已提交
593 594 595 596 597

		/* We only support one instance of each IP block right now. */
		if (info->query_fw.ip_instance != 0)
			return -EINVAL;

598 599 600 601
		ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
		if (ret)
			return ret;

A
Alex Deucher 已提交
602 603 604 605 606 607
		return copy_to_user(out, &fw_info,
				    min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
	}
	case AMDGPU_INFO_NUM_BYTES_MOVED:
		ui64 = atomic64_read(&adev->num_bytes_moved);
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
608 609 610
	case AMDGPU_INFO_NUM_EVICTIONS:
		ui64 = atomic64_read(&adev->num_evictions);
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
611 612 613
	case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
		ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
A
Alex Deucher 已提交
614
	case AMDGPU_INFO_VRAM_USAGE:
615
		ui64 = amdgpu_vram_mgr_usage(ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM));
A
Alex Deucher 已提交
616 617
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
	case AMDGPU_INFO_VIS_VRAM_USAGE:
618
		ui64 = amdgpu_vram_mgr_vis_usage(ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM));
A
Alex Deucher 已提交
619 620
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
	case AMDGPU_INFO_GTT_USAGE:
621
		ui64 = amdgpu_gtt_mgr_usage(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
A
Alex Deucher 已提交
622 623 624 625
		return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
	case AMDGPU_INFO_GDS_CONFIG: {
		struct drm_amdgpu_info_gds gds_info;

626
		memset(&gds_info, 0, sizeof(gds_info));
627 628 629 630
		gds_info.compute_partition_size = adev->gds.gds_size;
		gds_info.gds_total_size = adev->gds.gds_size;
		gds_info.gws_per_compute_partition = adev->gds.gws_size;
		gds_info.oa_per_compute_partition = adev->gds.oa_size;
A
Alex Deucher 已提交
631 632 633 634 635 636
		return copy_to_user(out, &gds_info,
				    min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
	}
	case AMDGPU_INFO_VRAM_GTT: {
		struct drm_amdgpu_info_vram_gtt vram_gtt;

637
		vram_gtt.vram_size = adev->gmc.real_vram_size -
638 639 640 641 642 643
			atomic64_read(&adev->vram_pin_size) -
			AMDGPU_VM_RESERVED_VRAM;
		vram_gtt.vram_cpu_accessible_size =
			min(adev->gmc.visible_vram_size -
			    atomic64_read(&adev->visible_pin_size),
			    vram_gtt.vram_size);
644
		vram_gtt.gtt_size = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)->size;
645
		vram_gtt.gtt_size *= PAGE_SIZE;
646
		vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
A
Alex Deucher 已提交
647 648 649
		return copy_to_user(out, &vram_gtt,
				    min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
	}
650 651
	case AMDGPU_INFO_MEMORY: {
		struct drm_amdgpu_memory_info mem;
652
		struct ttm_resource_manager *vram_man =
653
			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
654
		struct ttm_resource_manager *gtt_man =
655
			ttm_manager_type(&adev->mman.bdev, TTM_PL_TT);
656
		memset(&mem, 0, sizeof(mem));
657
		mem.vram.total_heap_size = adev->gmc.real_vram_size;
658
		mem.vram.usable_heap_size = adev->gmc.real_vram_size -
659 660
			atomic64_read(&adev->vram_pin_size) -
			AMDGPU_VM_RESERVED_VRAM;
661
		mem.vram.heap_usage =
662
			amdgpu_vram_mgr_usage(vram_man);
663 664 665
		mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;

		mem.cpu_accessible_vram.total_heap_size =
666
			adev->gmc.visible_vram_size;
667 668 669 670
		mem.cpu_accessible_vram.usable_heap_size =
			min(adev->gmc.visible_vram_size -
			    atomic64_read(&adev->visible_pin_size),
			    mem.vram.usable_heap_size);
671
		mem.cpu_accessible_vram.heap_usage =
672
			amdgpu_vram_mgr_vis_usage(vram_man);
673 674 675
		mem.cpu_accessible_vram.max_allocation =
			mem.cpu_accessible_vram.usable_heap_size * 3 / 4;

676
		mem.gtt.total_heap_size = gtt_man->size;
677
		mem.gtt.total_heap_size *= PAGE_SIZE;
678 679
		mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
			atomic64_read(&adev->gart_pin_size);
680
		mem.gtt.heap_usage =
681
			amdgpu_gtt_mgr_usage(gtt_man);
682 683 684 685
		mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;

		return copy_to_user(out, &mem,
				    min((size_t)size, sizeof(mem)))
686 687
				    ? -EFAULT : 0;
	}
A
Alex Deucher 已提交
688
	case AMDGPU_INFO_READ_MMR_REG: {
689
		unsigned n, alloc_size;
A
Alex Deucher 已提交
690 691 692 693 694 695 696 697 698 699 700 701
		uint32_t *regs;
		unsigned se_num = (info->read_mmr_reg.instance >>
				   AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
				  AMDGPU_INFO_MMR_SE_INDEX_MASK;
		unsigned sh_num = (info->read_mmr_reg.instance >>
				   AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
				  AMDGPU_INFO_MMR_SH_INDEX_MASK;

		/* set full masks if the userspace set all bits
		 * in the bitfields */
		if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
			se_num = 0xffffffff;
702 703
		else if (se_num >= AMDGPU_GFX_MAX_SE)
			return -EINVAL;
A
Alex Deucher 已提交
704 705
		if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
			sh_num = 0xffffffff;
706 707
		else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE)
			return -EINVAL;
A
Alex Deucher 已提交
708

709 710 711
		if (info->read_mmr_reg.count > 128)
			return -EINVAL;

712
		regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
A
Alex Deucher 已提交
713 714
		if (!regs)
			return -ENOMEM;
715
		alloc_size = info->read_mmr_reg.count * sizeof(*regs);
A
Alex Deucher 已提交
716

717 718
		amdgpu_gfx_off_ctrl(adev, false);
		for (i = 0; i < info->read_mmr_reg.count; i++) {
A
Alex Deucher 已提交
719 720 721 722 723 724
			if (amdgpu_asic_read_register(adev, se_num, sh_num,
						      info->read_mmr_reg.dword_offset + i,
						      &regs[i])) {
				DRM_DEBUG_KMS("unallowed offset %#x\n",
					      info->read_mmr_reg.dword_offset + i);
				kfree(regs);
725
				amdgpu_gfx_off_ctrl(adev, true);
A
Alex Deucher 已提交
726 727
				return -EFAULT;
			}
728 729
		}
		amdgpu_gfx_off_ctrl(adev, true);
A
Alex Deucher 已提交
730 731 732 733 734
		n = copy_to_user(out, regs, min(size, alloc_size));
		kfree(regs);
		return n ? -EFAULT : 0;
	}
	case AMDGPU_INFO_DEV_INFO: {
735
		struct drm_amdgpu_info_device *dev_info;
736
		uint64_t vm_size;
737 738 739 740 741
		int ret;

		dev_info = kzalloc(sizeof(*dev_info), GFP_KERNEL);
		if (!dev_info)
			return -ENOMEM;
A
Alex Deucher 已提交
742

743
		dev_info->device_id = adev->pdev->device;
744 745
		dev_info->chip_rev = adev->rev_id;
		dev_info->external_rev = adev->external_rev_id;
746
		dev_info->pci_rev = adev->pdev->revision;
747 748 749
		dev_info->family = adev->family;
		dev_info->num_shader_engines = adev->gfx.config.max_shader_engines;
		dev_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
A
Alex Deucher 已提交
750
		/* return all clocks in KHz */
751
		dev_info->gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
752
		if (adev->pm.dpm_enabled) {
753 754
			dev_info->max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
			dev_info->max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
755
		} else {
756 757
			dev_info->max_engine_clock = adev->clock.default_sclk * 10;
			dev_info->max_memory_clock = adev->clock.default_mclk * 10;
758
		}
759 760
		dev_info->enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
		dev_info->num_rb_pipes = adev->gfx.config.max_backends_per_se *
761
			adev->gfx.config.max_shader_engines;
762 763 764
		dev_info->num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
		dev_info->_pad = 0;
		dev_info->ids_flags = 0;
765
		if (adev->flags & AMD_IS_APU)
766
			dev_info->ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
767
		if (amdgpu_mcbp || amdgpu_sriov_vf(adev))
768
			dev_info->ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
769
		if (amdgpu_is_tmz(adev))
770
			dev_info->ids_flags |= AMDGPU_IDS_FLAGS_TMZ;
771 772

		vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
773
		vm_size -= AMDGPU_VA_RESERVED_SIZE;
774 775

		/* Older VCE FW versions are buggy and can handle only 40bits */
776 777
		if (adev->vce.fw_version &&
		    adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
778 779
			vm_size = min(vm_size, 1ULL << 40);

780 781
		dev_info->virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
		dev_info->virtual_address_max =
782
			min(vm_size, AMDGPU_GMC_HOLE_START);
783

784
		if (vm_size > AMDGPU_GMC_HOLE_START) {
785 786
			dev_info->high_va_offset = AMDGPU_GMC_HOLE_END;
			dev_info->high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
787
		}
788 789 790 791 792 793 794
		dev_info->virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
		dev_info->pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
		dev_info->gart_page_size = AMDGPU_GPU_PAGE_SIZE;
		dev_info->cu_active_number = adev->gfx.cu_info.number;
		dev_info->cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
		dev_info->ce_ram_size = adev->gfx.ce_ram_size;
		memcpy(&dev_info->cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
795
		       sizeof(adev->gfx.cu_info.ao_cu_bitmap));
796
		memcpy(&dev_info->cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
797
		       sizeof(adev->gfx.cu_info.bitmap));
798 799 800 801
		dev_info->vram_type = adev->gmc.vram_type;
		dev_info->vram_bit_width = adev->gmc.vram_width;
		dev_info->vce_harvest_config = adev->vce.harvest_config;
		dev_info->gc_double_offchip_lds_buf =
802
			adev->gfx.config.double_offchip_lds_buf;
803 804 805 806 807 808 809
		dev_info->wave_front_size = adev->gfx.cu_info.wave_front_size;
		dev_info->num_shader_visible_vgprs = adev->gfx.config.max_gprs;
		dev_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
		dev_info->num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
		dev_info->gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
		dev_info->gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
		dev_info->max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
A
Alex Deucher 已提交
810

811
		if (adev->family >= AMDGPU_FAMILY_NV)
812
			dev_info->pa_sc_tile_steering_override =
813 814
				adev->gfx.config.pa_sc_tile_steering_override;

815
		dev_info->tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
816

817 818 819 820
		ret = copy_to_user(out, dev_info,
				   min((size_t)size, sizeof(*dev_info))) ? -EFAULT : 0;
		kfree(dev_info);
		return ret;
A
Alex Deucher 已提交
821
	}
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
	case AMDGPU_INFO_VCE_CLOCK_TABLE: {
		unsigned i;
		struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
		struct amd_vce_state *vce_state;

		for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
			vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
			if (vce_state) {
				vce_clk_table.entries[i].sclk = vce_state->sclk;
				vce_clk_table.entries[i].mclk = vce_state->mclk;
				vce_clk_table.entries[i].eclk = vce_state->evclk;
				vce_clk_table.num_valid_entries++;
			}
		}

		return copy_to_user(out, &vce_clk_table,
				    min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
	}
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
	case AMDGPU_INFO_VBIOS: {
		uint32_t bios_size = adev->bios_size;

		switch (info->vbios_info.type) {
		case AMDGPU_INFO_VBIOS_SIZE:
			return copy_to_user(out, &bios_size,
					min((size_t)size, sizeof(bios_size)))
					? -EFAULT : 0;
		case AMDGPU_INFO_VBIOS_IMAGE: {
			uint8_t *bios;
			uint32_t bios_offset = info->vbios_info.offset;

			if (bios_offset >= bios_size)
				return -EINVAL;

			bios = adev->bios + bios_offset;
			return copy_to_user(out, bios,
					    min((size_t)size, (size_t)(bios_size - bios_offset)))
					? -EFAULT : 0;
		}
		default:
			DRM_DEBUG_KMS("Invalid request %d\n",
					info->vbios_info.type);
			return -EINVAL;
		}
	}
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
	case AMDGPU_INFO_NUM_HANDLES: {
		struct drm_amdgpu_info_num_handles handle;

		switch (info->query_hw_ip.type) {
		case AMDGPU_HW_IP_UVD:
			/* Starting Polaris, we support unlimited UVD handles */
			if (adev->asic_type < CHIP_POLARIS10) {
				handle.uvd_max_handles = adev->uvd.max_handles;
				handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);

				return copy_to_user(out, &handle,
					min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
			} else {
				return -ENODATA;
			}

			break;
		default:
			return -EINVAL;
		}
	}
887
	case AMDGPU_INFO_SENSOR: {
888
		if (!adev->pm.dpm_enabled)
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
			return -ENOENT;

		switch (info->sensor_info.type) {
		case AMDGPU_INFO_SENSOR_GFX_SCLK:
			/* get sclk in Mhz */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_GFX_SCLK,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			ui32 /= 100;
			break;
		case AMDGPU_INFO_SENSOR_GFX_MCLK:
			/* get mclk in Mhz */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_GFX_MCLK,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			ui32 /= 100;
			break;
		case AMDGPU_INFO_SENSOR_GPU_TEMP:
			/* get temperature in millidegrees C */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_GPU_TEMP,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			break;
		case AMDGPU_INFO_SENSOR_GPU_LOAD:
			/* get GPU load */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_GPU_LOAD,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			break;
		case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
			/* get average GPU power */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_GPU_POWER,
R
Rex Zhu 已提交
930
						   (void *)&ui32, &ui32_size)) {
931 932
				return -EINVAL;
			}
R
Rex Zhu 已提交
933
			ui32 >>= 8;
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
			break;
		case AMDGPU_INFO_SENSOR_VDDNB:
			/* get VDDNB in millivolts */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_VDDNB,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			break;
		case AMDGPU_INFO_SENSOR_VDDGFX:
			/* get VDDGFX in millivolts */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_VDDGFX,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			break;
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
		case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
			/* get stable pstate sclk in Mhz */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			ui32 /= 100;
			break;
		case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
			/* get stable pstate mclk in Mhz */
			if (amdgpu_dpm_read_sensor(adev,
						   AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
						   (void *)&ui32, &ui32_size)) {
				return -EINVAL;
			}
			ui32 /= 100;
			break;
969 970 971 972 973 974 975
		default:
			DRM_DEBUG_KMS("Invalid request %d\n",
				      info->sensor_info.type);
			return -EINVAL;
		}
		return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
	}
C
Christian König 已提交
976 977 978
	case AMDGPU_INFO_VRAM_LOST_COUNTER:
		ui32 = atomic_read(&adev->vram_lost_counter);
		return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
979 980
	case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
		struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
981
		uint64_t ras_mask;
982 983 984

		if (!ras)
			return -EINVAL;
985 986 987 988
		ras_mask = (uint64_t)ras->supported << 32 | ras->features;

		return copy_to_user(out, &ras_mask,
				min_t(u64, size, sizeof(ras_mask))) ?
989 990
			-EFAULT : 0;
	}
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	case AMDGPU_INFO_VIDEO_CAPS: {
		const struct amdgpu_video_codecs *codecs;
		struct drm_amdgpu_info_video_caps *caps;
		int r;

		switch (info->video_cap.type) {
		case AMDGPU_INFO_VIDEO_CAPS_DECODE:
			r = amdgpu_asic_query_video_codecs(adev, false, &codecs);
			if (r)
				return -EINVAL;
			break;
		case AMDGPU_INFO_VIDEO_CAPS_ENCODE:
			r = amdgpu_asic_query_video_codecs(adev, true, &codecs);
			if (r)
				return -EINVAL;
			break;
		default:
			DRM_DEBUG_KMS("Invalid request %d\n",
				      info->video_cap.type);
			return -EINVAL;
		}

		caps = kzalloc(sizeof(*caps), GFP_KERNEL);
		if (!caps)
			return -ENOMEM;

		for (i = 0; i < codecs->codec_count; i++) {
			int idx = codecs->codec_array[i].codec_type;

			switch (idx) {
1021 1022 1023 1024 1025 1026 1027 1028
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9:
			case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1:
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
				caps->codec_info[idx].valid = 1;
				caps->codec_info[idx].max_width =
					codecs->codec_array[i].max_width;
				caps->codec_info[idx].max_height =
					codecs->codec_array[i].max_height;
				caps->codec_info[idx].max_pixels_per_frame =
					codecs->codec_array[i].max_pixels_per_frame;
				caps->codec_info[idx].max_level =
					codecs->codec_array[i].max_level;
				break;
			default:
				break;
			}
		}
		r = copy_to_user(out, caps,
				 min((size_t)size, sizeof(*caps))) ? -EFAULT : 0;
		kfree(caps);
		return r;
	}
A
Alex Deucher 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	default:
		DRM_DEBUG_KMS("Invalid request %d\n", info->query);
		return -EINVAL;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
/**
1060
 * amdgpu_driver_lastclose_kms - drm callback for last close
A
Alex Deucher 已提交
1061 1062 1063
 *
 * @dev: drm dev pointer
 *
1064
 * Switch vga_switcheroo state after last close (all asics).
A
Alex Deucher 已提交
1065 1066 1067
 */
void amdgpu_driver_lastclose_kms(struct drm_device *dev)
{
1068
	drm_fb_helper_lastclose(dev);
A
Alex Deucher 已提交
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	vga_switcheroo_process_delayed_switch();
}

/**
 * amdgpu_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
1083
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
1084
	struct amdgpu_fpriv *fpriv;
1085
	int r, pasid;
A
Alex Deucher 已提交
1086

1087
	/* Ensure IB tests are run on ring */
1088
	flush_delayed_work(&adev->delayed_init_work);
1089

1090 1091 1092 1093 1094 1095

	if (amdgpu_ras_intr_triggered()) {
		DRM_ERROR("RAS Intr triggered, device disabled!!");
		return -EHWPOISON;
	}

A
Alex Deucher 已提交
1096 1097 1098 1099
	file_priv->driver_priv = NULL;

	r = pm_runtime_get_sync(dev->dev);
	if (r < 0)
1100
		goto pm_put;
A
Alex Deucher 已提交
1101 1102

	fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
1103 1104 1105 1106
	if (unlikely(!fpriv)) {
		r = -ENOMEM;
		goto out_suspend;
	}
A
Alex Deucher 已提交
1107

1108 1109 1110 1111
	pasid = amdgpu_pasid_alloc(16);
	if (pasid < 0) {
		dev_warn(adev->dev, "No more PASIDs available!");
		pasid = 0;
1112
	}
1113 1114 1115
	r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
	if (r)
		goto error_pasid;
A
Alex Deucher 已提交
1116

1117 1118 1119
	fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
	if (!fpriv->prt_va) {
		r = -ENOMEM;
1120
		goto error_vm;
1121 1122
	}

1123
	if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
1124 1125 1126 1127
		uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;

		r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
						&fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
1128 1129
		if (r)
			goto error_vm;
M
Monk Liu 已提交
1130 1131
	}

A
Alex Deucher 已提交
1132 1133 1134
	mutex_init(&fpriv->bo_list_lock);
	idr_init(&fpriv->bo_list_handles);

1135
	amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
A
Alex Deucher 已提交
1136 1137

	file_priv->driver_priv = fpriv;
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	goto out_suspend;

error_vm:
	amdgpu_vm_fini(adev, &fpriv->vm);

error_pasid:
	if (pasid)
		amdgpu_pasid_free(pasid);

	kfree(fpriv);
A
Alex Deucher 已提交
1148

1149
out_suspend:
A
Alex Deucher 已提交
1150
	pm_runtime_mark_last_busy(dev->dev);
1151
pm_put:
A
Alex Deucher 已提交
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	pm_runtime_put_autosuspend(dev->dev);

	return r;
}

/**
 * amdgpu_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device post close, tear down vm on cayman+ (all asics).
 */
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
1168
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
1169 1170
	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
	struct amdgpu_bo_list *list;
1171
	struct amdgpu_bo *pd;
1172
	u32 pasid;
A
Alex Deucher 已提交
1173 1174 1175 1176 1177
	int handle;

	if (!fpriv)
		return;

1178
	pm_runtime_get_sync(dev->dev);
1179

1180
	if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
1181
		amdgpu_uvd_free_handles(adev, file_priv);
1182
	if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
1183
		amdgpu_vce_free_handles(adev, file_priv);
1184

1185 1186
	amdgpu_vm_bo_rmv(adev, fpriv->prt_va);

1187
	if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
1188
		/* TODO: how to handle reserve failure */
1189
		BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
1190 1191
		amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
		fpriv->csa_va = NULL;
M
Monk Liu 已提交
1192 1193 1194
		amdgpu_bo_unreserve(adev->virt.csa_obj);
	}

1195 1196 1197
	pasid = fpriv->vm.pasid;
	pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);

1198
	amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
1199
	amdgpu_vm_fini(adev, &fpriv->vm);
1200

1201
	if (pasid)
1202
		amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
1203
	amdgpu_bo_unref(&pd);
A
Alex Deucher 已提交
1204 1205

	idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
1206
		amdgpu_bo_list_put(list);
A
Alex Deucher 已提交
1207 1208 1209 1210 1211 1212

	idr_destroy(&fpriv->bo_list_handles);
	mutex_destroy(&fpriv->bo_list_lock);

	kfree(fpriv);
	file_priv->driver_priv = NULL;
1213 1214 1215

	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
A
Alex Deucher 已提交
1216 1217 1218 1219 1220 1221 1222 1223
}

/*
 * VBlank related functions.
 */
/**
 * amdgpu_get_vblank_counter_kms - get frame count
 *
1224
 * @crtc: crtc to get the frame count from
A
Alex Deucher 已提交
1225 1226 1227 1228
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
1229
u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc)
A
Alex Deucher 已提交
1230
{
1231 1232
	struct drm_device *dev = crtc->dev;
	unsigned int pipe = crtc->index;
1233
	struct amdgpu_device *adev = drm_to_adev(dev);
1234 1235
	int vpos, hpos, stat;
	u32 count;
A
Alex Deucher 已提交
1236

1237 1238
	if (pipe >= adev->mode_info.num_crtc) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
A
Alex Deucher 已提交
1239 1240 1241
		return -EINVAL;
	}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	/* The hw increments its frame counter at start of vsync, not at start
	 * of vblank, as is required by DRM core vblank counter handling.
	 * Cook the hw count here to make it appear to the caller as if it
	 * incremented at start of vblank. We measure distance to start of
	 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
	 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
	 * result by 1 to give the proper appearance to caller.
	 */
	if (adev->mode_info.crtcs[pipe]) {
		/* Repeat readout if needed to provide stable result if
		 * we cross start of vsync during the queries.
		 */
		do {
			count = amdgpu_display_vblank_get_counter(adev, pipe);
1256 1257 1258
			/* Ask amdgpu_display_get_crtc_scanoutpos to return
			 * vpos as distance to start of vblank, instead of
			 * regular vertical scanout pos.
1259
			 */
1260
			stat = amdgpu_display_get_crtc_scanoutpos(
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
				dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
				&vpos, &hpos, NULL, NULL,
				&adev->mode_info.crtcs[pipe]->base.hwmode);
		} while (count != amdgpu_display_vblank_get_counter(adev, pipe));

		if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
		    (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
			DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
		} else {
			DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
				      pipe, vpos);

			/* Bump counter if we are at >= leading edge of vblank,
			 * but before vsync where vpos would turn negative and
			 * the hw counter really increments.
			 */
			if (vpos >= 0)
				count++;
		}
	} else {
		/* Fallback to use value as is. */
		count = amdgpu_display_vblank_get_counter(adev, pipe);
		DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
	}

	return count;
A
Alex Deucher 已提交
1287 1288 1289 1290 1291
}

/**
 * amdgpu_enable_vblank_kms - enable vblank interrupt
 *
1292
 * @crtc: crtc to enable vblank interrupt for
A
Alex Deucher 已提交
1293 1294 1295 1296
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
1297
int amdgpu_enable_vblank_kms(struct drm_crtc *crtc)
A
Alex Deucher 已提交
1298
{
1299 1300
	struct drm_device *dev = crtc->dev;
	unsigned int pipe = crtc->index;
1301
	struct amdgpu_device *adev = drm_to_adev(dev);
1302
	int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
A
Alex Deucher 已提交
1303 1304 1305 1306 1307 1308 1309

	return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
}

/**
 * amdgpu_disable_vblank_kms - disable vblank interrupt
 *
1310
 * @crtc: crtc to disable vblank interrupt for
A
Alex Deucher 已提交
1311 1312 1313
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
1314
void amdgpu_disable_vblank_kms(struct drm_crtc *crtc)
A
Alex Deucher 已提交
1315
{
1316 1317
	struct drm_device *dev = crtc->dev;
	unsigned int pipe = crtc->index;
1318
	struct amdgpu_device *adev = drm_to_adev(dev);
1319
	int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
A
Alex Deucher 已提交
1320 1321 1322 1323

	amdgpu_irq_put(adev, &adev->crtc_irq, idx);
}

1324 1325 1326 1327 1328
/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)

1329
static int amdgpu_debugfs_firmware_info_show(struct seq_file *m, void *unused)
1330
{
1331
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
1332 1333
	struct drm_amdgpu_info_firmware fw_info;
	struct drm_amdgpu_query_fw query_fw;
1334
	struct atom_context *ctx = adev->mode_info.atom_context;
1335 1336
	int ret, i;

1337 1338 1339 1340 1341 1342 1343
	static const char *ta_fw_name[TA_FW_TYPE_MAX_INDEX] = {
#define TA_FW_NAME(type) [TA_FW_TYPE_PSP_##type] = #type
		TA_FW_NAME(XGMI),
		TA_FW_NAME(RAS),
		TA_FW_NAME(HDCP),
		TA_FW_NAME(DTM),
		TA_FW_NAME(RAP),
1344
		TA_FW_NAME(SECUREDISPLAY),
1345 1346 1347
#undef TA_FW_NAME
	};

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	/* VCE */
	query_fw.fw_type = AMDGPU_INFO_FW_VCE;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* UVD */
	query_fw.fw_type = AMDGPU_INFO_FW_UVD;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* GMC */
	query_fw.fw_type = AMDGPU_INFO_FW_GMC;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* ME */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* PFP */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* CE */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* RLC */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	/* RLC SAVE RESTORE LIST CNTL */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* RLC SAVE RESTORE LIST GPM MEM */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* RLC SAVE RESTORE LIST SRM MEM */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	/* MEC */
	query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
	query_fw.index = 0;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* MEC2 */
1438
	if (adev->gfx.mec2_fw) {
1439 1440 1441 1442 1443 1444 1445 1446
		query_fw.index = 1;
		ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
		if (ret)
			return ret;
		seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
			   fw_info.feature, fw_info.ver);
	}

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	/* PSP SOS */
	query_fw.fw_type = AMDGPU_INFO_FW_SOS;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);


	/* PSP ASD */
	query_fw.fw_type = AMDGPU_INFO_FW_ASD;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

X
xinhui pan 已提交
1464
	query_fw.fw_type = AMDGPU_INFO_FW_TA;
1465
	for (i = TA_FW_TYPE_PSP_XGMI; i < TA_FW_TYPE_MAX_INDEX; i++) {
X
xinhui pan 已提交
1466 1467 1468 1469
		query_fw.index = i;
		ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
		if (ret)
			continue;
1470 1471 1472

		seq_printf(m, "TA %s feature version: 0x%08x, firmware version: 0x%08x\n",
			   ta_fw_name[i], fw_info.feature, fw_info.ver);
X
xinhui pan 已提交
1473 1474
	}

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	/* SMC */
	query_fw.fw_type = AMDGPU_INFO_FW_SMC;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

	/* SDMA */
	query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
	for (i = 0; i < adev->sdma.num_instances; i++) {
		query_fw.index = i;
		ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
		if (ret)
			return ret;
		seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
			   i, fw_info.feature, fw_info.ver);
	}

1494 1495 1496 1497 1498 1499 1500 1501
	/* VCN */
	query_fw.fw_type = AMDGPU_INFO_FW_VCN;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

1502 1503 1504 1505 1506 1507 1508 1509
	/* DMCU */
	query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

1510 1511 1512 1513 1514 1515 1516 1517
	/* DMCUB */
	query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);

1518 1519 1520 1521 1522 1523 1524
	/* TOC */
	query_fw.fw_type = AMDGPU_INFO_FW_TOC;
	ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
	if (ret)
		return ret;
	seq_printf(m, "TOC feature version: %u, firmware version: 0x%08x\n",
		   fw_info.feature, fw_info.ver);
1525 1526 1527

	seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version);

1528 1529 1530
	return 0;
}

1531 1532
DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_firmware_info);

1533 1534
#endif

1535
void amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1536 1537
{
#if defined(CONFIG_DEBUG_FS)
1538 1539 1540 1541 1542 1543
	struct drm_minor *minor = adev_to_drm(adev)->primary;
	struct dentry *root = minor->debugfs_root;

	debugfs_create_file("amdgpu_firmware_info", 0444, root,
			    adev, &amdgpu_debugfs_firmware_info_fops);

1544 1545
#endif
}