omap-mcbsp.c 22.0 KB
Newer Older
1 2 3 4 5
/*
 * omap-mcbsp.c  --  OMAP ALSA SoC DAI driver using McBSP port
 *
 * Copyright (C) 2008 Nokia Corporation
 *
6
 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
7
 *          Peter Ujfalusi <peter.ujfalusi@ti.com>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 * 02110-1301 USA
 *
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
28
#include <linux/pm_runtime.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
31 32 33 34 35 36
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>

37 38
#include <plat/dma.h>
#include <plat/mcbsp.h>
39
#include "mcbsp.h"
40 41 42
#include "omap-mcbsp.h"
#include "omap-pcm.h"

43
#define OMAP_MCBSP_RATES	(SNDRV_PCM_RATE_8000_96000)
44

45 46 47 48 49 50 51 52
#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
	xhandler_get, xhandler_put) \
{	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
	.info = omap_mcbsp_st_info_volsw, \
	.get = xhandler_get, .put = xhandler_put, \
	.private_value = (unsigned long) &(struct soc_mixer_control) \
	{.min = xmin, .max = xmax} }

53 54 55 56 57 58 59 60 61
enum {
	OMAP_MCBSP_WORD_8 = 0,
	OMAP_MCBSP_WORD_12,
	OMAP_MCBSP_WORD_16,
	OMAP_MCBSP_WORD_20,
	OMAP_MCBSP_WORD_24,
	OMAP_MCBSP_WORD_32,
};

62 63 64 65
/*
 * Stream DMA parameters. DMA request line and port address are set runtime
 * since they are different between OMAP1 and later OMAPs
 */
66 67 68
static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
69
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
70
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
71
	struct omap_pcm_dma_data *dma_data;
72
	int words;
73

74
	dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
75

76 77 78 79 80 81 82 83
	/*
	 * Configure McBSP threshold based on either:
	 * packet_size, when the sDMA is in packet mode, or based on the
	 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
	 * for mono streams.
	 */
	if (dma_data->packet_size)
		words = dma_data->packet_size;
84
	else
85
		words = 1;
86 87 88

	/* Configure McBSP internal buffer usage */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
89
		omap_mcbsp_set_tx_threshold(mcbsp, words);
90
	else
91
		omap_mcbsp_set_rx_threshold(mcbsp, words);
92 93
}

94 95 96 97 98 99 100
static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
				    struct snd_pcm_hw_rule *rule)
{
	struct snd_interval *buffer_size = hw_param_interval(params,
					SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
	struct snd_interval *channels = hw_param_interval(params,
					SNDRV_PCM_HW_PARAM_CHANNELS);
101
	struct omap_mcbsp *mcbsp = rule->private;
102 103 104 105
	struct snd_interval frames;
	int size;

	snd_interval_any(&frames);
106
	size = mcbsp->pdata->buffer_size;
107 108 109 110 111 112

	frames.min = size / channels->min;
	frames.integer = 1;
	return snd_interval_refine(buffer_size, &frames);
}

113
static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
114
				  struct snd_soc_dai *cpu_dai)
115
{
116
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
117 118
	int err = 0;

119
	if (!cpu_dai->active)
120
		err = omap_mcbsp_request(mcbsp);
121

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
	/*
	 * OMAP3 McBSP FIFO is word structured.
	 * McBSP2 has 1024 + 256 = 1280 word long buffer,
	 * McBSP1,3,4,5 has 128 word long buffer
	 * This means that the size of the FIFO depends on the sample format.
	 * For example on McBSP3:
	 * 16bit samples: size is 128 * 2 = 256 bytes
	 * 32bit samples: size is 128 * 4 = 512 bytes
	 * It is simpler to place constraint for buffer and period based on
	 * channels.
	 * McBSP3 as example again (16 or 32 bit samples):
	 * 1 channel (mono): size is 128 frames (128 words)
	 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
	 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
	 */
137
	if (mcbsp->pdata->buffer_size) {
138
		/*
139
		* Rule for the buffer size. We should not allow
140 141
		* smaller buffer than the FIFO size to avoid underruns.
		* This applies only for the playback stream.
142
		*/
143 144 145 146 147 148
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
			snd_pcm_hw_rule_add(substream->runtime, 0,
					    SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
					    omap_mcbsp_hwrule_min_buffersize,
					    mcbsp,
					    SNDRV_PCM_HW_PARAM_CHANNELS, -1);
149

150 151 152
		/* Make sure, that the period size is always even */
		snd_pcm_hw_constraint_step(substream->runtime, 0,
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
153 154
	}

155 156 157
	return err;
}

158
static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
159
				    struct snd_soc_dai *cpu_dai)
160
{
161
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
162 163

	if (!cpu_dai->active) {
164
		omap_mcbsp_free(mcbsp);
165
		mcbsp->configured = 0;
166 167 168
	}
}

169
static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
170
				  struct snd_soc_dai *cpu_dai)
171
{
172
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
173
	int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
174 175 176 177 178

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
179
		mcbsp->active++;
180
		omap_mcbsp_start(mcbsp, play, !play);
181 182 183 184 185
		break;

	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
186
		omap_mcbsp_stop(mcbsp, play, !play);
187
		mcbsp->active--;
188 189 190 191 192 193 194 195
		break;
	default:
		err = -EINVAL;
	}

	return err;
}

196 197 198 199 200
static snd_pcm_sframes_t omap_mcbsp_dai_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
201
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
202
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
203 204 205 206
	u16 fifo_use;
	snd_pcm_sframes_t delay;

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
207
		fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
208
	else
209
		fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
210 211 212 213 214 215 216 217 218 219 220

	/*
	 * Divide the used locations with the channel count to get the
	 * FIFO usage in samples (don't care about partial samples in the
	 * buffer).
	 */
	delay = fifo_use / substream->runtime->channels;

	return delay;
}

221
static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
222
				    struct snd_pcm_hw_params *params,
223
				    struct snd_soc_dai *cpu_dai)
224
{
225
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
226
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
227
	struct omap_pcm_dma_data *dma_data;
228
	int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
229
	int pkt_size = 0;
230
	unsigned int format, div, framesize, master;
231

232
	dma_data = &mcbsp->dma_data[substream->stream];
233
	channels = params_channels(params);
234

235 236
	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
237
		dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
238
		wlen = 16;
239 240
		break;
	case SNDRV_PCM_FORMAT_S32_LE:
241
		dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
242
		wlen = 32;
243 244 245 246
		break;
	default:
		return -EINVAL;
	}
247
	if (mcbsp->pdata->buffer_size) {
248
		dma_data->set_threshold = omap_mcbsp_set_threshold;
249
		if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
250
			int period_words, max_thrsh;
251
			int divider = 0;
252 253 254

			period_words = params_period_bytes(params) / (wlen / 8);
			if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
255
				max_thrsh = mcbsp->max_tx_thres;
256
			else
257
				max_thrsh = mcbsp->max_rx_thres;
258
			/*
259 260 261 262 263
			 * Use sDMA packet mode if McBSP is in threshold mode:
			 * If period words less than the FIFO size the packet
			 * size is set to the number of period words, otherwise
			 * Look for the biggest threshold value which divides
			 * the period size evenly.
264
			 */
265 266 267 268 269 270 271 272 273 274 275
			divider = period_words / max_thrsh;
			if (period_words % max_thrsh)
				divider++;
			while (period_words % divider &&
				divider < period_words)
				divider++;
			if (divider == period_words)
				return -EINVAL;

			pkt_size = period_words / divider;
			sync_mode = OMAP_DMA_SYNC_PACKET;
276 277 278 279
		} else if (channels > 1) {
			/* Use packet mode for non mono streams */
			pkt_size = channels;
			sync_mode = OMAP_DMA_SYNC_PACKET;
280
		}
281 282 283
	}

	dma_data->sync_mode = sync_mode;
284
	dma_data->packet_size = pkt_size;
285

286
	snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
287

288
	if (mcbsp->configured) {
289 290 291 292
		/* McBSP already configured by another stream */
		return 0;
	}

293 294 295 296
	regs->rcr2	&= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
	regs->xcr2	&= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
	regs->rcr1	&= ~(RFRLEN1(0x7f) | RWDLEN1(7));
	regs->xcr1	&= ~(XFRLEN1(0x7f) | XWDLEN1(7));
297
	format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
298
	wpf = channels;
299 300
	if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
			      format == SND_SOC_DAIFMT_LEFT_J)) {
301 302 303 304 305 306 307
		/* Use dual-phase frames */
		regs->rcr2	|= RPHASE;
		regs->xcr2	|= XPHASE;
		/* Set 1 word per (McBSP) frame for phase1 and phase2 */
		wpf--;
		regs->rcr2	|= RFRLEN2(wpf - 1);
		regs->xcr2	|= XFRLEN2(wpf - 1);
308 309
	}

310 311 312
	regs->rcr1	|= RFRLEN1(wpf - 1);
	regs->xcr1	|= XFRLEN1(wpf - 1);

313 314 315 316 317 318 319 320
	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
		/* Set word lengths */
		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_16);
		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_16);
		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_16);
		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_16);
		break;
321 322 323 324 325 326 327
	case SNDRV_PCM_FORMAT_S32_LE:
		/* Set word lengths */
		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_32);
		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_32);
		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_32);
		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_32);
		break;
328 329 330 331 332
	default:
		/* Unsupported PCM format */
		return -EINVAL;
	}

333 334
	/* In McBSP master modes, FRAME (i.e. sample rate) is generated
	 * by _counting_ BCLKs. Calculate frame size in BCLKs */
335
	master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
336
	if (master ==	SND_SOC_DAIFMT_CBS_CFS) {
337 338
		div = mcbsp->clk_div ? mcbsp->clk_div : 1;
		framesize = (mcbsp->in_freq / div) / params_rate(params);
339 340 341 342 343 344 345 346 347

		if (framesize < wlen * channels) {
			printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
					"channels\n", __func__);
			return -EINVAL;
		}
	} else
		framesize = wlen * channels;

348
	/* Set FS period and length in terms of bit clock periods */
349 350
	regs->srgr2	&= ~FPER(0xfff);
	regs->srgr1	&= ~FWID(0xff);
351
	switch (format) {
352
	case SND_SOC_DAIFMT_I2S:
353
	case SND_SOC_DAIFMT_LEFT_J:
354 355
		regs->srgr2	|= FPER(framesize - 1);
		regs->srgr1	|= FWID((framesize >> 1) - 1);
356
		break;
357
	case SND_SOC_DAIFMT_DSP_A:
358
	case SND_SOC_DAIFMT_DSP_B:
359
		regs->srgr2	|= FPER(framesize - 1);
360
		regs->srgr1	|= FWID(0);
361 362 363
		break;
	}

364 365 366
	omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
	mcbsp->wlen = wlen;
	mcbsp->configured = 1;
367 368 369 370 371 372 373 374

	return 0;
}

/*
 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
 * cache is initialized here
 */
375
static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
376 377
				      unsigned int fmt)
{
378
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
379
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
380
	bool inv_fs = false;
381

382
	if (mcbsp->configured)
383 384
		return 0;

385
	mcbsp->fmt = fmt;
386 387 388 389
	memset(regs, 0, sizeof(*regs));
	/* Generic McBSP register settings */
	regs->spcr2	|= XINTM(3) | FREE;
	regs->spcr1	|= RINTM(3);
390 391
	/* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
	if (!mcbsp->pdata->has_ccr) {
392 393 394
		regs->rcr2	|= RFIG;
		regs->xcr2	|= XFIG;
	}
395 396 397

	/* Configure XCCR/RCCR only for revisions which have ccr registers */
	if (mcbsp->pdata->has_ccr) {
398 399
		regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
		regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
400
	}
401 402 403 404 405 406 407

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		/* 1-bit data delay */
		regs->rcr2	|= RDATDLY(1);
		regs->xcr2	|= XDATDLY(1);
		break;
408 409 410 411 412 413
	case SND_SOC_DAIFMT_LEFT_J:
		/* 0-bit data delay */
		regs->rcr2	|= RDATDLY(0);
		regs->xcr2	|= XDATDLY(0);
		regs->spcr1	|= RJUST(2);
		/* Invert FS polarity configuration */
414
		inv_fs = true;
415
		break;
416 417 418 419 420
	case SND_SOC_DAIFMT_DSP_A:
		/* 1-bit data delay */
		regs->rcr2      |= RDATDLY(1);
		regs->xcr2      |= XDATDLY(1);
		/* Invert FS polarity configuration */
421
		inv_fs = true;
422
		break;
423
	case SND_SOC_DAIFMT_DSP_B:
424 425 426
		/* 0-bit data delay */
		regs->rcr2      |= RDATDLY(0);
		regs->xcr2      |= XDATDLY(0);
427
		/* Invert FS polarity configuration */
428
		inv_fs = true;
429
		break;
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	default:
		/* Unsupported data format */
		return -EINVAL;
	}

	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* McBSP master. Set FS and bit clocks as outputs */
		regs->pcr0	|= FSXM | FSRM |
				   CLKXM | CLKRM;
		/* Sample rate generator drives the FS */
		regs->srgr2	|= FSGM;
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
		/* McBSP slave */
		break;
	default:
		/* Unsupported master/slave configuration */
		return -EINVAL;
	}

	/* Set bit clock (CLKX/CLKR) and FS polarities */
452
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
	case SND_SOC_DAIFMT_NB_NF:
		/*
		 * Normal BCLK + FS.
		 * FS active low. TX data driven on falling edge of bit clock
		 * and RX data sampled on rising edge of bit clock.
		 */
		regs->pcr0	|= FSXP | FSRP |
				   CLKXP | CLKRP;
		break;
	case SND_SOC_DAIFMT_NB_IF:
		regs->pcr0	|= CLKXP | CLKRP;
		break;
	case SND_SOC_DAIFMT_IB_NF:
		regs->pcr0	|= FSXP | FSRP;
		break;
	case SND_SOC_DAIFMT_IB_IF:
		break;
	default:
		return -EINVAL;
	}
473 474
	if (inv_fs == true)
		regs->pcr0 ^= FSXP | FSRP;
475 476 477 478

	return 0;
}

479
static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
480 481
				     int div_id, int div)
{
482
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
483
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
484 485 486 487

	if (div_id != OMAP_MCBSP_CLKGDV)
		return -ENODEV;

488
	mcbsp->clk_div = div;
489
	regs->srgr1	&= ~CLKGDV(0xff);
490 491 492 493 494
	regs->srgr1	|= CLKGDV(div - 1);

	return 0;
}

495
static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
496 497 498
					 int clk_id, unsigned int freq,
					 int dir)
{
499
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
500
	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
501 502
	int err = 0;

503 504
	if (mcbsp->active) {
		if (freq == mcbsp->in_freq)
505 506 507
			return 0;
		else
			return -EBUSY;
508
	}
509

510 511 512
	mcbsp->in_freq = freq;
	regs->srgr2 &= ~CLKSM;
	regs->pcr0 &= ~SCLKME;
513

514 515 516 517 518
	switch (clk_id) {
	case OMAP_MCBSP_SYSCLK_CLK:
		regs->srgr2	|= CLKSM;
		break;
	case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
519 520 521 522
		if (cpu_class_is_omap1()) {
			err = -EINVAL;
			break;
		}
523
		err = omap2_mcbsp_set_clks_src(mcbsp,
524 525
					       MCBSP_CLKS_PRCM_SRC);
		break;
526
	case OMAP_MCBSP_SYSCLK_CLKS_EXT:
527 528 529 530
		if (cpu_class_is_omap1()) {
			err = 0;
			break;
		}
531
		err = omap2_mcbsp_set_clks_src(mcbsp,
532
					       MCBSP_CLKS_PAD_SRC);
533 534 535 536 537 538 539 540 541 542 543 544 545 546
		break;

	case OMAP_MCBSP_SYSCLK_CLKX_EXT:
		regs->srgr2	|= CLKSM;
	case OMAP_MCBSP_SYSCLK_CLKR_EXT:
		regs->pcr0	|= SCLKME;
		break;
	default:
		err = -ENODEV;
	}

	return err;
}

547
static const struct snd_soc_dai_ops mcbsp_dai_ops = {
548 549 550
	.startup	= omap_mcbsp_dai_startup,
	.shutdown	= omap_mcbsp_dai_shutdown,
	.trigger	= omap_mcbsp_dai_trigger,
551
	.delay		= omap_mcbsp_dai_delay,
552 553 554 555 556 557
	.hw_params	= omap_mcbsp_dai_hw_params,
	.set_fmt	= omap_mcbsp_dai_set_dai_fmt,
	.set_clkdiv	= omap_mcbsp_dai_set_clkdiv,
	.set_sysclk	= omap_mcbsp_dai_set_dai_sysclk,
};

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
static int omap_mcbsp_probe(struct snd_soc_dai *dai)
{
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);

	pm_runtime_enable(mcbsp->dev);

	return 0;
}

static int omap_mcbsp_remove(struct snd_soc_dai *dai)
{
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);

	pm_runtime_disable(mcbsp->dev);

	return 0;
}

576
static struct snd_soc_dai_driver omap_mcbsp_dai = {
577 578
	.probe = omap_mcbsp_probe,
	.remove = omap_mcbsp_remove,
579 580 581 582 583 584 585 586 587 588 589 590 591
	.playback = {
		.channels_min = 1,
		.channels_max = 16,
		.rates = OMAP_MCBSP_RATES,
		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
	},
	.capture = {
		.channels_min = 1,
		.channels_max = 16,
		.rates = OMAP_MCBSP_RATES,
		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
	},
	.ops = &mcbsp_dai_ops,
592
};
593

594
static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
595 596 597 598 599 600 601 602 603 604 605 606 607 608
			struct snd_ctl_elem_info *uinfo)
{
	struct soc_mixer_control *mc =
		(struct soc_mixer_control *)kcontrol->private_value;
	int max = mc->max;
	int min = mc->min;

	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
	uinfo->count = 1;
	uinfo->value.integer.min = min;
	uinfo->value.integer.max = max;
	return 0;
}

609
#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel)				\
610
static int								\
611
omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc,		\
612 613
					struct snd_ctl_elem_value *uc)	\
{									\
614 615
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
616 617 618 619 620 621 622 623 624 625
	struct soc_mixer_control *mc =					\
		(struct soc_mixer_control *)kc->private_value;		\
	int max = mc->max;						\
	int min = mc->min;						\
	int val = uc->value.integer.value[0];				\
									\
	if (val < min || val > max)					\
		return -EINVAL;						\
									\
	/* OMAP McBSP implementation uses index values 0..4 */		\
626
	return omap_st_set_chgain(mcbsp, channel, val);			\
627 628
}									\
									\
629
static int								\
630
omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc,		\
631 632
					struct snd_ctl_elem_value *uc)	\
{									\
633 634
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
635 636
	s16 chgain;							\
									\
637
	if (omap_st_get_chgain(mcbsp, channel, &chgain))		\
638 639 640 641 642 643
		return -EAGAIN;						\
									\
	uc->value.integer.value[0] = chgain;				\
	return 0;							\
}

644 645
OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
646 647 648 649

static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
				struct snd_ctl_elem_value *ucontrol)
{
650 651
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
652 653
	u8 value = ucontrol->value.integer.value[0];

654
	if (value == omap_st_is_enabled(mcbsp))
655 656 657
		return 0;

	if (value)
658
		omap_st_enable(mcbsp);
659
	else
660
		omap_st_disable(mcbsp);
661 662 663 664 665 666 667

	return 1;
}

static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
				struct snd_ctl_elem_value *ucontrol)
{
668 669
	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
670

671
	ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
672 673 674
	return 0;
}

675 676 677 678 679 680 681 682 683 684 685 686 687
#define OMAP_MCBSP_ST_CONTROLS(port)					  \
static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0,		  \
	       omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),		  \
OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
			      -32768, 32767,				  \
			      omap_mcbsp_get_st_ch0_volume,		  \
			      omap_mcbsp_set_st_ch0_volume),		  \
OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
			      -32768, 32767,				  \
			      omap_mcbsp_get_st_ch1_volume,		  \
			      omap_mcbsp_set_st_ch1_volume),		  \
}
688

689 690
OMAP_MCBSP_ST_CONTROLS(2);
OMAP_MCBSP_ST_CONTROLS(3);
691

692
int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
693
{
694 695 696
	struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);

697 698 699 700
	if (!mcbsp->st_data) {
		dev_warn(mcbsp->dev, "No sidetone data for port\n");
		return 0;
	}
701

702
	switch (mcbsp->id) {
703 704 705
	case 2: /* McBSP 2 */
		return snd_soc_add_dai_controls(cpu_dai,
					omap_mcbsp2_st_controls,
706
					ARRAY_SIZE(omap_mcbsp2_st_controls));
707 708 709
	case 3: /* McBSP 3 */
		return snd_soc_add_dai_controls(cpu_dai,
					omap_mcbsp3_st_controls,
710 711 712 713 714 715 716 717 718
					ARRAY_SIZE(omap_mcbsp3_st_controls));
	default:
		break;
	}

	return -EINVAL;
}
EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
static struct omap_mcbsp_platform_data omap2420_pdata = {
	.reg_step = 4,
	.reg_size = 2,
};

static struct omap_mcbsp_platform_data omap2430_pdata = {
	.reg_step = 4,
	.reg_size = 4,
	.has_ccr = true,
};

static struct omap_mcbsp_platform_data omap3_pdata = {
	.reg_step = 4,
	.reg_size = 4,
	.has_ccr = true,
	.has_wakeup = true,
};

static struct omap_mcbsp_platform_data omap4_pdata = {
	.reg_step = 4,
	.reg_size = 4,
	.has_ccr = true,
	.has_wakeup = true,
};

static const struct of_device_id omap_mcbsp_of_match[] = {
	{
		.compatible = "ti,omap2420-mcbsp",
		.data = &omap2420_pdata,
	},
	{
		.compatible = "ti,omap2430-mcbsp",
		.data = &omap2430_pdata,
	},
	{
		.compatible = "ti,omap3-mcbsp",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap4-mcbsp",
		.data = &omap4_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);

765 766
static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
{
767 768
	struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
	struct omap_mcbsp *mcbsp;
769
	const struct of_device_id *match;
770 771
	int ret;

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
	if (match) {
		struct device_node *node = pdev->dev.of_node;
		int buffer_size;

		pdata = devm_kzalloc(&pdev->dev,
				     sizeof(struct omap_mcbsp_platform_data),
				     GFP_KERNEL);
		if (!pdata)
			return -ENOMEM;

		memcpy(pdata, match->data, sizeof(*pdata));
		if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
			pdata->buffer_size = buffer_size;
	} else if (!pdata) {
787 788 789 790 791 792 793 794 795 796 797 798 799
		dev_err(&pdev->dev, "missing platform data.\n");
		return -EINVAL;
	}
	mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp)
		return -ENOMEM;

	mcbsp->id = pdev->id;
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
	platform_set_drvdata(pdev, mcbsp);

	ret = omap_mcbsp_init(pdev);
800 801 802 803
	if (!ret)
		return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);

	return ret;
804 805 806 807
}

static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
{
808 809
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);

810
	snd_soc_unregister_dai(&pdev->dev);
811 812 813 814 815 816 817 818 819 820

	if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(mcbsp->id);

	omap_mcbsp_sysfs_remove(mcbsp);

	clk_put(mcbsp->fclk);

	platform_set_drvdata(pdev, NULL);

821 822 823 824 825
	return 0;
}

static struct platform_driver asoc_mcbsp_driver = {
	.driver = {
826
			.name = "omap-mcbsp",
827
			.owner = THIS_MODULE,
828
			.of_match_table = omap_mcbsp_of_match,
829 830 831 832 833 834
	},

	.probe = asoc_mcbsp_probe,
	.remove = __devexit_p(asoc_mcbsp_remove),
};

835
module_platform_driver(asoc_mcbsp_driver);
M
Mark Brown 已提交
836

837
MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
838 839
MODULE_DESCRIPTION("OMAP I2S SoC Interface");
MODULE_LICENSE("GPL");
840
MODULE_ALIAS("platform:omap-mcbsp");