i915_gem_render_state.c 6.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_renderstate.h"

31 32 33 34 35 36 37 38 39
struct render_state {
	const struct intel_renderstate_rodata *rodata;
	struct drm_i915_gem_object *obj;
	u64 ggtt_offset;
	int gen;
	u32 aux_batch_size;
	u32 aux_batch_offset;
};

40
static const struct intel_renderstate_rodata *
41
render_state_get_rodata(const int gen)
42 43 44 45 46 47 48 49
{
	switch (gen) {
	case 6:
		return &gen6_null_state;
	case 7:
		return &gen7_null_state;
	case 8:
		return &gen8_null_state;
50 51
	case 9:
		return &gen9_null_state;
52 53 54 55 56
	}

	return NULL;
}

57 58
static int render_state_init(struct render_state *so,
			     struct drm_i915_private *dev_priv)
59 60 61
{
	int ret;

62
	so->gen = INTEL_GEN(dev_priv);
63
	so->ggtt_offset = 0; /* keep gcc quiet */
64
	so->rodata = render_state_get_rodata(so->gen);
65 66 67 68
	if (so->rodata == NULL)
		return 0;

	if (so->rodata->batch_items * 4 > 4096)
69 70
		return -EINVAL;

71
	so->obj = i915_gem_object_create(&dev_priv->drm, 4096);
72 73
	if (IS_ERR(so->obj))
		return PTR_ERR(so->obj);
74 75 76 77 78 79 80 81 82

	ret = i915_gem_obj_ggtt_pin(so->obj, 4096, 0);
	if (ret)
		goto free_gem;

	so->ggtt_offset = i915_gem_obj_ggtt_offset(so->obj);
	return 0;

free_gem:
83
	i915_gem_object_put(so->obj);
84 85 86
	return ret;
}

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
/*
 * Macro to add commands to auxiliary batch.
 * This macro only checks for page overflow before inserting the commands,
 * this is sufficient as the null state generator makes the final batch
 * with two passes to build command and state separately. At this point
 * the size of both are known and it compacts them by relocating the state
 * right after the commands taking care of aligment so we should sufficient
 * space below them for adding new commands.
 */
#define OUT_BATCH(batch, i, val)				\
	do {							\
		if (WARN_ON((i) >= PAGE_SIZE / sizeof(u32))) {	\
			ret = -ENOSPC;				\
			goto err_out;				\
		}						\
		(batch)[(i)++] = (val);				\
	} while(0)

105 106
static int render_state_setup(struct render_state *so)
{
107
	struct drm_device *dev = so->obj->base.dev;
108 109 110 111 112 113
	const struct intel_renderstate_rodata *rodata = so->rodata;
	unsigned int i = 0, reloc_index = 0;
	struct page *page;
	u32 *d;
	int ret;

114 115 116 117
	ret = i915_gem_object_set_to_cpu_domain(so->obj, true);
	if (ret)
		return ret;

118
	page = i915_gem_object_get_dirty_page(so->obj, 0);
119 120
	d = kmap(page);

121 122 123
	while (i < rodata->batch_items) {
		u32 s = rodata->batch[i];

124 125 126 127
		if (i * 4  == rodata->reloc[reloc_index]) {
			u64 r = s + so->ggtt_offset;
			s = lower_32_bits(r);
			if (so->gen >= 8) {
128
				if (i + 1 >= rodata->batch_items ||
129 130 131 132
				    rodata->batch[i + 1] != 0) {
					ret = -EINVAL;
					goto err_out;
				}
133

134 135
				d[i++] = s;
				s = upper_32_bits(r);
136 137 138 139 140
			}

			reloc_index++;
		}

141
		d[i++] = s;
142
	}
143 144 145 146 147 148

	while (i % CACHELINE_DWORDS)
		OUT_BATCH(d, i, MI_NOOP);

	so->aux_batch_offset = i * sizeof(u32);

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	if (HAS_POOLED_EU(dev)) {
		/*
		 * We always program 3x6 pool config but depending upon which
		 * subslice is disabled HW drops down to appropriate config
		 * shown below.
		 *
		 * In the below table 2x6 config always refers to
		 * fused-down version, native 2x6 is not available and can
		 * be ignored
		 *
		 * SNo  subslices config                eu pool configuration
		 * -----------------------------------------------------------
		 * 1    3 subslices enabled (3x6)  -    0x00777000  (9+9)
		 * 2    ss0 disabled (2x6)         -    0x00777000  (3+9)
		 * 3    ss1 disabled (2x6)         -    0x00770000  (6+6)
		 * 4    ss2 disabled (2x6)         -    0x00007000  (9+3)
		 */
		u32 eu_pool_config = 0x00777000;

		OUT_BATCH(d, i, GEN9_MEDIA_POOL_STATE);
		OUT_BATCH(d, i, GEN9_MEDIA_POOL_ENABLE);
		OUT_BATCH(d, i, eu_pool_config);
		OUT_BATCH(d, i, 0);
		OUT_BATCH(d, i, 0);
		OUT_BATCH(d, i, 0);
	}

176 177 178 179 180 181 182 183 184
	OUT_BATCH(d, i, MI_BATCH_BUFFER_END);
	so->aux_batch_size = (i * sizeof(u32)) - so->aux_batch_offset;

	/*
	 * Since we are sending length, we need to strictly conform to
	 * all requirements. For Gen2 this must be a multiple of 8.
	 */
	so->aux_batch_size = ALIGN(so->aux_batch_size, 8);

185
	kunmap(page);
186 187 188 189 190

	ret = i915_gem_object_set_to_gtt_domain(so->obj, false);
	if (ret)
		return ret;

191 192
	if (rodata->reloc[reloc_index] != -1) {
		DRM_ERROR("only %d relocs resolved\n", reloc_index);
193 194 195 196
		return -EINVAL;
	}

	return 0;
197 198 199 200

err_out:
	kunmap(page);
	return ret;
201 202
}

203 204
#undef OUT_BATCH

205
static void render_state_fini(struct render_state *so)
206 207
{
	i915_gem_object_ggtt_unpin(so->obj);
208
	i915_gem_object_put(so->obj);
209 210
}

211 212
static int render_state_prepare(struct intel_engine_cs *engine,
				struct render_state *so)
213 214 215
{
	int ret;

216
	if (WARN_ON(engine->id != RCS))
217 218
		return -ENOENT;

219
	ret = render_state_init(so, engine->i915);
220 221
	if (ret)
		return ret;
222

223
	if (so->rodata == NULL)
224
		return 0;
225

226 227
	ret = render_state_setup(so);
	if (ret) {
228
		render_state_fini(so);
229 230 231 232 233 234
		return ret;
	}

	return 0;
}

235
int i915_gem_render_state_init(struct drm_i915_gem_request *req)
236 237 238 239
{
	struct render_state so;
	int ret;

240
	ret = render_state_prepare(req->engine, &so);
241
	if (ret)
242 243 244 245
		return ret;

	if (so.rodata == NULL)
		return 0;
246

247 248 249
	ret = req->engine->emit_bb_start(req, so.ggtt_offset,
					 so.rodata->batch_items * 4,
					 I915_DISPATCH_SECURE);
250 251 252
	if (ret)
		goto out;

253
	if (so.aux_batch_size > 8) {
254 255 256 257 258
		ret = req->engine->emit_bb_start(req,
						 (so.ggtt_offset +
						  so.aux_batch_offset),
						 so.aux_batch_size,
						 I915_DISPATCH_SECURE);
259 260 261 262
		if (ret)
			goto out;
	}

263
	i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
264
out:
265
	render_state_fini(&so);
266 267
	return ret;
}