mtk-mutex.c 13.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6
/*
 * Copyright (c) 2015 MediaTek Inc.
 */

#include <linux/clk.h>
7
#include <linux/iopoll.h>
8 9 10 11
#include <linux/module.h>
#include <linux/of_device.h>
#include <linux/platform_device.h>
#include <linux/regmap.h>
12
#include <linux/soc/mediatek/mtk-mmsys.h>
13
#include <linux/soc/mediatek/mtk-mutex.h>
14

15 16
#define MT2701_MUTEX0_MOD0			0x2c
#define MT2701_MUTEX0_SOF0			0x30
17 18 19 20 21

#define DISP_REG_MUTEX_EN(n)			(0x20 + 0x20 * (n))
#define DISP_REG_MUTEX(n)			(0x24 + 0x20 * (n))
#define DISP_REG_MUTEX_RST(n)			(0x28 + 0x20 * (n))
#define DISP_REG_MUTEX_MOD(mutex_mod_reg, n)	(mutex_mod_reg + 0x20 * (n))
22
#define DISP_REG_MUTEX_SOF(mutex_sof_reg, n)	(mutex_sof_reg + 0x20 * (n))
23
#define DISP_REG_MUTEX_MOD2(n)			(0x34 + 0x20 * (n))
24

25 26
#define INT_MUTEX				BIT(1)

27 28 29 30 31 32 33 34 35 36 37 38 39
#define MT8167_MUTEX_MOD_DISP_PWM		1
#define MT8167_MUTEX_MOD_DISP_OVL0		6
#define MT8167_MUTEX_MOD_DISP_OVL1		7
#define MT8167_MUTEX_MOD_DISP_RDMA0		8
#define MT8167_MUTEX_MOD_DISP_RDMA1		9
#define MT8167_MUTEX_MOD_DISP_WDMA0		10
#define MT8167_MUTEX_MOD_DISP_CCORR		11
#define MT8167_MUTEX_MOD_DISP_COLOR		12
#define MT8167_MUTEX_MOD_DISP_AAL		13
#define MT8167_MUTEX_MOD_DISP_GAMMA		14
#define MT8167_MUTEX_MOD_DISP_DITHER		15
#define MT8167_MUTEX_MOD_DISP_UFOE		16

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
#define MT8173_MUTEX_MOD_DISP_OVL0		11
#define MT8173_MUTEX_MOD_DISP_OVL1		12
#define MT8173_MUTEX_MOD_DISP_RDMA0		13
#define MT8173_MUTEX_MOD_DISP_RDMA1		14
#define MT8173_MUTEX_MOD_DISP_RDMA2		15
#define MT8173_MUTEX_MOD_DISP_WDMA0		16
#define MT8173_MUTEX_MOD_DISP_WDMA1		17
#define MT8173_MUTEX_MOD_DISP_COLOR0		18
#define MT8173_MUTEX_MOD_DISP_COLOR1		19
#define MT8173_MUTEX_MOD_DISP_AAL		20
#define MT8173_MUTEX_MOD_DISP_GAMMA		21
#define MT8173_MUTEX_MOD_DISP_UFOE		22
#define MT8173_MUTEX_MOD_DISP_PWM0		23
#define MT8173_MUTEX_MOD_DISP_PWM1		24
#define MT8173_MUTEX_MOD_DISP_OD		25

56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
#define MT2712_MUTEX_MOD_DISP_PWM2		10
#define MT2712_MUTEX_MOD_DISP_OVL0		11
#define MT2712_MUTEX_MOD_DISP_OVL1		12
#define MT2712_MUTEX_MOD_DISP_RDMA0		13
#define MT2712_MUTEX_MOD_DISP_RDMA1		14
#define MT2712_MUTEX_MOD_DISP_RDMA2		15
#define MT2712_MUTEX_MOD_DISP_WDMA0		16
#define MT2712_MUTEX_MOD_DISP_WDMA1		17
#define MT2712_MUTEX_MOD_DISP_COLOR0		18
#define MT2712_MUTEX_MOD_DISP_COLOR1		19
#define MT2712_MUTEX_MOD_DISP_AAL0		20
#define MT2712_MUTEX_MOD_DISP_UFOE		22
#define MT2712_MUTEX_MOD_DISP_PWM0		23
#define MT2712_MUTEX_MOD_DISP_PWM1		24
#define MT2712_MUTEX_MOD_DISP_OD0		25
#define MT2712_MUTEX_MOD2_DISP_AAL1		33
#define MT2712_MUTEX_MOD2_DISP_OD1		34

74 75 76 77 78 79
#define MT2701_MUTEX_MOD_DISP_OVL		3
#define MT2701_MUTEX_MOD_DISP_WDMA		6
#define MT2701_MUTEX_MOD_DISP_COLOR		7
#define MT2701_MUTEX_MOD_DISP_BLS		9
#define MT2701_MUTEX_MOD_DISP_RDMA0		10
#define MT2701_MUTEX_MOD_DISP_RDMA1		12
80

81 82 83 84 85 86 87 88 89 90 91
#define MT2712_MUTEX_SOF_SINGLE_MODE		0
#define MT2712_MUTEX_SOF_DSI0			1
#define MT2712_MUTEX_SOF_DSI1			2
#define MT2712_MUTEX_SOF_DPI0			3
#define MT2712_MUTEX_SOF_DPI1			4
#define MT2712_MUTEX_SOF_DSI2			5
#define MT2712_MUTEX_SOF_DSI3			6
#define MT8167_MUTEX_SOF_DPI0			2
#define MT8167_MUTEX_SOF_DPI1			3

struct mtk_mutex {
92 93 94 95
	int id;
	bool claimed;
};

96 97 98 99 100 101 102 103
enum mtk_mutex_sof_id {
	MUTEX_SOF_SINGLE_MODE,
	MUTEX_SOF_DSI0,
	MUTEX_SOF_DSI1,
	MUTEX_SOF_DPI0,
	MUTEX_SOF_DPI1,
	MUTEX_SOF_DSI2,
	MUTEX_SOF_DSI3,
104 105
};

106
struct mtk_mutex_data {
107
	const unsigned int *mutex_mod;
108
	const unsigned int *mutex_sof;
109
	const unsigned int mutex_mod_reg;
110
	const unsigned int mutex_sof_reg;
111
	const bool no_clk;
112 113
};

114
struct mtk_mutex_ctx {
115 116 117
	struct device			*dev;
	struct clk			*clk;
	void __iomem			*regs;
118 119
	struct mtk_mutex		mutex[10];
	const struct mtk_mutex_data	*data;
120 121
};

122 123 124 125 126 127 128 129 130
static const unsigned int mt2701_mutex_mod[DDP_COMPONENT_ID_MAX] = {
	[DDP_COMPONENT_BLS] = MT2701_MUTEX_MOD_DISP_BLS,
	[DDP_COMPONENT_COLOR0] = MT2701_MUTEX_MOD_DISP_COLOR,
	[DDP_COMPONENT_OVL0] = MT2701_MUTEX_MOD_DISP_OVL,
	[DDP_COMPONENT_RDMA0] = MT2701_MUTEX_MOD_DISP_RDMA0,
	[DDP_COMPONENT_RDMA1] = MT2701_MUTEX_MOD_DISP_RDMA1,
	[DDP_COMPONENT_WDMA0] = MT2701_MUTEX_MOD_DISP_WDMA,
};

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
static const unsigned int mt2712_mutex_mod[DDP_COMPONENT_ID_MAX] = {
	[DDP_COMPONENT_AAL0] = MT2712_MUTEX_MOD_DISP_AAL0,
	[DDP_COMPONENT_AAL1] = MT2712_MUTEX_MOD2_DISP_AAL1,
	[DDP_COMPONENT_COLOR0] = MT2712_MUTEX_MOD_DISP_COLOR0,
	[DDP_COMPONENT_COLOR1] = MT2712_MUTEX_MOD_DISP_COLOR1,
	[DDP_COMPONENT_OD0] = MT2712_MUTEX_MOD_DISP_OD0,
	[DDP_COMPONENT_OD1] = MT2712_MUTEX_MOD2_DISP_OD1,
	[DDP_COMPONENT_OVL0] = MT2712_MUTEX_MOD_DISP_OVL0,
	[DDP_COMPONENT_OVL1] = MT2712_MUTEX_MOD_DISP_OVL1,
	[DDP_COMPONENT_PWM0] = MT2712_MUTEX_MOD_DISP_PWM0,
	[DDP_COMPONENT_PWM1] = MT2712_MUTEX_MOD_DISP_PWM1,
	[DDP_COMPONENT_PWM2] = MT2712_MUTEX_MOD_DISP_PWM2,
	[DDP_COMPONENT_RDMA0] = MT2712_MUTEX_MOD_DISP_RDMA0,
	[DDP_COMPONENT_RDMA1] = MT2712_MUTEX_MOD_DISP_RDMA1,
	[DDP_COMPONENT_RDMA2] = MT2712_MUTEX_MOD_DISP_RDMA2,
	[DDP_COMPONENT_UFOE] = MT2712_MUTEX_MOD_DISP_UFOE,
	[DDP_COMPONENT_WDMA0] = MT2712_MUTEX_MOD_DISP_WDMA0,
	[DDP_COMPONENT_WDMA1] = MT2712_MUTEX_MOD_DISP_WDMA1,
};

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
static const unsigned int mt8167_mutex_mod[DDP_COMPONENT_ID_MAX] = {
	[DDP_COMPONENT_AAL0] = MT8167_MUTEX_MOD_DISP_AAL,
	[DDP_COMPONENT_CCORR] = MT8167_MUTEX_MOD_DISP_CCORR,
	[DDP_COMPONENT_COLOR0] = MT8167_MUTEX_MOD_DISP_COLOR,
	[DDP_COMPONENT_DITHER] = MT8167_MUTEX_MOD_DISP_DITHER,
	[DDP_COMPONENT_GAMMA] = MT8167_MUTEX_MOD_DISP_GAMMA,
	[DDP_COMPONENT_OVL0] = MT8167_MUTEX_MOD_DISP_OVL0,
	[DDP_COMPONENT_OVL1] = MT8167_MUTEX_MOD_DISP_OVL1,
	[DDP_COMPONENT_PWM0] = MT8167_MUTEX_MOD_DISP_PWM,
	[DDP_COMPONENT_RDMA0] = MT8167_MUTEX_MOD_DISP_RDMA0,
	[DDP_COMPONENT_RDMA1] = MT8167_MUTEX_MOD_DISP_RDMA1,
	[DDP_COMPONENT_UFOE] = MT8167_MUTEX_MOD_DISP_UFOE,
	[DDP_COMPONENT_WDMA0] = MT8167_MUTEX_MOD_DISP_WDMA0,
};

166
static const unsigned int mt8173_mutex_mod[DDP_COMPONENT_ID_MAX] = {
167
	[DDP_COMPONENT_AAL0] = MT8173_MUTEX_MOD_DISP_AAL,
168 169 170
	[DDP_COMPONENT_COLOR0] = MT8173_MUTEX_MOD_DISP_COLOR0,
	[DDP_COMPONENT_COLOR1] = MT8173_MUTEX_MOD_DISP_COLOR1,
	[DDP_COMPONENT_GAMMA] = MT8173_MUTEX_MOD_DISP_GAMMA,
171
	[DDP_COMPONENT_OD0] = MT8173_MUTEX_MOD_DISP_OD,
172 173 174 175 176 177 178 179 180 181
	[DDP_COMPONENT_OVL0] = MT8173_MUTEX_MOD_DISP_OVL0,
	[DDP_COMPONENT_OVL1] = MT8173_MUTEX_MOD_DISP_OVL1,
	[DDP_COMPONENT_PWM0] = MT8173_MUTEX_MOD_DISP_PWM0,
	[DDP_COMPONENT_PWM1] = MT8173_MUTEX_MOD_DISP_PWM1,
	[DDP_COMPONENT_RDMA0] = MT8173_MUTEX_MOD_DISP_RDMA0,
	[DDP_COMPONENT_RDMA1] = MT8173_MUTEX_MOD_DISP_RDMA1,
	[DDP_COMPONENT_RDMA2] = MT8173_MUTEX_MOD_DISP_RDMA2,
	[DDP_COMPONENT_UFOE] = MT8173_MUTEX_MOD_DISP_UFOE,
	[DDP_COMPONENT_WDMA0] = MT8173_MUTEX_MOD_DISP_WDMA0,
	[DDP_COMPONENT_WDMA1] = MT8173_MUTEX_MOD_DISP_WDMA1,
182 183
};

184 185 186 187 188 189 190 191
static const unsigned int mt2712_mutex_sof[MUTEX_SOF_DSI3 + 1] = {
	[MUTEX_SOF_SINGLE_MODE] = MUTEX_SOF_SINGLE_MODE,
	[MUTEX_SOF_DSI0] = MUTEX_SOF_DSI0,
	[MUTEX_SOF_DSI1] = MUTEX_SOF_DSI1,
	[MUTEX_SOF_DPI0] = MUTEX_SOF_DPI0,
	[MUTEX_SOF_DPI1] = MUTEX_SOF_DPI1,
	[MUTEX_SOF_DSI2] = MUTEX_SOF_DSI2,
	[MUTEX_SOF_DSI3] = MUTEX_SOF_DSI3,
192 193
};

194 195 196 197 198
static const unsigned int mt8167_mutex_sof[MUTEX_SOF_DSI3 + 1] = {
	[MUTEX_SOF_SINGLE_MODE] = MUTEX_SOF_SINGLE_MODE,
	[MUTEX_SOF_DSI0] = MUTEX_SOF_DSI0,
	[MUTEX_SOF_DPI0] = MT8167_MUTEX_SOF_DPI0,
	[MUTEX_SOF_DPI1] = MT8167_MUTEX_SOF_DPI1,
199 200
};

201
static const struct mtk_mutex_data mt2701_mutex_driver_data = {
202
	.mutex_mod = mt2701_mutex_mod,
203
	.mutex_sof = mt2712_mutex_sof,
204 205
	.mutex_mod_reg = MT2701_MUTEX0_MOD0,
	.mutex_sof_reg = MT2701_MUTEX0_SOF0,
206 207
};

208
static const struct mtk_mutex_data mt2712_mutex_driver_data = {
209
	.mutex_mod = mt2712_mutex_mod,
210
	.mutex_sof = mt2712_mutex_sof,
211 212
	.mutex_mod_reg = MT2701_MUTEX0_MOD0,
	.mutex_sof_reg = MT2701_MUTEX0_SOF0,
213 214
};

215
static const struct mtk_mutex_data mt8167_mutex_driver_data = {
216 217
	.mutex_mod = mt8167_mutex_mod,
	.mutex_sof = mt8167_mutex_sof,
218 219
	.mutex_mod_reg = MT2701_MUTEX0_MOD0,
	.mutex_sof_reg = MT2701_MUTEX0_SOF0,
220 221 222
	.no_clk = true,
};

223
static const struct mtk_mutex_data mt8173_mutex_driver_data = {
224
	.mutex_mod = mt8173_mutex_mod,
225
	.mutex_sof = mt2712_mutex_sof,
226 227
	.mutex_mod_reg = MT2701_MUTEX0_MOD0,
	.mutex_sof_reg = MT2701_MUTEX0_SOF0,
228 229
};

230
struct mtk_mutex *mtk_mutex_get(struct device *dev)
231
{
232
	struct mtk_mutex_ctx *mtx = dev_get_drvdata(dev);
233
	int i;
234

235 236 237 238 239
	for (i = 0; i < 10; i++)
		if (!mtx->mutex[i].claimed) {
			mtx->mutex[i].claimed = true;
			return &mtx->mutex[i];
		}
240

241
	return ERR_PTR(-EBUSY);
242
}
243
EXPORT_SYMBOL_GPL(mtk_mutex_get);
244

245
void mtk_mutex_put(struct mtk_mutex *mutex)
246
{
247 248
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
249

250
	WARN_ON(&mtx->mutex[mutex->id] != mutex);
251 252 253

	mutex->claimed = false;
}
254
EXPORT_SYMBOL_GPL(mtk_mutex_put);
255

256
int mtk_mutex_prepare(struct mtk_mutex *mutex)
257
{
258 259 260
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
	return clk_prepare_enable(mtx->clk);
261
}
262
EXPORT_SYMBOL_GPL(mtk_mutex_prepare);
263

264
void mtk_mutex_unprepare(struct mtk_mutex *mutex)
265
{
266 267 268
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
	clk_disable_unprepare(mtx->clk);
269
}
270
EXPORT_SYMBOL_GPL(mtk_mutex_unprepare);
271

272 273
void mtk_mutex_add_comp(struct mtk_mutex *mutex,
			enum mtk_ddp_comp_id id)
274
{
275 276
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
277
	unsigned int reg;
278
	unsigned int sof_id;
279
	unsigned int offset;
280

281
	WARN_ON(&mtx->mutex[mutex->id] != mutex);
282 283 284

	switch (id) {
	case DDP_COMPONENT_DSI0:
285
		sof_id = MUTEX_SOF_DSI0;
286 287
		break;
	case DDP_COMPONENT_DSI1:
288
		sof_id = MUTEX_SOF_DSI0;
289
		break;
290
	case DDP_COMPONENT_DSI2:
291
		sof_id = MUTEX_SOF_DSI2;
292
		break;
293
	case DDP_COMPONENT_DSI3:
294
		sof_id = MUTEX_SOF_DSI3;
295
		break;
296
	case DDP_COMPONENT_DPI0:
297
		sof_id = MUTEX_SOF_DPI0;
298
		break;
299
	case DDP_COMPONENT_DPI1:
300
		sof_id = MUTEX_SOF_DPI1;
301
		break;
302
	default:
303 304
		if (mtx->data->mutex_mod[id] < 32) {
			offset = DISP_REG_MUTEX_MOD(mtx->data->mutex_mod_reg,
305
						    mutex->id);
306 307 308
			reg = readl_relaxed(mtx->regs + offset);
			reg |= 1 << mtx->data->mutex_mod[id];
			writel_relaxed(reg, mtx->regs + offset);
309 310
		} else {
			offset = DISP_REG_MUTEX_MOD2(mutex->id);
311 312 313
			reg = readl_relaxed(mtx->regs + offset);
			reg |= 1 << (mtx->data->mutex_mod[id] - 32);
			writel_relaxed(reg, mtx->regs + offset);
314
		}
315 316 317
		return;
	}

318 319 320
	writel_relaxed(mtx->data->mutex_sof[sof_id],
		       mtx->regs +
		       DISP_REG_MUTEX_SOF(mtx->data->mutex_sof_reg, mutex->id));
321
}
322
EXPORT_SYMBOL_GPL(mtk_mutex_add_comp);
323

324 325
void mtk_mutex_remove_comp(struct mtk_mutex *mutex,
			   enum mtk_ddp_comp_id id)
326
{
327 328
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
329
	unsigned int reg;
330
	unsigned int offset;
331

332
	WARN_ON(&mtx->mutex[mutex->id] != mutex);
333 334 335 336

	switch (id) {
	case DDP_COMPONENT_DSI0:
	case DDP_COMPONENT_DSI1:
337
	case DDP_COMPONENT_DSI2:
338
	case DDP_COMPONENT_DSI3:
339
	case DDP_COMPONENT_DPI0:
340
	case DDP_COMPONENT_DPI1:
341
		writel_relaxed(MUTEX_SOF_SINGLE_MODE,
342 343
			       mtx->regs +
			       DISP_REG_MUTEX_SOF(mtx->data->mutex_sof_reg,
344
						  mutex->id));
345 346
		break;
	default:
347 348
		if (mtx->data->mutex_mod[id] < 32) {
			offset = DISP_REG_MUTEX_MOD(mtx->data->mutex_mod_reg,
349
						    mutex->id);
350 351 352
			reg = readl_relaxed(mtx->regs + offset);
			reg &= ~(1 << mtx->data->mutex_mod[id]);
			writel_relaxed(reg, mtx->regs + offset);
353 354
		} else {
			offset = DISP_REG_MUTEX_MOD2(mutex->id);
355 356 357
			reg = readl_relaxed(mtx->regs + offset);
			reg &= ~(1 << (mtx->data->mutex_mod[id] - 32));
			writel_relaxed(reg, mtx->regs + offset);
358
		}
359 360 361
		break;
	}
}
362
EXPORT_SYMBOL_GPL(mtk_mutex_remove_comp);
363

364
void mtk_mutex_enable(struct mtk_mutex *mutex)
365
{
366 367
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
368

369
	WARN_ON(&mtx->mutex[mutex->id] != mutex);
370

371
	writel(1, mtx->regs + DISP_REG_MUTEX_EN(mutex->id));
372
}
373
EXPORT_SYMBOL_GPL(mtk_mutex_enable);
374

375
void mtk_mutex_disable(struct mtk_mutex *mutex)
376
{
377 378
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
379

380
	WARN_ON(&mtx->mutex[mutex->id] != mutex);
381

382
	writel(0, mtx->regs + DISP_REG_MUTEX_EN(mutex->id));
383
}
384
EXPORT_SYMBOL_GPL(mtk_mutex_disable);
385

386
void mtk_mutex_acquire(struct mtk_mutex *mutex)
387
{
388 389
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
390 391
	u32 tmp;

392 393 394
	writel(1, mtx->regs + DISP_REG_MUTEX_EN(mutex->id));
	writel(1, mtx->regs + DISP_REG_MUTEX(mutex->id));
	if (readl_poll_timeout_atomic(mtx->regs + DISP_REG_MUTEX(mutex->id),
395 396 397
				      tmp, tmp & INT_MUTEX, 1, 10000))
		pr_err("could not acquire mutex %d\n", mutex->id);
}
398
EXPORT_SYMBOL_GPL(mtk_mutex_acquire);
399

400
void mtk_mutex_release(struct mtk_mutex *mutex)
401
{
402 403
	struct mtk_mutex_ctx *mtx = container_of(mutex, struct mtk_mutex_ctx,
						 mutex[mutex->id]);
404

405
	writel(0, mtx->regs + DISP_REG_MUTEX(mutex->id));
406
}
407
EXPORT_SYMBOL_GPL(mtk_mutex_release);
408

409
static int mtk_mutex_probe(struct platform_device *pdev)
410 411
{
	struct device *dev = &pdev->dev;
412
	struct mtk_mutex_ctx *mtx;
413 414 415
	struct resource *regs;
	int i;

416 417
	mtx = devm_kzalloc(dev, sizeof(*mtx), GFP_KERNEL);
	if (!mtx)
418 419 420
		return -ENOMEM;

	for (i = 0; i < 10; i++)
421
		mtx->mutex[i].id = i;
422

423
	mtx->data = of_device_get_match_data(dev);
424

425 426 427 428
	if (!mtx->data->no_clk) {
		mtx->clk = devm_clk_get(dev, NULL);
		if (IS_ERR(mtx->clk)) {
			if (PTR_ERR(mtx->clk) != -EPROBE_DEFER)
429
				dev_err(dev, "Failed to get clock\n");
430
			return PTR_ERR(mtx->clk);
431
		}
432 433 434
	}

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
435 436
	mtx->regs = devm_ioremap_resource(dev, regs);
	if (IS_ERR(mtx->regs)) {
437
		dev_err(dev, "Failed to map mutex registers\n");
438
		return PTR_ERR(mtx->regs);
439 440
	}

441
	platform_set_drvdata(pdev, mtx);
442 443 444 445

	return 0;
}

446
static int mtk_mutex_remove(struct platform_device *pdev)
447 448 449 450
{
	return 0;
}

451
static const struct of_device_id mutex_driver_dt_match[] = {
452
	{ .compatible = "mediatek,mt2701-disp-mutex",
453
	  .data = &mt2701_mutex_driver_data},
454
	{ .compatible = "mediatek,mt2712-disp-mutex",
455
	  .data = &mt2712_mutex_driver_data},
456
	{ .compatible = "mediatek,mt8167-disp-mutex",
457
	  .data = &mt8167_mutex_driver_data},
458
	{ .compatible = "mediatek,mt8173-disp-mutex",
459
	  .data = &mt8173_mutex_driver_data},
460 461
	{},
};
462
MODULE_DEVICE_TABLE(of, mutex_driver_dt_match);
463

464 465 466
struct platform_driver mtk_mutex_driver = {
	.probe		= mtk_mutex_probe,
	.remove		= mtk_mutex_remove,
467
	.driver		= {
468
		.name	= "mediatek-mutex",
469
		.owner	= THIS_MODULE,
470
		.of_match_table = mutex_driver_dt_match,
471 472
	},
};
473 474

builtin_platform_driver(mtk_mutex_driver);