tlb-sh4.c 2.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6
/*
 * arch/sh/mm/tlb-sh4.c
 *
 * SH-4 specific TLB operations
 *
 * Copyright (C) 1999  Niibe Yutaka
7
 * Copyright (C) 2002 - 2007 Paul Mundt
L
Linus Torvalds 已提交
8 9 10
 *
 * Released under the terms of the GNU GPL v2.0.
 */
11 12
#include <linux/kernel.h>
#include <linux/mm.h>
13
#include <linux/io.h>
L
Linus Torvalds 已提交
14 15
#include <asm/system.h>
#include <asm/mmu_context.h>
16 17 18 19 20 21 22 23 24 25 26 27 28
#include <asm/cacheflush.h>

void update_mmu_cache(struct vm_area_struct * vma,
		      unsigned long address, pte_t pte)
{
	unsigned long flags;
	unsigned long pteval;
	unsigned long vpn;

	/* Ptrace may call this routine. */
	if (vma && current->active_mm != vma->vm_mm)
		return;

29 30 31 32 33 34 35 36 37 38 39 40 41
#ifndef CONFIG_CACHE_OFF
	{
		unsigned long pfn = pte_pfn(pte);

		if (pfn_valid(pfn)) {
			struct page *page = pfn_to_page(pfn);

			if (!test_bit(PG_mapped, &page->flags)) {
				unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
				__flush_wback_region((void *)P1SEGADDR(phys),
						     PAGE_SIZE);
				__set_bit(PG_mapped, &page->flags);
			}
42 43
		}
	}
44
#endif
45 46 47 48 49 50 51

	local_irq_save(flags);

	/* Set PTEH register */
	vpn = (address & MMU_VPN_MASK) | get_asid();
	ctrl_outl(vpn, MMU_PTEH);

52
	pteval = pte.pte_low;
53 54

	/* Set PTEA register */
55 56 57 58 59 60 61 62 63
#ifdef CONFIG_X2TLB
	/*
	 * For the extended mode TLB this is trivial, only the ESZ and
	 * EPR bits need to be written out to PTEA, with the remainder of
	 * the protection bits (with the exception of the compat-mode SZ
	 * and PR bits, which are cleared) being written out in PTEL.
	 */
	ctrl_outl(pte.pte_high, MMU_PTEA);
#else
64 65 66
	if (cpu_data->flags & CPU_HAS_PTEA)
		/* TODO: make this look less hacky */
		ctrl_outl(((pteval >> 28) & 0xe) | (pteval & 0x1), MMU_PTEA);
67
#endif
68 69 70

	/* Set PTEL register */
	pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
71
#ifdef CONFIG_CACHE_WRITETHROUGH
72 73 74 75 76 77 78 79 80
	pteval |= _PAGE_WT;
#endif
	/* conveniently, we want all the software flags to be 0 anyway */
	ctrl_outl(pteval, MMU_PTEL);

	/* Load the TLB */
	asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
	local_irq_restore(flags);
}
L
Linus Torvalds 已提交
81

82 83
void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
						 unsigned long page)
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93 94
{
	unsigned long addr, data;

	/*
	 * NOTE: PTEH.ASID should be set to this MM
	 *       _AND_ we need to write ASID to the array.
	 *
	 * It would be simple if we didn't need to set PTEH.ASID...
	 */
	addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
	data = page | asid; /* VALID bit is off */
95
	jump_to_uncached();
L
Linus Torvalds 已提交
96
	ctrl_outl(data, addr);
97
	back_to_cached();
L
Linus Torvalds 已提交
98
}