r8a7790.dtsi 20.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for the r8a7790 SoC
 *
 * Copyright (C) 2013 Renesas Solutions Corp.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

11
#include <dt-bindings/clock/r8a7790-clock.h>
12 13 14
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/interrupt-controller/irq.h>

15 16 17
/ {
	compatible = "renesas,r8a7790";
	interrupt-parent = <&gic>;
18 19
	#address-cells = <2>;
	#size-cells = <2>;
20 21 22 23 24 25 26 27 28 29 30

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu0: cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0>;
			clock-frequency = <1300000000>;
		};
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51

		cpu1: cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <1>;
			clock-frequency = <1300000000>;
		};

		cpu2: cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <2>;
			clock-frequency = <1300000000>;
		};

		cpu3: cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <3>;
			clock-frequency = <1300000000>;
		};
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

		cpu4: cpu@4 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x100>;
			clock-frequency = <780000000>;
		};

		cpu5: cpu@5 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x101>;
			clock-frequency = <780000000>;
		};

		cpu6: cpu@6 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x102>;
			clock-frequency = <780000000>;
		};

		cpu7: cpu@7 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x103>;
			clock-frequency = <780000000>;
		};
80 81 82 83 84 85 86
	};

	gic: interrupt-controller@f1001000 {
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		#address-cells = <0>;
		interrupt-controller;
87 88 89 90
		reg = <0 0xf1001000 0 0x1000>,
			<0 0xf1002000 0 0x1000>,
			<0 0xf1004000 0 0x2000>,
			<0 0xf1006000 0 0x2000>;
91
		interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
92 93
	};

94
	gpio0: gpio@e6050000 {
95
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
96
		reg = <0 0xe6050000 0 0x50>;
97
		interrupt-parent = <&gic>;
98
		interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
99 100 101 102 103 104 105
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 0 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

106
	gpio1: gpio@e6051000 {
107
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
108
		reg = <0 0xe6051000 0 0x50>;
109
		interrupt-parent = <&gic>;
110
		interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
111 112 113 114 115 116 117
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 32 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

118
	gpio2: gpio@e6052000 {
119
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
120
		reg = <0 0xe6052000 0 0x50>;
121
		interrupt-parent = <&gic>;
122
		interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
123 124 125 126 127 128 129
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 64 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

130
	gpio3: gpio@e6053000 {
131
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
132
		reg = <0 0xe6053000 0 0x50>;
133
		interrupt-parent = <&gic>;
134
		interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
135 136 137 138 139 140 141
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 96 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

142
	gpio4: gpio@e6054000 {
143
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
144
		reg = <0 0xe6054000 0 0x50>;
145
		interrupt-parent = <&gic>;
146
		interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
147 148 149 150 151 152 153
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 128 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

154
	gpio5: gpio@e6055000 {
155
		compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
156
		reg = <0 0xe6055000 0 0x50>;
157
		interrupt-parent = <&gic>;
158
		interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
159 160 161 162 163 164 165
		#gpio-cells = <2>;
		gpio-controller;
		gpio-ranges = <&pfc 0 160 32>;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

166 167 168 169 170
	thermal@e61f0000 {
		compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
		reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
		interrupt-parent = <&gic>;
		interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
171
		clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
172 173
	};

174 175
	timer {
		compatible = "arm,armv7-timer";
176 177 178 179
		interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
180
	};
181 182

	irqc0: interrupt-controller@e61c0000 {
183
		compatible = "renesas,irqc-r8a7790", "renesas,irqc";
184 185
		#interrupt-cells = <2>;
		interrupt-controller;
186
		reg = <0 0xe61c0000 0 0x200>;
187
		interrupt-parent = <&gic>;
188 189 190 191
		interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
			     <0 1 IRQ_TYPE_LEVEL_HIGH>,
			     <0 2 IRQ_TYPE_LEVEL_HIGH>,
			     <0 3 IRQ_TYPE_LEVEL_HIGH>;
192
	};
193

194 195 196 197 198 199
	i2c0: i2c@e6508000 {
		#address-cells = <1>;
		#size-cells = <0>;
		compatible = "renesas,i2c-r8a7790";
		reg = <0 0xe6508000 0 0x40>;
		interrupt-parent = <&gic>;
200
		interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
201
		clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
202 203 204 205 206 207 208 209 210
		status = "disabled";
	};

	i2c1: i2c@e6518000 {
		#address-cells = <1>;
		#size-cells = <0>;
		compatible = "renesas,i2c-r8a7790";
		reg = <0 0xe6518000 0 0x40>;
		interrupt-parent = <&gic>;
211
		interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
212
		clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
213 214 215 216 217 218 219 220 221
		status = "disabled";
	};

	i2c2: i2c@e6530000 {
		#address-cells = <1>;
		#size-cells = <0>;
		compatible = "renesas,i2c-r8a7790";
		reg = <0 0xe6530000 0 0x40>;
		interrupt-parent = <&gic>;
222
		interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
223
		clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
224 225 226 227 228 229 230 231 232
		status = "disabled";
	};

	i2c3: i2c@e6540000 {
		#address-cells = <1>;
		#size-cells = <0>;
		compatible = "renesas,i2c-r8a7790";
		reg = <0 0xe6540000 0 0x40>;
		interrupt-parent = <&gic>;
233
		interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
234
		clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
235 236 237
		status = "disabled";
	};

238
	mmcif0: mmcif@ee200000 {
239
		compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
240 241
		reg = <0 0xee200000 0 0x80>;
		interrupt-parent = <&gic>;
242
		interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
243
		clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
244 245 246 247
		reg-io-width = <4>;
		status = "disabled";
	};

248
	mmcif1: mmc@ee220000 {
249
		compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
250 251
		reg = <0 0xee220000 0 0x80>;
		interrupt-parent = <&gic>;
252
		interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
253
		clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
254 255 256 257
		reg-io-width = <4>;
		status = "disabled";
	};

258 259 260 261
	pfc: pfc@e6060000 {
		compatible = "renesas,pfc-r8a7790";
		reg = <0 0xe6060000 0 0x250>;
	};
262

263
	sdhi0: sd@ee100000 {
264
		compatible = "renesas,sdhi-r8a7790";
265
		reg = <0 0xee100000 0 0x200>;
266
		interrupt-parent = <&gic>;
267
		interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
268
		clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
269 270 271 272
		cap-sd-highspeed;
		status = "disabled";
	};

273
	sdhi1: sd@ee120000 {
274
		compatible = "renesas,sdhi-r8a7790";
275
		reg = <0 0xee120000 0 0x200>;
276
		interrupt-parent = <&gic>;
277
		interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
278
		clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
279 280 281 282
		cap-sd-highspeed;
		status = "disabled";
	};

283
	sdhi2: sd@ee140000 {
284
		compatible = "renesas,sdhi-r8a7790";
285 286
		reg = <0 0xee140000 0 0x100>;
		interrupt-parent = <&gic>;
287
		interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
288
		clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
289 290 291 292
		cap-sd-highspeed;
		status = "disabled";
	};

293
	sdhi3: sd@ee160000 {
294
		compatible = "renesas,sdhi-r8a7790";
295 296
		reg = <0 0xee160000 0 0x100>;
		interrupt-parent = <&gic>;
297
		interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
298
		clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
299 300 301
		cap-sd-highspeed;
		status = "disabled";
	};
302

303
	scifa0: serial@e6c40000 {
304
		compatible = "renesas,scifa-r8a7790", "renesas,scifa";
305 306
		reg = <0 0xe6c40000 0 64>;
		interrupt-parent = <&gic>;
307
		interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
308 309 310 311 312 313
		clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scifa1: serial@e6c50000 {
314
		compatible = "renesas,scifa-r8a7790", "renesas,scifa";
315 316
		interrupt-parent = <&gic>;
		reg = <0 0xe6c50000 0 64>;
317
		interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
318 319 320 321 322 323
		clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scifa2: serial@e6c60000 {
324
		compatible = "renesas,scifa-r8a7790", "renesas,scifa";
325 326
		interrupt-parent = <&gic>;
		reg = <0 0xe6c60000 0 64>;
327
		interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
328 329 330 331 332 333
		clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scifb0: serial@e6c20000 {
334
		compatible = "renesas,scifb-r8a7790", "renesas,scifb";
335 336
		interrupt-parent = <&gic>;
		reg = <0 0xe6c20000 0 64>;
337
		interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
338 339 340 341 342 343
		clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scifb1: serial@e6c30000 {
344
		compatible = "renesas,scifb-r8a7790", "renesas,scifb";
345 346
		interrupt-parent = <&gic>;
		reg = <0 0xe6c30000 0 64>;
347
		interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
348 349 350 351 352 353
		clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scifb2: serial@e6ce0000 {
354
		compatible = "renesas,scifb-r8a7790", "renesas,scifb";
355 356
		interrupt-parent = <&gic>;
		reg = <0 0xe6ce0000 0 64>;
357
		interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
358 359 360 361 362 363
		clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif0: serial@e6e60000 {
364
		compatible = "renesas,scif-r8a7790", "renesas,scif";
365 366
		interrupt-parent = <&gic>;
		reg = <0 0xe6e60000 0 64>;
367
		interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
368 369 370 371 372 373
		clocks = <&mstp7_clks R8A7790_CLK_SCIF0>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	scif1: serial@e6e68000 {
374
		compatible = "renesas,scif-r8a7790", "renesas,scif";
375 376
		interrupt-parent = <&gic>;
		reg = <0 0xe6e68000 0 64>;
377
		interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
378 379 380 381 382 383
		clocks = <&mstp7_clks R8A7790_CLK_SCIF1>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	hscif0: serial@e62c0000 {
384
		compatible = "renesas,hscif-r8a7790", "renesas,hscif";
385 386
		interrupt-parent = <&gic>;
		reg = <0 0xe62c0000 0 96>;
387
		interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
388 389 390 391 392 393
		clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>;
		clock-names = "sci_ick";
		status = "disabled";
	};

	hscif1: serial@e62c8000 {
394
		compatible = "renesas,hscif-r8a7790", "renesas,hscif";
395 396
		interrupt-parent = <&gic>;
		reg = <0 0xe62c8000 0 96>;
397
		interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
398 399 400 401 402
		clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>;
		clock-names = "sci_ick";
		status = "disabled";
	};

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	sata0: sata@ee300000 {
		compatible = "renesas,sata-r8a7790";
		reg = <0 0xee300000 0 0x2000>;
		interrupt-parent = <&gic>;
		interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
		status = "disabled";
	};

	sata1: sata@ee500000 {
		compatible = "renesas,sata-r8a7790";
		reg = <0 0xee500000 0 0x2000>;
		interrupt-parent = <&gic>;
		interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
		status = "disabled";
	};

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
	clocks {
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

		/* External root clock */
		extal_clk: extal_clk {
			compatible = "fixed-clock";
			#clock-cells = <0>;
			/* This value must be overriden by the board. */
			clock-frequency = <0>;
			clock-output-names = "extal";
		};

		/* Special CPG clocks */
		cpg_clocks: cpg_clocks@e6150000 {
			compatible = "renesas,r8a7790-cpg-clocks",
				     "renesas,rcar-gen2-cpg-clocks";
			reg = <0 0xe6150000 0 0x1000>;
			clocks = <&extal_clk>;
			#clock-cells = <1>;
			clock-output-names = "main", "pll0", "pll1", "pll3",
					     "lb", "qspi", "sdh", "sd0", "sd1",
					     "z";
		};

		/* Variable factor clocks */
		sd2_clk: sd2_clk@e6150078 {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe6150078 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "sd2";
		};
		sd3_clk: sd3_clk@e615007c {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe615007c 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "sd3";
		};
		mmc0_clk: mmc0_clk@e6150240 {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe6150240 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "mmc0";
		};
		mmc1_clk: mmc1_clk@e6150244 {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe6150244 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "mmc1";
		};
		ssp_clk: ssp_clk@e6150248 {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe6150248 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "ssp";
		};
		ssprs_clk: ssprs_clk@e615024c {
			compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
			reg = <0 0xe615024c 0 4>;
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-output-names = "ssprs";
		};

		/* Fixed factor clocks */
		pll1_div2_clk: pll1_div2_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <2>;
			clock-mult = <1>;
			clock-output-names = "pll1_div2";
		};
		z2_clk: z2_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <2>;
			clock-mult = <1>;
			clock-output-names = "z2";
		};
		zg_clk: zg_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <3>;
			clock-mult = <1>;
			clock-output-names = "zg";
		};
		zx_clk: zx_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <3>;
			clock-mult = <1>;
			clock-output-names = "zx";
		};
		zs_clk: zs_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <6>;
			clock-mult = <1>;
			clock-output-names = "zs";
		};
		hp_clk: hp_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <12>;
			clock-mult = <1>;
			clock-output-names = "hp";
		};
		i_clk: i_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <2>;
			clock-mult = <1>;
			clock-output-names = "i";
		};
		b_clk: b_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <12>;
			clock-mult = <1>;
			clock-output-names = "b";
		};
		p_clk: p_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <24>;
			clock-mult = <1>;
			clock-output-names = "p";
		};
		cl_clk: cl_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <48>;
			clock-mult = <1>;
			clock-output-names = "cl";
		};
		m2_clk: m2_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <8>;
			clock-mult = <1>;
			clock-output-names = "m2";
		};
		imp_clk: imp_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <4>;
			clock-mult = <1>;
			clock-output-names = "imp";
		};
		rclk_clk: rclk_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <(48 * 1024)>;
			clock-mult = <1>;
			clock-output-names = "rclk";
		};
		oscclk_clk: oscclk_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
			#clock-cells = <0>;
			clock-div = <(12 * 1024)>;
			clock-mult = <1>;
			clock-output-names = "oscclk";
		};
		zb3_clk: zb3_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
			#clock-cells = <0>;
			clock-div = <4>;
			clock-mult = <1>;
			clock-output-names = "zb3";
		};
		zb3d2_clk: zb3d2_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
			#clock-cells = <0>;
			clock-div = <8>;
			clock-mult = <1>;
			clock-output-names = "zb3d2";
		};
		ddr_clk: ddr_clk {
			compatible = "fixed-factor-clock";
			clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
			#clock-cells = <0>;
			clock-div = <8>;
			clock-mult = <1>;
			clock-output-names = "ddr";
		};
		mp_clk: mp_clk {
			compatible = "fixed-factor-clock";
			clocks = <&pll1_div2_clk>;
			#clock-cells = <0>;
			clock-div = <15>;
			clock-mult = <1>;
			clock-output-names = "mp";
		};
		cp_clk: cp_clk {
			compatible = "fixed-factor-clock";
			clocks = <&extal_clk>;
			#clock-cells = <0>;
			clock-div = <2>;
			clock-mult = <1>;
			clock-output-names = "cp";
		};

		/* Gate clocks */
646 647 648 649 650 651 652 653
		mstp0_clks: mstp0_clks@e6150130 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
			clocks = <&mp_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <R8A7790_CLK_MSIOF0>;
			clock-output-names = "msiof0";
		};
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
		mstp1_clks: mstp1_clks@e6150134 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
			clocks = <&p_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
				 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>,
				 <&zs_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7790_CLK_TMU1 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2
				R8A7790_CLK_CMT0 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1
				R8A7790_CLK_VSP1_DU0 R8A7790_CLK_VSP1_RT R8A7790_CLK_VSP1_SY
			>;
			clock-output-names =
				"tmu1", "tmu3", "tmu2", "cmt0", "tmu0", "vsp1-du1",
				"vsp1-du0", "vsp1-rt", "vsp1-sy";
		};
		mstp2_clks: mstp2_clks@e6150138 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
			clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
674
				 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>;
675 676 677
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
678 679
				R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
				R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
680 681
			>;
			clock-output-names =
682 683
				"scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
				"scifb1", "msiof1", "msiof3", "scifb2";
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
		};
		mstp3_clks: mstp3_clks@e615013c {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
			clocks = <&cp_clk>, <&mmc1_clk>, <&sd3_clk>, <&sd2_clk>,
				 <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>,
				 <&mmc0_clk>, <&rclk_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
				R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0
				R8A7790_CLK_MMCIF0 R8A7790_CLK_CMT1
			>;
			clock-output-names =
				"tpu0", "mmcif1", "sdhi3", "sdhi2",
				"sdhi1", "sdhi0", "mmcif0", "cmt1";
		};
		mstp5_clks: mstp5_clks@e6150144 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
			clocks = <&extal_clk>, <&p_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <R8A7790_CLK_THERMAL R8A7790_CLK_PWM>;
			clock-output-names = "thermal", "pwm";
		};
		mstp7_clks: mstp7_clks@e615014c {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
			clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
				 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
				 <&zx_clk>;
			#clock-cells = <1>;
			renesas,clock-indices = <
				R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
				R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
				R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
				R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
			>;
			clock-output-names =
				"ehci", "hsusb", "hscif1", "hscif0", "scif1",
				"scif0", "du2", "du1", "du0", "lvds1", "lvds0";
		};
		mstp8_clks: mstp8_clks@e6150990 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
729 730
			clocks = <&zg_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>, <&p_clk>,
				 <&zs_clk>, <&zs_clk>;
731
			#clock-cells = <1>;
732 733
			renesas,clock-indices = <
				R8A7790_CLK_VIN3 R8A7790_CLK_VIN2 R8A7790_CLK_VIN1
734 735
				R8A7790_CLK_VIN0 R8A7790_CLK_ETHER R8A7790_CLK_SATA1
				R8A7790_CLK_SATA0
736
			>;
737 738
			clock-output-names =
				"vin3", "vin2", "vin1", "vin0", "ether", "sata1", "sata0";
739 740 741 742
		};
		mstp9_clks: mstp9_clks@e6150994 {
			compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
			reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
743 744
			clocks = <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>,
				 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>;
745 746
			#clock-cells = <1>;
			renesas,clock-indices = <
747 748 749
				R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD
				R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1
				R8A7790_CLK_I2C0
750
			>;
751 752
			clock-output-names =
				"rcan1", "rcan0", "qspi_mod", "i2c3", "i2c2", "i2c1", "i2c0";
753 754
		};
	};
755
};