lgdt330x.c 21.9 KB
Newer Older
1
/*
2
 *    Support for LGDT3302 and LGDT3303 - VSB/QAM
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *    Copyright (C) 2005 Wilson Michaels <wilsonmichaels@earthlink.net>
 *
 *    This program is free software; you can redistribute it and/or modify
 *    it under the terms of the GNU General Public License as published by
 *    the Free Software Foundation; either version 2 of the License, or
 *    (at your option) any later version.
 *
 *    This program is distributed in the hope that it will be useful,
 *    but WITHOUT ANY WARRANTY; without even the implied warranty of
 *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *    GNU General Public License for more details.
 *
 *    You should have received a copy of the GNU General Public License
 *    along with this program; if not, write to the Free Software
 *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 */

/*
 *                      NOTES ABOUT THIS DRIVER
 *
25 26 27 28
 * This Linux driver supports:
 *   DViCO FusionHDTV 3 Gold-Q
 *   DViCO FusionHDTV 3 Gold-T
 *   DViCO FusionHDTV 5 Gold
29
 *   DViCO FusionHDTV 5 Lite
30
 *   DViCO FusionHDTV 5 USB Gold
31
 *   Air2PC/AirStar 2 ATSC 3rd generation (HD5000)
32
 *   pcHDTV HD5500
33 34
 *
 * TODO:
35
 * signal strength always returns 0.
36 37 38 39 40 41 42 43
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
T
Tim Schmielau 已提交
44 45
#include <linux/string.h>
#include <linux/slab.h>
46 47 48
#include <asm/byteorder.h>

#include "dvb_frontend.h"
49 50
#include "lgdt330x_priv.h"
#include "lgdt330x.h"
51 52 53

static int debug = 0;
module_param(debug, int, 0644);
54
MODULE_PARM_DESC(debug,"Turn on/off lgdt330x frontend debugging (default:off).");
55 56
#define dprintk(args...) \
do { \
57
if (debug) printk(KERN_DEBUG "lgdt330x: " args); \
58 59
} while (0)

60
struct lgdt330x_state
61 62 63 64
{
	struct i2c_adapter* i2c;

	/* Configuration settings */
65
	const struct lgdt330x_config* config;
66 67 68 69 70 71 72 73 74 75

	struct dvb_frontend frontend;

	/* Demodulator private data */
	fe_modulation_t current_modulation;

	/* Tuner private data */
	u32 current_frequency;
};

76
static int i2c_write_demod_bytes (struct lgdt330x_state* state,
77 78
				  u8 *buf, /* data bytes to send */
				  int len  /* number of bytes to send */ )
79
{
80
	struct i2c_msg msg =
81 82 83 84
		{ .addr = state->config->demod_address,
		  .flags = 0,
		  .buf = buf,
		  .len = 2 };
85
	int i;
86
	int err;
87

88
	for (i=0; i<len-1; i+=2){
89
		if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
90
			printk(KERN_WARNING "lgdt330x: %s error (addr %02x <- %02x, err = %i)\n", __FUNCTION__, msg.buf[0], msg.buf[1], err);
91 92 93 94
			if (err < 0)
				return err;
			else
				return -EREMOTEIO;
95
		}
96
		msg.buf += 2;
97 98 99 100 101 102 103 104 105
	}
	return 0;
}

/*
 * This routine writes the register (reg) to the demod bus
 * then reads the data returned for (len) bytes.
 */

106
static u8 i2c_read_demod_bytes (struct lgdt330x_state* state,
107 108 109 110 111 112 113 114 115 116 117 118
			       enum I2C_REG reg, u8* buf, int len)
{
	u8 wr [] = { reg };
	struct i2c_msg msg [] = {
		{ .addr = state->config->demod_address,
		  .flags = 0, .buf = wr,  .len = 1 },
		{ .addr = state->config->demod_address,
		  .flags = I2C_M_RD, .buf = buf, .len = len },
	};
	int ret;
	ret = i2c_transfer(state->i2c, msg, 2);
	if (ret != 2) {
119
		printk(KERN_WARNING "lgdt330x: %s: addr 0x%02x select 0x%02x error (ret == %i)\n", __FUNCTION__, state->config->demod_address, reg, ret);
120 121 122 123 124 125 126
	} else {
		ret = 0;
	}
	return ret;
}

/* Software reset */
127
static int lgdt3302_SwReset(struct lgdt330x_state* state)
128 129 130 131 132 133 134 135
{
	u8 ret;
	u8 reset[] = {
		IRQ_MASK,
		0x00 /* bit 6 is active low software reset
		      *	bits 5-0 are 1 to mask interrupts */
	};

136
	ret = i2c_write_demod_bytes(state,
137
				    reset, sizeof(reset));
138
	if (ret == 0) {
139 140 141 142

		/* force reset high (inactive) and unmask interrupts */
		reset[1] = 0x7f;
		ret = i2c_write_demod_bytes(state,
143
					    reset, sizeof(reset));
144 145 146 147
	}
	return ret;
}

148 149 150 151 152 153 154 155 156
static int lgdt3303_SwReset(struct lgdt330x_state* state)
{
	u8 ret;
	u8 reset[] = {
		0x02,
		0x00 /* bit 0 is active low software reset */
	};

	ret = i2c_write_demod_bytes(state,
157
				    reset, sizeof(reset));
158 159 160 161 162
	if (ret == 0) {

		/* force reset high (inactive) */
		reset[1] = 0x01;
		ret = i2c_write_demod_bytes(state,
163
					    reset, sizeof(reset));
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	}
	return ret;
}

static int lgdt330x_SwReset(struct lgdt330x_state* state)
{
	switch (state->config->demod_chip) {
	case LGDT3302:
		return lgdt3302_SwReset(state);
	case LGDT3303:
		return lgdt3303_SwReset(state);
	default:
		return -ENODEV;
	}
}

180
static int lgdt330x_init(struct dvb_frontend* fe)
181 182 183 184 185 186 187
{
	/* Hardware reset is done using gpio[0] of cx23880x chip.
	 * I'd like to do it here, but don't know how to find chip address.
	 * cx88-cards.c arranges for the reset bit to be inactive (high).
	 * Maybe there needs to be a callable function in cx88-core or
	 * the caller of this function needs to do it. */

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	/*
	 * Array of byte pairs <address, value>
	 * to initialize each different chip
	 */
	static u8 lgdt3302_init_data[] = {
		/* Use 50MHz parameter values from spec sheet since xtal is 50 */
		/* Change the value of NCOCTFV[25:0] of carrier
		   recovery center frequency register */
		VSB_CARRIER_FREQ0, 0x00,
		VSB_CARRIER_FREQ1, 0x87,
		VSB_CARRIER_FREQ2, 0x8e,
		VSB_CARRIER_FREQ3, 0x01,
		/* Change the TPCLK pin polarity
		   data is valid on falling clock */
		DEMUX_CONTROL, 0xfb,
		/* Change the value of IFBW[11:0] of
		   AGC IF/RF loop filter bandwidth register */
		AGC_RF_BANDWIDTH0, 0x40,
		AGC_RF_BANDWIDTH1, 0x93,
		AGC_RF_BANDWIDTH2, 0x00,
		/* Change the value of bit 6, 'nINAGCBY' and
		   'NSSEL[1:0] of ACG function control register 2 */
		AGC_FUNC_CTRL2, 0xc6,
		/* Change the value of bit 6 'RFFIX'
		   of AGC function control register 3 */
		AGC_FUNC_CTRL3, 0x40,
		/* Set the value of 'INLVTHD' register 0x2a/0x2c
		   to 0x7fe */
		AGC_DELAY0, 0x07,
		AGC_DELAY2, 0xfe,
		/* Change the value of IAGCBW[15:8]
A
Adrian Bunk 已提交
219
		   of inner AGC loop filter bandwidth */
220 221 222 223 224 225 226 227
		AGC_LOOP_BANDWIDTH0, 0x08,
		AGC_LOOP_BANDWIDTH1, 0x9a
	};

	static u8 lgdt3303_init_data[] = {
		0x4c, 0x14
	};

228 229 230 231 232
	static u8 flip_lgdt3303_init_data[] = {
		0x4c, 0x14,
		0x87, 0xf3
	};

233 234 235 236 237 238 239 240
	struct lgdt330x_state* state = fe->demodulator_priv;
	char  *chip_name;
	int    err;

	switch (state->config->demod_chip) {
	case LGDT3302:
		chip_name = "LGDT3302";
		err = i2c_write_demod_bytes(state, lgdt3302_init_data,
241 242
					    sizeof(lgdt3302_init_data));
		break;
243 244
	case LGDT3303:
		chip_name = "LGDT3303";
245 246 247 248 249 250 251
		if (state->config->clock_polarity_flip) {
			err = i2c_write_demod_bytes(state, flip_lgdt3303_init_data,
						    sizeof(flip_lgdt3303_init_data));
		} else {
			err = i2c_write_demod_bytes(state, lgdt3303_init_data,
						    sizeof(lgdt3303_init_data));
		}
252
		break;
253 254 255 256 257 258 259 260 261
	default:
		chip_name = "undefined";
		printk (KERN_WARNING "Only LGDT3302 and LGDT3303 are supported chips.\n");
		err = -ENODEV;
	}
	dprintk("%s entered as %s\n", __FUNCTION__, chip_name);
	if (err < 0)
		return err;
	return lgdt330x_SwReset(state);
262 263
}

264
static int lgdt330x_read_ber(struct dvb_frontend* fe, u32* ber)
265
{
266
	*ber = 0; /* Not supplied by the demod chips */
267 268 269
	return 0;
}

270
static int lgdt330x_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
271
{
272 273
	struct lgdt330x_state* state = fe->demodulator_priv;
	int err;
274 275
	u8 buf[2];

276 277 278
	switch (state->config->demod_chip) {
	case LGDT3302:
		err = i2c_read_demod_bytes(state, LGDT3302_PACKET_ERR_COUNTER1,
279 280
					   buf, sizeof(buf));
		break;
281 282
	case LGDT3303:
		err = i2c_read_demod_bytes(state, LGDT3303_PACKET_ERR_COUNTER1,
283 284
					   buf, sizeof(buf));
		break;
285 286
	default:
		printk(KERN_WARNING
287
		       "Only LGDT3302 and LGDT3303 are supported chips.\n");
288 289
		err = -ENODEV;
	}
290 291 292 293 294

	*ucblocks = (buf[0] << 8) | buf[1];
	return 0;
}

295
static int lgdt330x_set_parameters(struct dvb_frontend* fe,
296 297
				   struct dvb_frontend_parameters *param)
{
298 299 300 301 302 303 304
	/*
	 * Array of byte pairs <address, value>
	 * to initialize 8VSB for lgdt3303 chip 50 MHz IF
	 */
	static u8 lgdt3303_8vsb_44_data[] = {
		0x04, 0x00,
		0x0d, 0x40,
305 306 307 308
	0x0e, 0x87,
	0x0f, 0x8e,
	0x10, 0x01,
	0x47, 0x8b };
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327

	/*
	 * Array of byte pairs <address, value>
	 * to initialize QAM for lgdt3303 chip
	 */
	static u8 lgdt3303_qam_data[] = {
		0x04, 0x00,
		0x0d, 0x00,
		0x0e, 0x00,
		0x0f, 0x00,
		0x10, 0x00,
		0x51, 0x63,
		0x47, 0x66,
		0x48, 0x66,
		0x4d, 0x1a,
		0x49, 0x08,
		0x4a, 0x9b };

	struct lgdt330x_state* state = fe->demodulator_priv;
328 329 330

	static u8 top_ctrl_cfg[]   = { TOP_CONTROL, 0x03 };

331
	int err;
332 333 334 335 336 337
	/* Change only if we are actually changing the modulation */
	if (state->current_modulation != param->u.vsb.modulation) {
		switch(param->u.vsb.modulation) {
		case VSB_8:
			dprintk("%s: VSB_8 MODE\n", __FUNCTION__);

338 339
			/* Select VSB mode */
			top_ctrl_cfg[1] = 0x03;
340 341 342 343

			/* Select ANT connector if supported by card */
			if (state->config->pll_rf_set)
				state->config->pll_rf_set(fe, 1);
344 345 346

			if (state->config->demod_chip == LGDT3303) {
				err = i2c_write_demod_bytes(state, lgdt3303_8vsb_44_data,
347
							    sizeof(lgdt3303_8vsb_44_data));
348
			}
349 350 351 352 353
			break;

		case QAM_64:
			dprintk("%s: QAM_64 MODE\n", __FUNCTION__);

354 355
			/* Select QAM_64 mode */
			top_ctrl_cfg[1] = 0x00;
356 357 358 359

			/* Select CABLE connector if supported by card */
			if (state->config->pll_rf_set)
				state->config->pll_rf_set(fe, 0);
360 361 362 363 364

			if (state->config->demod_chip == LGDT3303) {
				err = i2c_write_demod_bytes(state, lgdt3303_qam_data,
											sizeof(lgdt3303_qam_data));
			}
365 366 367 368 369
			break;

		case QAM_256:
			dprintk("%s: QAM_256 MODE\n", __FUNCTION__);

370 371
			/* Select QAM_256 mode */
			top_ctrl_cfg[1] = 0x01;
372 373 374 375

			/* Select CABLE connector if supported by card */
			if (state->config->pll_rf_set)
				state->config->pll_rf_set(fe, 0);
376 377 378 379 380

			if (state->config->demod_chip == LGDT3303) {
				err = i2c_write_demod_bytes(state, lgdt3303_qam_data,
											sizeof(lgdt3303_qam_data));
			}
381 382
			break;
		default:
383
			printk(KERN_WARNING "lgdt330x: %s: Modulation type(%d) UNSUPPORTED\n", __FUNCTION__, param->u.vsb.modulation);
384 385
			return -1;
		}
386 387 388 389 390 391
		/*
		 * select serial or parallel MPEG harware interface
		 * Serial:   0x04 for LGDT3302 or 0x40 for LGDT3303
		 * Parallel: 0x00
		 */
		top_ctrl_cfg[1] |= state->config->serial_mpeg;
392 393

		/* Select the requested mode */
394
		i2c_write_demod_bytes(state, top_ctrl_cfg,
395 396 397
				      sizeof(top_ctrl_cfg));
		if (state->config->set_ts_params)
			state->config->set_ts_params(fe, 0);
398 399 400
		state->current_modulation = param->u.vsb.modulation;
	}

401
	/* Tune to the specified frequency */
402 403 404
	if (fe->ops.tuner_ops.set_params) {
		fe->ops.tuner_ops.set_params(fe, param);
		if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
405
	}
406 407

	/* Keep track of the new frequency */
408 409
	/* FIXME this is the wrong way to do this...           */
	/* The tuner is shared with the video4linux analog API */
410 411
	state->current_frequency = param->frequency;

412
	lgdt330x_SwReset(state);
413 414 415
	return 0;
}

416
static int lgdt330x_get_frontend(struct dvb_frontend* fe,
417 418
				 struct dvb_frontend_parameters* param)
{
419
	struct lgdt330x_state *state = fe->demodulator_priv;
420 421 422 423
	param->frequency = state->current_frequency;
	return 0;
}

424
static int lgdt3302_read_status(struct dvb_frontend* fe, fe_status_t* status)
425
{
426
	struct lgdt330x_state* state = fe->demodulator_priv;
427 428 429 430
	u8 buf[3];

	*status = 0; /* Reset status result */

431
	/* AGC status register */
432
	i2c_read_demod_bytes(state, AGC_STATUS, buf, 1);
433 434 435 436 437 438 439 440 441 442
	dprintk("%s: AGC_STATUS = 0x%02x\n", __FUNCTION__, buf[0]);
	if ((buf[0] & 0x0c) == 0x8){
		/* Test signal does not exist flag */
		/* as well as the AGC lock flag.   */
		*status |= FE_HAS_SIGNAL;
	} else {
		/* Without a signal all other status bits are meaningless */
		return 0;
	}

443 444 445 446 447
	/*
	 * You must set the Mask bits to 1 in the IRQ_MASK in order
	 * to see that status bit in the IRQ_STATUS register.
	 * This is done in SwReset();
	 */
448
	/* signal status */
449
	i2c_read_demod_bytes(state, TOP_CONTROL, buf, sizeof(buf));
450
	dprintk("%s: TOP_CONTROL = 0x%02x, IRO_MASK = 0x%02x, IRQ_STATUS = 0x%02x\n", __FUNCTION__, buf[0], buf[1], buf[2]);
451

452 453 454 455 456 457 458 459 460 461 462 463 464

	/* sync status */
	if ((buf[2] & 0x03) == 0x01) {
		*status |= FE_HAS_SYNC;
	}

	/* FEC error status */
	if ((buf[2] & 0x0c) == 0x08) {
		*status |= FE_HAS_LOCK;
		*status |= FE_HAS_VITERBI;
	}

	/* Carrier Recovery Lock Status Register */
465
	i2c_read_demod_bytes(state, CARRIER_LOCK, buf, 1);
466 467 468 469 470 471 472 473 474 475 476 477 478
	dprintk("%s: CARRIER_LOCK = 0x%02x\n", __FUNCTION__, buf[0]);
	switch (state->current_modulation) {
	case QAM_256:
	case QAM_64:
		/* Need to undestand why there are 3 lock levels here */
		if ((buf[0] & 0x07) == 0x07)
			*status |= FE_HAS_CARRIER;
		break;
	case VSB_8:
		if ((buf[0] & 0x80) == 0x80)
			*status |= FE_HAS_CARRIER;
		break;
	default:
479
		printk("KERN_WARNING lgdt330x: %s: Modulation set to unsupported value\n", __FUNCTION__);
480 481 482 483 484
	}

	return 0;
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static int lgdt3303_read_status(struct dvb_frontend* fe, fe_status_t* status)
{
	struct lgdt330x_state* state = fe->demodulator_priv;
	int err;
	u8 buf[3];

	*status = 0; /* Reset status result */

	/* lgdt3303 AGC status register */
	err = i2c_read_demod_bytes(state, 0x58, buf, 1);
	if (err < 0)
		return err;

	dprintk("%s: AGC_STATUS = 0x%02x\n", __FUNCTION__, buf[0]);
	if ((buf[0] & 0x21) == 0x01){
		/* Test input signal does not exist flag */
		/* as well as the AGC lock flag.   */
		*status |= FE_HAS_SIGNAL;
	} else {
		/* Without a signal all other status bits are meaningless */
		return 0;
	}

	/* Carrier Recovery Lock Status Register */
	i2c_read_demod_bytes(state, CARRIER_LOCK, buf, 1);
	dprintk("%s: CARRIER_LOCK = 0x%02x\n", __FUNCTION__, buf[0]);
	switch (state->current_modulation) {
	case QAM_256:
	case QAM_64:
		/* Need to undestand why there are 3 lock levels here */
		if ((buf[0] & 0x07) == 0x07)
			*status |= FE_HAS_CARRIER;
		else
			break;
		i2c_read_demod_bytes(state, 0x8a, buf, 1);
		if ((buf[0] & 0x04) == 0x04)
			*status |= FE_HAS_SYNC;
		if ((buf[0] & 0x01) == 0x01)
			*status |= FE_HAS_LOCK;
		if ((buf[0] & 0x08) == 0x08)
			*status |= FE_HAS_VITERBI;
		break;
	case VSB_8:
		if ((buf[0] & 0x80) == 0x80)
			*status |= FE_HAS_CARRIER;
		else
			break;
		i2c_read_demod_bytes(state, 0x38, buf, 1);
		if ((buf[0] & 0x02) == 0x00)
			*status |= FE_HAS_SYNC;
		if ((buf[0] & 0x01) == 0x01) {
			*status |= FE_HAS_LOCK;
			*status |= FE_HAS_VITERBI;
		}
		break;
	default:
		printk("KERN_WARNING lgdt330x: %s: Modulation set to unsupported value\n", __FUNCTION__);
	}
	return 0;
}

546
static int lgdt330x_read_signal_strength(struct dvb_frontend* fe, u16* strength)
547 548
{
	/* not directly available. */
549
	*strength = 0;
550 551 552
	return 0;
}

553
static int lgdt3302_read_snr(struct dvb_frontend* fe, u16* snr)
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
{
#ifdef SNR_IN_DB
	/*
	 * Spec sheet shows formula for SNR_EQ = 10 log10(25 * 24**2 / noise)
	 * and SNR_PH = 10 log10(25 * 32**2 / noise) for equalizer and phase tracker
	 * respectively. The following tables are built on these formulas.
	 * The usual definition is SNR = 20 log10(signal/noise)
	 * If the specification is wrong the value retuned is 1/2 the actual SNR in db.
	 *
	 * This table is a an ordered list of noise values computed by the
	 * formula from the spec sheet such that the index into the table
	 * starting at 43 or 45 is the SNR value in db. There are duplicate noise
	 * value entries at the beginning because the SNR varies more than
	 * 1 db for a change of 1 digit in noise at very small values of noise.
	 *
	 * Examples from SNR_EQ table:
	 * noise SNR
	 *   0    43
	 *   1    42
	 *   2    39
	 *   3    37
	 *   4    36
	 *   5    35
	 *   6    34
	 *   7    33
	 *   8    33
	 *   9    32
	 *   10   32
	 *   11   31
	 *   12   31
	 *   13   30
	 */

	static const u32 SNR_EQ[] =
		{ 1,     2,      2,      2, 3,      3,      4,     4,     5,     7,
		  9,     11,     13,     17, 21,     26,     33,    41,    52,    65,
		  81,    102,    129,    162, 204,    257,    323,   406,   511,   644,
		  810,   1020,   1284,   1616, 2035,   2561,   3224,  4059,  5110,  6433,
		  8098,  10195,  12835,  16158, 20341,  25608,  32238, 40585, 51094, 64323,
		  80978, 101945, 128341, 161571, 203406, 256073, 0x40000
		};

	static const u32 SNR_PH[] =
		{ 1,     2,      2,      2,      3,      3,     4,     5,     6,     8,
		  10,    12,     15,     19,     23,     29, 37,    46,    58,    73,
		  91,    115,    144,    182,    229,    288, 362,   456,   574,   722,
		  909,   1144,   1440,   1813,   2282,   2873, 3617,  4553,  5732,  7216,
		  9084,  11436,  14396,  18124,  22817,  28724,  36161, 45524, 57312, 72151,
602
		  90833, 114351, 143960, 181235, 228161, 0x080000
603 604 605 606 607
		};

	static u8 buf[5];/* read data buffer */
	static u32 noise;   /* noise value */
	static u32 snr_db;  /* index into SNR_EQ[] */
608
	struct lgdt330x_state* state = (struct lgdt330x_state*) fe->demodulator_priv;
609

610 611
	/* read both equalizer and phase tracker noise data */
	i2c_read_demod_bytes(state, EQPH_ERR0, buf, sizeof(buf));
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643

	if (state->current_modulation == VSB_8) {
		/* Equalizer Mean-Square Error Register for VSB */
		noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];

		/*
		 * Look up noise value in table.
		 * A better search algorithm could be used...
		 * watch out there are duplicate entries.
		 */
		for (snr_db = 0; snr_db < sizeof(SNR_EQ); snr_db++) {
			if (noise < SNR_EQ[snr_db]) {
				*snr = 43 - snr_db;
				break;
			}
		}
	} else {
		/* Phase Tracker Mean-Square Error Register for QAM */
		noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];

		/* Look up noise value in table. */
		for (snr_db = 0; snr_db < sizeof(SNR_PH); snr_db++) {
			if (noise < SNR_PH[snr_db]) {
				*snr = 45 - snr_db;
				break;
			}
		}
	}
#else
	/* Return the raw noise value */
	static u8 buf[5];/* read data buffer */
	static u32 noise;   /* noise value */
644
	struct lgdt330x_state* state = (struct lgdt330x_state*) fe->demodulator_priv;
645 646

	/* read both equalizer and pase tracker noise data */
647
	i2c_read_demod_bytes(state, EQPH_ERR0, buf, sizeof(buf));
648 649

	if (state->current_modulation == VSB_8) {
650
		/* Phase Tracker Mean-Square Error Register for VSB */
651
		noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
652 653 654 655 656
	} else {

		/* Carrier Recovery Mean-Square Error for QAM */
		i2c_read_demod_bytes(state, 0x1a, buf, 2);
		noise = ((buf[0] & 3) << 8) | buf[1];
657 658 659
	}

	/* Small values for noise mean signal is better so invert noise */
660
	*snr = ~noise;
661 662 663 664 665 666 667
#endif

	dprintk("%s: noise = 0x%05x, snr = %idb\n",__FUNCTION__, noise, *snr);

	return 0;
}

668 669 670 671 672 673 674 675 676
static int lgdt3303_read_snr(struct dvb_frontend* fe, u16* snr)
{
	/* Return the raw noise value */
	static u8 buf[5];/* read data buffer */
	static u32 noise;   /* noise value */
	struct lgdt330x_state* state = (struct lgdt330x_state*) fe->demodulator_priv;

	if (state->current_modulation == VSB_8) {

677
		i2c_read_demod_bytes(state, 0x6e, buf, 5);
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
		/* Phase Tracker Mean-Square Error Register for VSB */
		noise = ((buf[0] & 7) << 16) | (buf[3] << 8) | buf[4];
	} else {

		/* Carrier Recovery Mean-Square Error for QAM */
		i2c_read_demod_bytes(state, 0x1a, buf, 2);
		noise = (buf[0] << 8) | buf[1];
	}

	/* Small values for noise mean signal is better so invert noise */
	*snr = ~noise;

	dprintk("%s: noise = 0x%05x, snr = %idb\n",__FUNCTION__, noise, *snr);

	return 0;
}

695
static int lgdt330x_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fe_tune_settings)
696 697 698 699 700 701 702 703
{
	/* I have no idea about this - it may not be needed */
	fe_tune_settings->min_delay_ms = 500;
	fe_tune_settings->step_size = 0;
	fe_tune_settings->max_drift = 0;
	return 0;
}

704
static void lgdt330x_release(struct dvb_frontend* fe)
705
{
706
	struct lgdt330x_state* state = (struct lgdt330x_state*) fe->demodulator_priv;
707 708 709
	kfree(state);
}

710 711
static struct dvb_frontend_ops lgdt3302_ops;
static struct dvb_frontend_ops lgdt3303_ops;
712

713
struct dvb_frontend* lgdt330x_attach(const struct lgdt330x_config* config,
714 715
				     struct i2c_adapter* i2c)
{
716
	struct lgdt330x_state* state = NULL;
717 718 719
	u8 buf[1];

	/* Allocate memory for the internal state */
P
 
Panagiotis Issaris 已提交
720
	state = kzalloc(sizeof(struct lgdt330x_state), GFP_KERNEL);
721 722 723 724 725 726
	if (state == NULL)
		goto error;

	/* Setup the state */
	state->config = config;
	state->i2c = i2c;
727 728

	/* Create dvb_frontend */
729 730
	switch (config->demod_chip) {
	case LGDT3302:
731
		memcpy(&state->frontend.ops, &lgdt3302_ops, sizeof(struct dvb_frontend_ops));
732 733
		break;
	case LGDT3303:
734
		memcpy(&state->frontend.ops, &lgdt3303_ops, sizeof(struct dvb_frontend_ops));
735 736 737 738
		break;
	default:
		goto error;
	}
739
	state->frontend.demodulator_priv = state;
740

741
	/* Verify communication with demod chip */
742
	if (i2c_read_demod_bytes(state, 2, buf, 1))
743 744 745 746 747 748 749 750
		goto error;

	state->current_frequency = -1;
	state->current_modulation = -1;

	return &state->frontend;

error:
J
Jesper Juhl 已提交
751
	kfree(state);
752 753 754 755
	dprintk("%s: ERROR\n",__FUNCTION__);
	return NULL;
}

756 757
static struct dvb_frontend_ops lgdt3302_ops = {
	.info = {
758
		.name= "LG Electronics LGDT3302 VSB/QAM Frontend",
759 760 761 762
		.type = FE_ATSC,
		.frequency_min= 54000000,
		.frequency_max= 858000000,
		.frequency_stepsize= 62500,
763 764
		.symbol_rate_min    = 5056941,	/* QAM 64 */
		.symbol_rate_max    = 10762000,	/* VSB 8  */
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
		.caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
	},
	.init                 = lgdt330x_init,
	.set_frontend         = lgdt330x_set_parameters,
	.get_frontend         = lgdt330x_get_frontend,
	.get_tune_settings    = lgdt330x_get_tune_settings,
	.read_status          = lgdt3302_read_status,
	.read_ber             = lgdt330x_read_ber,
	.read_signal_strength = lgdt330x_read_signal_strength,
	.read_snr             = lgdt3302_read_snr,
	.read_ucblocks        = lgdt330x_read_ucblocks,
	.release              = lgdt330x_release,
};

static struct dvb_frontend_ops lgdt3303_ops = {
780
	.info = {
781
		.name= "LG Electronics LGDT3303 VSB/QAM Frontend",
782 783 784 785
		.type = FE_ATSC,
		.frequency_min= 54000000,
		.frequency_max= 858000000,
		.frequency_stepsize= 62500,
786 787
		.symbol_rate_min    = 5056941,	/* QAM 64 */
		.symbol_rate_max    = 10762000,	/* VSB 8  */
788 789
		.caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
	},
790 791 792 793
	.init                 = lgdt330x_init,
	.set_frontend         = lgdt330x_set_parameters,
	.get_frontend         = lgdt330x_get_frontend,
	.get_tune_settings    = lgdt330x_get_tune_settings,
794
	.read_status          = lgdt3303_read_status,
795 796
	.read_ber             = lgdt330x_read_ber,
	.read_signal_strength = lgdt330x_read_signal_strength,
797
	.read_snr             = lgdt3303_read_snr,
798 799
	.read_ucblocks        = lgdt330x_read_ucblocks,
	.release              = lgdt330x_release,
800 801
};

802
MODULE_DESCRIPTION("LGDT330X (ATSC 8VSB & ITU-T J.83 AnnexB 64/256 QAM) Demodulator Driver");
803 804 805
MODULE_AUTHOR("Wilson Michaels");
MODULE_LICENSE("GPL");

806
EXPORT_SYMBOL(lgdt330x_attach);
807 808 809 810 811 812

/*
 * Local variables:
 * c-basic-offset: 8
 * End:
 */