intel_csr.c 13.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */
#include <linux/firmware.h>
#include "i915_drv.h"
#include "i915_reg.h"

28 29 30 31 32 33 34 35 36
/**
 * DOC: csr support for dmc
 *
 * Display Context Save and Restore (CSR) firmware support added from gen9
 * onwards to drive newly added DMC (Display microcontroller) in display
 * engine to save and restore the state of display engine when it enter into
 * low-power state and comes back to normal.
 */

37 38 39 40
#define I915_CSR_GLK "i915/glk_dmc_ver1_01.bin"
MODULE_FIRMWARE(I915_CSR_GLK);
#define GLK_CSR_VERSION_REQUIRED	CSR_VERSION(1, 1)

41
#define I915_CSR_KBL "i915/kbl_dmc_ver1_01.bin"
42 43 44
MODULE_FIRMWARE(I915_CSR_KBL);
#define KBL_CSR_VERSION_REQUIRED	CSR_VERSION(1, 1)

45
#define I915_CSR_SKL "i915/skl_dmc_ver1_26.bin"
46
MODULE_FIRMWARE(I915_CSR_SKL);
47
#define SKL_CSR_VERSION_REQUIRED	CSR_VERSION(1, 26)
48

49
#define I915_CSR_BXT "i915/bxt_dmc_ver1_07.bin"
50 51
MODULE_FIRMWARE(I915_CSR_BXT);
#define BXT_CSR_VERSION_REQUIRED	CSR_VERSION(1, 7)
52

53 54
#define FIRMWARE_URL  "https://01.org/linuxgraphics/intel-linux-graphics-firmwares"

55

56

57

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
#define CSR_MAX_FW_SIZE			0x2FFF
#define CSR_DEFAULT_FW_OFFSET		0xFFFFFFFF

struct intel_css_header {
	/* 0x09 for DMC */
	uint32_t module_type;

	/* Includes the DMC specific header in dwords */
	uint32_t header_len;

	/* always value would be 0x10000 */
	uint32_t header_ver;

	/* Not used */
	uint32_t module_id;

	/* Not used */
	uint32_t module_vendor;

	/* in YYYYMMDD format */
	uint32_t date;

	/* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
	uint32_t size;

	/* Not used */
	uint32_t key_size;

	/* Not used */
	uint32_t modulus_size;

	/* Not used */
	uint32_t exponent_size;

	/* Not used */
	uint32_t reserved1[12];

	/* Major Minor */
	uint32_t version;

	/* Not used */
	uint32_t reserved2[8];

	/* Not used */
	uint32_t kernel_header_info;
} __packed;

struct intel_fw_info {
	uint16_t reserved1;

	/* Stepping (A, B, C, ..., *). * is a wildcard */
	char stepping;

	/* Sub-stepping (0, 1, ..., *). * is a wildcard */
	char substepping;

	uint32_t offset;
	uint32_t reserved2;
} __packed;

struct intel_package_header {
	/* DMC container header length in dwords */
	unsigned char header_len;

	/* always value would be 0x01 */
	unsigned char header_ver;

	unsigned char reserved[10];

	/* Number of valid entries in the FWInfo array below */
	uint32_t num_entries;

	struct intel_fw_info fw_info[20];
} __packed;

struct intel_dmc_header {
	/* always value would be 0x40403E3E */
	uint32_t signature;

	/* DMC binary header length */
	unsigned char header_len;

	/* 0x01 */
	unsigned char header_ver;

	/* Reserved */
	uint16_t dmcc_ver;

	/* Major, Minor */
	uint32_t	project;

	/* Firmware program size (excluding header) in dwords */
	uint32_t	fw_size;

	/* Major Minor version */
	uint32_t fw_version;

	/* Number of valid MMIO cycles present. */
	uint32_t mmio_count;

	/* MMIO address */
	uint32_t mmioaddr[8];

	/* MMIO data */
	uint32_t mmiodata[8];

	/* FW filename  */
	unsigned char dfile[32];

	uint32_t reserved1[2];
} __packed;

struct stepping_info {
	char stepping;
	char substepping;
};

static const struct stepping_info skl_stepping_info[] = {
176 177
	{'A', '0'}, {'B', '0'}, {'C', '0'},
	{'D', '0'}, {'E', '0'}, {'F', '0'},
178 179
	{'G', '0'}, {'H', '0'}, {'I', '0'},
	{'J', '0'}, {'K', '0'}
180 181
};

J
Jani Nikula 已提交
182
static const struct stepping_info bxt_stepping_info[] = {
183 184 185 186
	{'A', '0'}, {'A', '1'}, {'A', '2'},
	{'B', '0'}, {'B', '1'}, {'B', '2'}
};

187 188 189 190
static const struct stepping_info no_stepping_info = { '*', '*' };

static const struct stepping_info *
intel_get_stepping_info(struct drm_i915_private *dev_priv)
191
{
192 193 194
	const struct stepping_info *si;
	unsigned int size;

195
	if (IS_SKYLAKE(dev_priv)) {
196 197
		size = ARRAY_SIZE(skl_stepping_info);
		si = skl_stepping_info;
198
	} else if (IS_BROXTON(dev_priv)) {
199 200 201
		size = ARRAY_SIZE(bxt_stepping_info);
		si = bxt_stepping_info;
	} else {
202
		size = 0;
203
	}
204

205 206
	if (INTEL_REVID(dev_priv) < size)
		return si + INTEL_REVID(dev_priv);
207

208
	return &no_stepping_info;
209 210
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
{
	uint32_t val, mask;

	mask = DC_STATE_DEBUG_MASK_MEMORY_UP;

	if (IS_BROXTON(dev_priv))
		mask |= DC_STATE_DEBUG_MASK_CORES;

	/* The below bit doesn't need to be cleared ever afterwards */
	val = I915_READ(DC_STATE_DEBUG);
	if ((val & mask) != mask) {
		val |= mask;
		I915_WRITE(DC_STATE_DEBUG, val);
		POSTING_READ(DC_STATE_DEBUG);
	}
}

229 230
/**
 * intel_csr_load_program() - write the firmware from memory to register.
231
 * @dev_priv: i915 drm device.
232 233 234 235 236
 *
 * CSR firmware is read from a .bin file and kept in internal memory one time.
 * Everytime display comes back from low power state this function is called to
 * copy the firmware from internal memory to registers.
 */
237
void intel_csr_load_program(struct drm_i915_private *dev_priv)
238
{
239
	u32 *payload = dev_priv->csr.dmc_payload;
240 241
	uint32_t i, fw_size;

242
	if (!IS_GEN9(dev_priv)) {
243
		DRM_ERROR("No CSR support available for this platform\n");
244
		return;
245 246
	}

247 248
	if (!dev_priv->csr.dmc_payload) {
		DRM_ERROR("Tried to program CSR with empty payload\n");
249
		return;
250
	}
251

252 253
	fw_size = dev_priv->csr.dmc_fw_size;
	for (i = 0; i < fw_size; i++)
254
		I915_WRITE(CSR_PROGRAM(i), payload[i]);
255 256 257

	for (i = 0; i < dev_priv->csr.mmio_count; i++) {
		I915_WRITE(dev_priv->csr.mmioaddr[i],
258
			   dev_priv->csr.mmiodata[i]);
259
	}
260 261

	dev_priv->csr.dc_state = 0;
262

263
	gen9_set_dc_state_debugmask(dev_priv);
264 265
}

266 267
static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
			      const struct firmware *fw)
268 269 270 271 272
{
	struct intel_css_header *css_header;
	struct intel_package_header *package_header;
	struct intel_dmc_header *dmc_header;
	struct intel_csr *csr = &dev_priv->csr;
273
	const struct stepping_info *si = intel_get_stepping_info(dev_priv);
274 275
	uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
	uint32_t i;
276
	uint32_t *dmc_payload;
277
	uint32_t required_version;
278

279
	if (!fw)
280
		return NULL;
281 282 283 284

	/* Extract CSS Header information*/
	css_header = (struct intel_css_header *)fw->data;
	if (sizeof(struct intel_css_header) !=
285
	    (css_header->header_len * 4)) {
286
		DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
287
			  (css_header->header_len * 4));
288
		return NULL;
289
	}
290 291 292

	csr->version = css_header->version;

293 294 295
	if (IS_GEMINILAKE(dev_priv)) {
		required_version = GLK_CSR_VERSION_REQUIRED;
	} else if (IS_KABYLAKE(dev_priv)) {
296
		required_version = KBL_CSR_VERSION_REQUIRED;
297
	} else if (IS_SKYLAKE(dev_priv)) {
298
		required_version = SKL_CSR_VERSION_REQUIRED;
299
	} else if (IS_BROXTON(dev_priv)) {
300
		required_version = BXT_CSR_VERSION_REQUIRED;
301 302
	} else {
		MISSING_CASE(INTEL_REVID(dev_priv));
303
		required_version = 0;
304 305
	}

306 307 308
	if (csr->version != required_version) {
		DRM_INFO("Refusing to load DMC firmware v%u.%u,"
			 " please use v%u.%u [" FIRMWARE_URL "].\n",
309 310
			 CSR_VERSION_MAJOR(csr->version),
			 CSR_VERSION_MINOR(csr->version),
311 312
			 CSR_VERSION_MAJOR(required_version),
			 CSR_VERSION_MINOR(required_version));
313
		return NULL;
314 315
	}

316 317 318 319
	readcount += sizeof(struct intel_css_header);

	/* Extract Package Header information*/
	package_header = (struct intel_package_header *)
320
		&fw->data[readcount];
321
	if (sizeof(struct intel_package_header) !=
322
	    (package_header->header_len * 4)) {
323
		DRM_ERROR("Firmware has wrong package header length %u bytes\n",
324
			  (package_header->header_len * 4));
325
		return NULL;
326 327 328 329 330 331
	}
	readcount += sizeof(struct intel_package_header);

	/* Search for dmc_offset to find firware binary. */
	for (i = 0; i < package_header->num_entries; i++) {
		if (package_header->fw_info[i].substepping == '*' &&
332
		    si->stepping == package_header->fw_info[i].stepping) {
333 334
			dmc_offset = package_header->fw_info[i].offset;
			break;
335 336
		} else if (si->stepping == package_header->fw_info[i].stepping &&
			   si->substepping == package_header->fw_info[i].substepping) {
337 338 339
			dmc_offset = package_header->fw_info[i].offset;
			break;
		} else if (package_header->fw_info[i].stepping == '*' &&
340
			   package_header->fw_info[i].substepping == '*')
341 342 343
			dmc_offset = package_header->fw_info[i].offset;
	}
	if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
344 345
		DRM_ERROR("Firmware not supported for %c stepping\n",
			  si->stepping);
346
		return NULL;
347 348 349 350 351 352 353
	}
	readcount += dmc_offset;

	/* Extract dmc_header information. */
	dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
	if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
		DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
354
			  (dmc_header->header_len));
355
		return NULL;
356 357 358 359 360 361
	}
	readcount += sizeof(struct intel_dmc_header);

	/* Cache the dmc header info. */
	if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
		DRM_ERROR("Firmware has wrong mmio count %u\n",
362
			  dmc_header->mmio_count);
363
		return NULL;
364 365 366
	}
	csr->mmio_count = dmc_header->mmio_count;
	for (i = 0; i < dmc_header->mmio_count; i++) {
367
		if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
368
		    dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
369
			DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
370
				  dmc_header->mmioaddr[i]);
371
			return NULL;
372
		}
373
		csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
374 375 376 377 378 379 380
		csr->mmiodata[i] = dmc_header->mmiodata[i];
	}

	/* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
	nbytes = dmc_header->fw_size * 4;
	if (nbytes > CSR_MAX_FW_SIZE) {
		DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
381
		return NULL;
382 383 384
	}
	csr->dmc_fw_size = dmc_header->fw_size;

385 386
	dmc_payload = kmalloc(nbytes, GFP_KERNEL);
	if (!dmc_payload) {
387
		DRM_ERROR("Memory allocation failed for dmc payload\n");
388
		return NULL;
389 390
	}

391
	return memcpy(dmc_payload, &fw->data[readcount], nbytes);
392 393
}

394
static void csr_load_work_fn(struct work_struct *work)
395
{
396 397
	struct drm_i915_private *dev_priv;
	struct intel_csr *csr;
398
	const struct firmware *fw = NULL;
399 400 401 402
	int ret;

	dev_priv = container_of(work, typeof(*dev_priv), csr.work);
	csr = &dev_priv->csr;
403

404
	ret = request_firmware(&fw, dev_priv->csr.fw_path,
405
			       &dev_priv->drm.pdev->dev);
406 407
	if (fw)
		dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
408 409

	if (dev_priv->csr.dmc_payload) {
410 411
		intel_csr_load_program(dev_priv);

412
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
413

414
		DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
415 416 417 418
			 dev_priv->csr.fw_path,
			 CSR_VERSION_MAJOR(csr->version),
			 CSR_VERSION_MINOR(csr->version));
	} else {
419
		dev_notice(dev_priv->drm.dev,
420 421 422
			   "Failed to load DMC firmware"
			   " [" FIRMWARE_URL "],"
			   " disabling runtime power management.\n");
423 424
	}

425 426 427
	release_firmware(fw);
}

428 429
/**
 * intel_csr_ucode_init() - initialize the firmware loading.
430
 * @dev_priv: i915 drm device.
431 432 433 434
 *
 * This function is called at the time of loading the display driver to read
 * firmware from a .bin file and copied into a internal memory.
 */
435
void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
436 437
{
	struct intel_csr *csr = &dev_priv->csr;
438 439

	INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
440

441
	if (!HAS_CSR(dev_priv))
442 443
		return;

444 445 446
	if (IS_GEMINILAKE(dev_priv))
		csr->fw_path = I915_CSR_GLK;
	else if (IS_KABYLAKE(dev_priv))
447 448
		csr->fw_path = I915_CSR_KBL;
	else if (IS_SKYLAKE(dev_priv))
449
		csr->fw_path = I915_CSR_SKL;
450 451
	else if (IS_BROXTON(dev_priv))
		csr->fw_path = I915_CSR_BXT;
452 453 454 455 456
	else {
		DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
		return;
	}

457 458
	DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);

459 460 461 462
	/*
	 * Obtain a runtime pm reference, until CSR is loaded,
	 * to avoid entering runtime-suspend.
	 */
463
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
464

465
	schedule_work(&dev_priv->csr.work);
466 467
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
/**
 * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
 * @dev_priv: i915 drm device
 *
 * Prepare the DMC firmware before entering system suspend. This includes
 * flushing pending work items and releasing any resources acquired during
 * init.
 */
void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
{
	if (!HAS_CSR(dev_priv))
		return;

	flush_work(&dev_priv->csr.work);

	/* Drop the reference held in case DMC isn't loaded. */
	if (!dev_priv->csr.dmc_payload)
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
}

/**
 * intel_csr_ucode_resume() - init CSR firmware during system resume
 * @dev_priv: i915 drm device
 *
 * Reinitialize the DMC firmware during system resume, reacquiring any
 * resources released in intel_csr_ucode_suspend().
 */
void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
{
	if (!HAS_CSR(dev_priv))
		return;

	/*
	 * Reacquire the reference to keep RPM disabled in case DMC isn't
	 * loaded.
	 */
	if (!dev_priv->csr.dmc_payload)
		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
}

508 509
/**
 * intel_csr_ucode_fini() - unload the CSR firmware.
510
 * @dev_priv: i915 drm device.
511
 *
512
 * Firmmware unloading includes freeing the internal memory and reset the
513 514
 * firmware loading status.
 */
515
void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
516
{
517
	if (!HAS_CSR(dev_priv))
518 519
		return;

520
	intel_csr_ucode_suspend(dev_priv);
521

522 523
	kfree(dev_priv->csr.dmc_payload);
}