processor.h 9.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *  S390 version
3
 *    Copyright IBM Corp. 1999
L
Linus Torvalds 已提交
4 5 6 7 8 9 10 11 12 13
 *    Author(s): Hartmut Penner (hp@de.ibm.com),
 *               Martin Schwidefsky (schwidefsky@de.ibm.com)
 *
 *  Derived from "include/asm-i386/processor.h"
 *    Copyright (C) 1994, Linus Torvalds
 */

#ifndef __ASM_S390_PROCESSOR_H
#define __ASM_S390_PROCESSOR_H

14 15
#define CIF_MCCK_PENDING	0	/* machine check handling is pending */
#define CIF_ASCE		1	/* user asce needs fixup / uaccess */
16
#define CIF_NOHZ_DELAY		2	/* delay HZ disable for a tick */
17
#define CIF_FPU			3	/* restore vector registers */
18
#define CIF_IGNORE_IRQ		4	/* ignore interrupt (for udelay) */
19 20 21

#define _CIF_MCCK_PENDING	(1<<CIF_MCCK_PENDING)
#define _CIF_ASCE		(1<<CIF_ASCE)
22
#define _CIF_NOHZ_DELAY		(1<<CIF_NOHZ_DELAY)
23
#define _CIF_FPU		(1<<CIF_FPU)
24
#define _CIF_IGNORE_IRQ		(1<<CIF_IGNORE_IRQ)
25

26 27
#ifndef __ASSEMBLY__

28
#include <linux/linkage.h>
29
#include <linux/irqflags.h>
30
#include <asm/cpu.h>
31
#include <asm/page.h>
L
Linus Torvalds 已提交
32
#include <asm/ptrace.h>
33
#include <asm/setup.h>
34
#include <asm/runtime_instr.h>
35
#include <asm/fpu-internal.h>
L
Linus Torvalds 已提交
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
static inline void set_cpu_flag(int flag)
{
	S390_lowcore.cpu_flags |= (1U << flag);
}

static inline void clear_cpu_flag(int flag)
{
	S390_lowcore.cpu_flags &= ~(1U << flag);
}

static inline int test_cpu_flag(int flag)
{
	return !!(S390_lowcore.cpu_flags & (1U << flag));
}

52 53
#define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)

L
Linus Torvalds 已提交
54 55 56 57
/*
 * Default implementation of macro that returns current
 * instruction pointer ("program counter").
 */
58
#define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
L
Linus Torvalds 已提交
59

60
static inline void get_cpu_id(struct cpuid *ptr)
61
{
62
	asm volatile("stidp %0" : "=Q" (*ptr));
63 64
}

65
extern void s390_adjust_jiffies(void);
66 67
extern const struct seq_operations cpuinfo_op;
extern int sysctl_ieee_emulation_warnings;
68
extern void execve_tail(void);
L
Linus Torvalds 已提交
69 70

/*
71
 * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
L
Linus Torvalds 已提交
72 73
 */

74
#define TASK_SIZE_OF(tsk)	((tsk)->mm->context.asce_limit)
75 76 77
#define TASK_UNMAPPED_BASE	(test_thread_flag(TIF_31BIT) ? \
					(1UL << 30) : (1UL << 41))
#define TASK_SIZE		TASK_SIZE_OF(current)
78
#define TASK_MAX_SIZE		(1UL << 53)
L
Linus Torvalds 已提交
79

M
Martin Schwidefsky 已提交
80 81
#define STACK_TOP		(1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
#define STACK_TOP_MAX		(1UL << 42)
82

L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90 91 92
#define HAVE_ARCH_PICK_MMAP_LAYOUT

typedef struct {
        __u32 ar4;
} mm_segment_t;

/*
 * Thread structure
 */
struct thread_struct {
93
	struct fpu fpu;			/* FP and VX register save area */
L
Linus Torvalds 已提交
94 95 96
	unsigned int  acrs[NUM_ACRS];
        unsigned long ksp;              /* kernel stack pointer             */
	mm_segment_t mm_segment;
97
	unsigned long gmap_addr;	/* address of last gmap fault. */
98
	unsigned int gmap_pfault;	/* signal of a pending guest pfault */
M
Martin Schwidefsky 已提交
99 100
	struct per_regs per_user;	/* User specified PER registers */
	struct per_event per_event;	/* Cause of the last PER trap */
101
	unsigned long per_flags;	/* Flags to control debug behavior */
L
Linus Torvalds 已提交
102 103
        /* pfault_wait is used to block the process on a pfault event */
	unsigned long pfault_wait;
104
	struct list_head list;
105 106 107
	/* cpu runtime instrumentation */
	struct runtime_instr_cb *ri_cb;
	int ri_signum;
108
	unsigned char trap_tdb[256];	/* Transaction abort diagnose block */
L
Linus Torvalds 已提交
109 110
};

111 112 113 114 115 116 117 118 119
/* Flag to disable transactions. */
#define PER_FLAG_NO_TE			1UL
/* Flag to enable random transaction aborts. */
#define PER_FLAG_TE_ABORT_RAND		2UL
/* Flag to specify random transaction abort mode:
 * - abort each transaction at a random instruction before TEND if set.
 * - abort random transactions at a random instruction if cleared.
 */
#define PER_FLAG_TE_ABORT_RAND_TEND	4UL
120

L
Linus Torvalds 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
typedef struct thread_struct thread_struct;

/*
 * Stack layout of a C stack frame.
 */
#ifndef __PACK_STACK
struct stack_frame {
	unsigned long back_chain;
	unsigned long empty1[5];
	unsigned long gprs[10];
	unsigned int  empty2[8];
};
#else
struct stack_frame {
	unsigned long empty1[5];
	unsigned int  empty2[8];
	unsigned long gprs[10];
	unsigned long back_chain;
};
#endif

#define ARCH_MIN_TASKALIGN	8

144
extern __vector128 init_task_fpu_regs[__NUM_VXRS];
145 146
#define INIT_THREAD {							\
	.ksp = sizeof(init_stack) + (unsigned long) &init_stack,	\
147
	.fpu.regs = (void *)&init_task_fpu_regs,			\
148
}
L
Linus Torvalds 已提交
149 150 151 152

/*
 * Do necessary setup to start up a new thread.
 */
153
#define start_thread(regs, new_psw, new_stackp) do {			\
154
	regs->psw.mask	= PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA;	\
155 156
	regs->psw.addr	= new_psw | PSW_ADDR_AMODE;			\
	regs->gprs[15]	= new_stackp;					\
157
	execve_tail();							\
158 159
} while (0)

160
#define start_thread31(regs, new_psw, new_stackp) do {			\
161
	regs->psw.mask	= PSW_USER_BITS | PSW_MASK_BA;			\
162 163 164
	regs->psw.addr	= new_psw | PSW_ADDR_AMODE;			\
	regs->gprs[15]	= new_stackp;					\
	crst_table_downgrade(current->mm, 1UL << 31);			\
165
	execve_tail();							\
L
Linus Torvalds 已提交
166 167 168 169 170
} while (0)

/* Forward declaration, a strange C thing */
struct task_struct;
struct mm_struct;
171
struct seq_file;
L
Linus Torvalds 已提交
172

H
Heiko Carstens 已提交
173
void show_cacheinfo(struct seq_file *m);
174

L
Linus Torvalds 已提交
175 176 177 178 179 180 181 182 183
/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

/*
 * Return saved PC of a blocked thread.
 */
extern unsigned long thread_saved_pc(struct task_struct *t);

unsigned long get_wchan(struct task_struct *p);
A
Al Viro 已提交
184
#define task_pt_regs(tsk) ((struct pt_regs *) \
A
Al Viro 已提交
185
        (task_stack_page(tsk) + THREAD_SIZE) - 1)
A
Al Viro 已提交
186 187
#define KSTK_EIP(tsk)	(task_pt_regs(tsk)->psw.addr)
#define KSTK_ESP(tsk)	(task_pt_regs(tsk)->gprs[15])
L
Linus Torvalds 已提交
188

189 190 191
/* Has task runtime instrumentation enabled ? */
#define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)

192 193 194 195 196 197 198 199
static inline unsigned short stap(void)
{
	unsigned short cpu_address;

	asm volatile("stap %0" : "=m" (cpu_address));
	return cpu_address;
}

L
Linus Torvalds 已提交
200 201 202
/*
 * Give up the time slice of the virtual PU.
 */
203
void cpu_relax(void);
L
Linus Torvalds 已提交
204

205
#define cpu_relax_lowlatency()  barrier()
206

H
Heiko Carstens 已提交
207 208 209 210 211
static inline void psw_set_key(unsigned int key)
{
	asm volatile("spka 0(%0)" : : "d" (key));
}

212 213 214 215 216
/*
 * Set PSW to specified value.
 */
static inline void __load_psw(psw_t psw)
{
217
	asm volatile("lpswe %0" : : "Q" (psw) : "cc");
218 219
}

L
Linus Torvalds 已提交
220 221 222 223 224 225 226 227
/*
 * Set PSW mask to specified value, while leaving the
 * PSW addr pointing to the next instruction.
 */
static inline void __load_psw_mask (unsigned long mask)
{
	unsigned long addr;
	psw_t psw;
228

L
Linus Torvalds 已提交
229 230
	psw.mask = mask;

231 232
	asm volatile(
		"	larl	%0,1f\n"
233 234
		"	stg	%0,%O1+8(%R1)\n"
		"	lpswe	%1\n"
L
Linus Torvalds 已提交
235
		"1:"
236
		: "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
L
Linus Torvalds 已提交
237
}
238

239 240 241 242 243 244 245 246 247 248 249
/*
 * Extract current PSW mask
 */
static inline unsigned long __extract_psw(void)
{
	unsigned int reg1, reg2;

	asm volatile("epsw %0,%1" : "=d" (reg1), "=a" (reg2));
	return (((unsigned long) reg1) << 32) | ((unsigned long) reg2);
}

250 251 252 253 254 255 256 257 258 259 260 261
/*
 * Rewind PSW instruction address by specified number of bytes.
 */
static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
{
	unsigned long mask;

	mask = (psw.mask & PSW_MASK_EA) ? -1UL :
	       (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
					  (1UL << 24) - 1;
	return (psw.addr - ilc) & mask;
}
262 263 264 265 266 267

/*
 * Function to stop a processor until the next interrupt occurs
 */
void enabled_wait(void);

L
Linus Torvalds 已提交
268 269 270
/*
 * Function to drop a processor into disabled wait state
 */
271
static inline void __noreturn disabled_wait(unsigned long code)
L
Linus Torvalds 已提交
272 273
{
        unsigned long ctl_buf;
274
        psw_t dw_psw;
L
Linus Torvalds 已提交
275

276
	dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
277
        dw_psw.addr = code;
L
Linus Torvalds 已提交
278 279 280 281
        /* 
         * Store status and then load disabled wait psw,
         * the processor is dead afterwards
         */
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	asm volatile(
		"	stctg	0,0,0(%2)\n"
		"	ni	4(%2),0xef\n"	/* switch off protection */
		"	lctlg	0,0,0(%2)\n"
		"	lghi	1,0x1000\n"
		"	stpt	0x328(1)\n"	/* store timer */
		"	stckc	0x330(1)\n"	/* store clock comparator */
		"	stpx	0x318(1)\n"	/* store prefix register */
		"	stam	0,15,0x340(1)\n"/* store access registers */
		"	stfpc	0x31c(1)\n"	/* store fpu control */
		"	std	0,0x200(1)\n"	/* store f0 */
		"	std	1,0x208(1)\n"	/* store f1 */
		"	std	2,0x210(1)\n"	/* store f2 */
		"	std	3,0x218(1)\n"	/* store f3 */
		"	std	4,0x220(1)\n"	/* store f4 */
		"	std	5,0x228(1)\n"	/* store f5 */
		"	std	6,0x230(1)\n"	/* store f6 */
		"	std	7,0x238(1)\n"	/* store f7 */
		"	std	8,0x240(1)\n"	/* store f8 */
		"	std	9,0x248(1)\n"	/* store f9 */
		"	std	10,0x250(1)\n"	/* store f10 */
		"	std	11,0x258(1)\n"	/* store f11 */
		"	std	12,0x260(1)\n"	/* store f12 */
		"	std	13,0x268(1)\n"	/* store f13 */
		"	std	14,0x270(1)\n"	/* store f14 */
		"	std	15,0x278(1)\n"	/* store f15 */
		"	stmg	0,15,0x280(1)\n"/* store general registers */
		"	stctg	0,15,0x380(1)\n"/* store control registers */
		"	oi	0x384(1),0x10\n"/* fake protection bit */
		"	lpswe	0(%1)"
		: "=m" (ctl_buf)
313
		: "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
314
	while (1);
L
Linus Torvalds 已提交
315 316
}

317 318 319 320 321 322 323 324 325 326 327
/*
 * Use to set psw mask except for the first byte which
 * won't be changed by this function.
 */
static inline void
__set_psw_mask(unsigned long mask)
{
	__load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
}

#define local_mcck_enable() \
328
	__set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT | PSW_MASK_MCHECK)
329
#define local_mcck_disable() \
330
	__set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT)
331

332 333 334 335 336 337 338 339 340 341 342 343
/*
 * Basic Machine Check/Program Check Handler.
 */

extern void s390_base_mcck_handler(void);
extern void s390_base_pgm_handler(void);
extern void s390_base_ext_handler(void);

extern void (*s390_base_mcck_handler_fn)(void);
extern void (*s390_base_pgm_handler_fn)(void);
extern void (*s390_base_ext_handler_fn)(void);

344 345
#define ARCH_LOW_ADDRESS_LIMIT	0x7fffffffUL

346 347 348 349 350 351 352 353 354 355
extern int memcpy_real(void *, void *, size_t);
extern void memcpy_absolute(void *, void *, size_t);

#define mem_assign_absolute(dest, val) {			\
	__typeof__(dest) __tmp = (val);				\
								\
	BUILD_BUG_ON(sizeof(__tmp) != sizeof(val));		\
	memcpy_absolute(&(dest), &__tmp, sizeof(__tmp));	\
}

356 357 358
#endif /* __ASSEMBLY__ */

#endif /* __ASM_S390_PROCESSOR_H */