intel_audio.c 29.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#include <linux/kernel.h>
I
Imre Deak 已提交
25 26
#include <linux/component.h>
#include <drm/i915_component.h>
27
#include <drm/intel_lpe_audio.h>
I
Imre Deak 已提交
28
#include "intel_drv.h"
29 30 31 32 33

#include <drm/drmP.h>
#include <drm/drm_edid.h>
#include "i915_drv.h"

34 35 36 37 38 39 40 41 42 43 44
/**
 * DOC: High Definition Audio over HDMI and Display Port
 *
 * The graphics and audio drivers together support High Definition Audio over
 * HDMI and Display Port. The audio programming sequences are divided into audio
 * codec and controller enable and disable sequences. The graphics driver
 * handles the audio codec sequences, while the audio driver handles the audio
 * controller sequences.
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port. The enable sequences may only be performed after enabling the
45 46
 * transcoder and port, and after completed link training. Therefore the audio
 * enable/disable sequences are part of the modeset sequence.
47 48 49 50 51 52 53
 *
 * The codec and controller sequences could be done either parallel or serial,
 * but generally the ELDV/PD change in the codec sequence indicates to the audio
 * driver that the controller sequence should start. Indeed, most of the
 * co-operation between the graphics and audio drivers is handled via audio
 * related registers. (The notable exception is the power management, not
 * covered here.)
54
 *
55 56
 * The struct &i915_audio_component is used to interact between the graphics
 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
57
 * defined in graphics driver and called in audio driver. The
58
 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
59 60
 */

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
/* DP N/M table */
#define LC_540M	540000
#define LC_270M	270000
#define LC_162M	162000

struct dp_aud_n_m {
	int sample_rate;
	int clock;
	u16 m;
	u16 n;
};

/* Values according to DP 1.4 Table 2-104 */
static const struct dp_aud_n_m dp_aud_n_m[] = {
	{ 32000, LC_162M, 1024, 10125 },
	{ 44100, LC_162M, 784, 5625 },
	{ 48000, LC_162M, 512, 3375 },
	{ 64000, LC_162M, 2048, 10125 },
	{ 88200, LC_162M, 1568, 5625 },
	{ 96000, LC_162M, 1024, 3375 },
	{ 128000, LC_162M, 4096, 10125 },
	{ 176400, LC_162M, 3136, 5625 },
	{ 192000, LC_162M, 2048, 3375 },
	{ 32000, LC_270M, 1024, 16875 },
	{ 44100, LC_270M, 784, 9375 },
	{ 48000, LC_270M, 512, 5625 },
	{ 64000, LC_270M, 2048, 16875 },
	{ 88200, LC_270M, 1568, 9375 },
	{ 96000, LC_270M, 1024, 5625 },
	{ 128000, LC_270M, 4096, 16875 },
	{ 176400, LC_270M, 3136, 9375 },
	{ 192000, LC_270M, 2048, 5625 },
	{ 32000, LC_540M, 1024, 33750 },
	{ 44100, LC_540M, 784, 18750 },
	{ 48000, LC_540M, 512, 11250 },
	{ 64000, LC_540M, 2048, 33750 },
	{ 88200, LC_540M, 1568, 18750 },
	{ 96000, LC_540M, 1024, 11250 },
	{ 128000, LC_540M, 4096, 33750 },
	{ 176400, LC_540M, 3136, 18750 },
	{ 192000, LC_540M, 2048, 11250 },
};

static const struct dp_aud_n_m *
audio_config_dp_get_n_m(struct intel_crtc *intel_crtc, int rate)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) {
		if (rate == dp_aud_n_m[i].sample_rate &&
		    intel_crtc->config->port_clock == dp_aud_n_m[i].clock)
			return &dp_aud_n_m[i];
	}

	return NULL;
}

118
static const struct {
119 120 121
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
122
	{ 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
123 124
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
125
	{ 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
126
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
127 128
	{ 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
129
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
130
	{ 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
131 132 133
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

134 135
/* HDMI N/CTS table */
#define TMDS_297M 297000
136
#define TMDS_296M 296703
137 138 139 140 141
static const struct {
	int sample_rate;
	int clock;
	int n;
	int cts;
142
} hdmi_aud_ncts[] = {
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	{ 44100, TMDS_296M, 4459, 234375 },
	{ 44100, TMDS_297M, 4704, 247500 },
	{ 48000, TMDS_296M, 5824, 281250 },
	{ 48000, TMDS_297M, 5120, 247500 },
	{ 32000, TMDS_296M, 5824, 421875 },
	{ 32000, TMDS_297M, 3072, 222750 },
	{ 88200, TMDS_296M, 8918, 234375 },
	{ 88200, TMDS_297M, 9408, 247500 },
	{ 96000, TMDS_296M, 11648, 281250 },
	{ 96000, TMDS_297M, 10240, 247500 },
	{ 176400, TMDS_296M, 17836, 234375 },
	{ 176400, TMDS_297M, 18816, 247500 },
	{ 192000, TMDS_296M, 23296, 281250 },
	{ 192000, TMDS_297M, 20480, 247500 },
};

159
/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
160
static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
161 162 163 164
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
165
		if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
166 167 168 169
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
170
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
171
			      adjusted_mode->crtc_clock);
172 173 174 175 176 177 178 179 180 181
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

182 183
static int audio_config_hdmi_get_n(const struct drm_display_mode *adjusted_mode,
				   int rate)
184 185 186
{
	int i;

187 188 189 190
	for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) {
		if (rate == hdmi_aud_ncts[i].sample_rate &&
		    adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) {
			return hdmi_aud_ncts[i].n;
191 192 193 194 195
		}
	}
	return 0;
}

196
static bool intel_eld_uptodate(struct drm_connector *connector,
197 198 199
			       i915_reg_t reg_eldv, uint32_t bits_eldv,
			       i915_reg_t reg_elda, uint32_t bits_elda,
			       i915_reg_t reg_edid)
200
{
201
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
202
	uint8_t *eld = connector->eld;
203 204
	uint32_t tmp;
	int i;
205

206 207
	tmp = I915_READ(reg_eldv);
	tmp &= bits_eldv;
208

209
	if (!tmp)
210 211
		return false;

212 213 214
	tmp = I915_READ(reg_elda);
	tmp &= ~bits_elda;
	I915_WRITE(reg_elda, tmp);
215

216
	for (i = 0; i < drm_eld_size(eld) / 4; i++)
217 218 219 220 221 222
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

223 224
static void g4x_audio_codec_disable(struct intel_encoder *encoder)
{
225
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	uint32_t eldv, tmp;

	DRM_DEBUG_KMS("Disable audio codec\n");

	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	/* Invalidate ELD */
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp &= ~eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
}

242 243
static void g4x_audio_codec_enable(struct drm_connector *connector,
				   struct intel_encoder *encoder,
244
				   const struct drm_display_mode *adjusted_mode)
245
{
246
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
247 248
	uint8_t *eld = connector->eld;
	uint32_t eldv;
249 250
	uint32_t tmp;
	int len, i;
251

252 253
	DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);

254 255
	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
256 257 258 259 260 261
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
262
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
263 264 265
			       G4X_HDMIW_HDMIEDID))
		return;

266
	tmp = I915_READ(G4X_AUD_CNTL_ST);
267
	tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
268 269
	len = (tmp >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
270

271
	len = min(drm_eld_size(eld) / 4, len);
272 273 274 275
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

276 277 278
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
279 280
}

281 282 283 284 285
static void
hsw_dp_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			   const struct drm_display_mode *adjusted_mode)
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
286 287 288
	struct i915_audio_component *acomp = dev_priv->audio_component;
	int rate = acomp ? acomp->aud_sample_rate[port] : 0;
	const struct dp_aud_n_m *nm = audio_config_dp_get_n_m(intel_crtc, rate);
289 290 291
	enum pipe pipe = intel_crtc->pipe;
	u32 tmp;

292 293 294 295 296
	if (nm)
		DRM_DEBUG_KMS("using Maud %u, Naud %u\n", nm->m, nm->n);
	else
		DRM_DEBUG_KMS("using automatic Maud, Naud\n");

297 298 299 300 301 302
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp |= AUD_CONFIG_N_VALUE_INDEX;

303 304 305 306 307 308
	if (nm) {
		tmp &= ~AUD_CONFIG_N_MASK;
		tmp |= AUD_CONFIG_N(nm->n);
		tmp |= AUD_CONFIG_N_PROG_ENABLE;
	}

309
	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
310 311 312 313 314 315 316 317 318 319 320 321 322

	tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
	tmp &= ~AUD_CONFIG_M_MASK;
	tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
	tmp &= ~AUD_M_CTS_M_PROG_ENABLE;

	if (nm) {
		tmp |= nm->m;
		tmp |= AUD_M_CTS_M_VALUE_INDEX;
		tmp |= AUD_M_CTS_M_PROG_ENABLE;
	}

	I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
323 324 325 326 327
}

static void
hsw_hdmi_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			     const struct drm_display_mode *adjusted_mode)
328 329 330
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
	struct i915_audio_component *acomp = dev_priv->audio_component;
331
	int rate = acomp ? acomp->aud_sample_rate[port] : 0;
332
	enum pipe pipe = intel_crtc->pipe;
333
	int n;
334 335 336 337 338 339
	u32 tmp;

	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
340 341
	tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);

342 343 344 345 346 347 348 349 350
	n = audio_config_hdmi_get_n(adjusted_mode, rate);
	if (n != 0) {
		DRM_DEBUG_KMS("using N %d\n", n);

		tmp &= ~AUD_CONFIG_N_MASK;
		tmp |= AUD_CONFIG_N(n);
		tmp |= AUD_CONFIG_N_PROG_ENABLE;
	} else {
		DRM_DEBUG_KMS("using automatic N\n");
351 352 353
	}

	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
354

355 356 357 358
	/*
	 * Let's disable "Enable CTS or M Prog bit"
	 * and let HW calculate the value
	 */
359
	tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
360
	tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
361 362
	tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
	I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
363 364
}

365 366 367 368 369 370 371 372 373 374
static void
hsw_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			const struct drm_display_mode *adjusted_mode)
{
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
		hsw_dp_audio_config_update(intel_crtc, port, adjusted_mode);
	else
		hsw_hdmi_audio_config_update(intel_crtc, port, adjusted_mode);
}

375 376
static void hsw_audio_codec_disable(struct intel_encoder *encoder)
{
377
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
378 379
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = intel_crtc->pipe;
380 381
	uint32_t tmp;

382 383
	DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));

384 385
	mutex_lock(&dev_priv->av_mutex);

386 387 388 389 390 391
	/* Disable timestamps */
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
392
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
393 394 395 396
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(HSW_AUD_CFG(pipe), tmp);

	/* Invalidate ELD */
397
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
398
	tmp &= ~AUDIO_ELD_VALID(pipe);
399
	tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
400
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
401 402

	mutex_unlock(&dev_priv->av_mutex);
403 404 405
}

static void hsw_audio_codec_enable(struct drm_connector *connector,
406
				   struct intel_encoder *intel_encoder,
407
				   const struct drm_display_mode *adjusted_mode)
408
{
409
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
410
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
411
	enum pipe pipe = intel_crtc->pipe;
412
	enum port port = intel_encoder->port;
413
	const uint8_t *eld = connector->eld;
414 415
	uint32_t tmp;
	int len, i;
416

417
	DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
418
		      pipe_name(pipe), drm_eld_size(eld));
419

420 421
	mutex_lock(&dev_priv->av_mutex);

422 423
	/* Enable audio presence detect, invalidate ELD */
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
424 425
	tmp |= AUDIO_OUTPUT_ENABLE(pipe);
	tmp &= ~AUDIO_ELD_VALID(pipe);
426
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
427

428 429 430 431 432 433
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
434

435 436
	/* Reset ELD write address */
	tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
437
	tmp &= ~IBX_ELD_ADDRESS_MASK;
438
	I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
439

440
	/* Up to 84 bytes of hw ELD buffer */
441 442
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
443
		I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
444

445
	/* ELD valid */
446
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
447
	tmp |= AUDIO_ELD_VALID(pipe);
448
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
449 450

	/* Enable timestamps */
451
	hsw_audio_config_update(intel_crtc, port, adjusted_mode);
452 453

	mutex_unlock(&dev_priv->av_mutex);
454 455
}

456
static void ilk_audio_codec_disable(struct intel_encoder *intel_encoder)
457
{
458 459
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
460
	enum pipe pipe = intel_crtc->pipe;
461
	enum port port = intel_encoder->port;
462
	uint32_t tmp, eldv;
463
	i915_reg_t aud_config, aud_cntrl_st2;
464 465 466 467

	DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
		      port_name(port), pipe_name(pipe));

468 469 470
	if (WARN_ON(port == PORT_A))
		return;

471
	if (HAS_PCH_IBX(dev_priv)) {
472 473
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
474
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
475 476 477 478 479 480 481 482 483 484 485 486 487
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

	/* Disable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
488
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
489 490 491
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(aud_config, tmp);

492
	eldv = IBX_ELD_VALID(port);
493 494 495 496 497 498 499

	/* Invalidate ELD */
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
}

500
static void ilk_audio_codec_enable(struct drm_connector *connector,
501
				   struct intel_encoder *intel_encoder,
502
				   const struct drm_display_mode *adjusted_mode)
503
{
504
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
505
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
506
	enum pipe pipe = intel_crtc->pipe;
507
	enum port port = intel_encoder->port;
508
	uint8_t *eld = connector->eld;
509
	uint32_t tmp, eldv;
510
	int len, i;
511
	i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
512 513

	DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
514
		      port_name(port), pipe_name(pipe), drm_eld_size(eld));
515

516 517 518
	if (WARN_ON(port == PORT_A))
		return;

519 520 521 522 523 524
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
525

526
	if (HAS_PCH_IBX(dev_priv)) {
527 528 529 530
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
531 532
	} else if (IS_VALLEYVIEW(dev_priv) ||
		   IS_CHERRYVIEW(dev_priv)) {
533 534 535 536 537 538 539 540 541 542 543
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

544
	eldv = IBX_ELD_VALID(port);
545

546
	/* Invalidate ELD */
547 548 549
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
550

551
	/* Reset ELD write address */
552
	tmp = I915_READ(aud_cntl_st);
553
	tmp &= ~IBX_ELD_ADDRESS_MASK;
554
	I915_WRITE(aud_cntl_st, tmp);
555

556
	/* Up to 84 bytes of hw ELD buffer */
557 558
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
559 560
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

561
	/* ELD valid */
562 563 564
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
565 566 567 568 569 570

	/* Enable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
571
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
572 573
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	else
574
		tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
575
	I915_WRITE(aud_config, tmp);
576 577
}

578 579 580
/**
 * intel_audio_codec_enable - Enable the audio codec for HD audio
 * @intel_encoder: encoder on which to enable audio
581 582
 * @crtc_state: pointer to the current crtc state.
 * @conn_state: pointer to the current connector state.
583 584 585 586
 *
 * The enable sequences may only be performed after enabling the transcoder and
 * port, and after completed link training.
 */
587 588 589
void intel_audio_codec_enable(struct intel_encoder *intel_encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state)
590
{
591
	struct drm_encoder *encoder = &intel_encoder->base;
592
	const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
593
	struct drm_connector *connector;
594
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
595
	struct i915_audio_component *acomp = dev_priv->audio_component;
596
	enum port port = intel_encoder->port;
597
	enum pipe pipe = to_intel_crtc(crtc_state->base.crtc)->pipe;
598

599 600
	connector = conn_state->connector;
	if (!connector || !connector->eld[0])
601 602 603 604 605 606 607 608
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 connector->name,
			 connector->encoder->base.id,
			 connector->encoder->name);

609
	connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
610

611
	if (dev_priv->display.audio_codec_enable)
612 613
		dev_priv->display.audio_codec_enable(connector, intel_encoder,
						     adjusted_mode);
614

615
	mutex_lock(&dev_priv->av_mutex);
616
	intel_encoder->audio_connector = connector;
617

618
	/* referred in audio callbacks */
619
	dev_priv->av_enc_map[pipe] = intel_encoder;
620 621
	mutex_unlock(&dev_priv->av_mutex);

622 623 624 625
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		/* audio drivers expect pipe = -1 to indicate Non-MST cases */
		if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
			pipe = -1;
626 627
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
628 629
	}

630
	intel_lpe_audio_notify(dev_priv, pipe, port, connector->eld,
631 632
			       crtc_state->port_clock,
			       intel_encoder->type == INTEL_OUTPUT_DP);
633 634 635 636
}

/**
 * intel_audio_codec_disable - Disable the audio codec for HD audio
637
 * @intel_encoder: encoder on which to disable audio
638 639 640 641
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port.
 */
642
void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
643
{
644
	struct drm_encoder *encoder = &intel_encoder->base;
645
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
646
	struct i915_audio_component *acomp = dev_priv->audio_component;
647
	enum port port = intel_encoder->port;
648 649
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
	enum pipe pipe = crtc->pipe;
650 651

	if (dev_priv->display.audio_codec_disable)
652 653
		dev_priv->display.audio_codec_disable(intel_encoder);

654
	mutex_lock(&dev_priv->av_mutex);
655
	intel_encoder->audio_connector = NULL;
656
	dev_priv->av_enc_map[pipe] = NULL;
657 658
	mutex_unlock(&dev_priv->av_mutex);

659 660 661 662
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		/* audio drivers expect pipe = -1 to indicate Non-MST cases */
		if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
			pipe = -1;
663 664
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
665
	}
666

667
	intel_lpe_audio_notify(dev_priv, pipe, port, NULL, 0, false);
668 669 670
}

/**
671 672
 * intel_init_audio_hooks - Set up chip specific audio hooks
 * @dev_priv: device private
673
 */
674
void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
675
{
676
	if (IS_G4X(dev_priv)) {
677
		dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
678
		dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
679
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
680
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
681
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
682
	} else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) {
683 684
		dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
		dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
685
	} else if (HAS_PCH_SPLIT(dev_priv)) {
686
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
687
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
688
	}
689
}
I
Imre Deak 已提交
690

691
static void i915_audio_component_get_power(struct device *kdev)
I
Imre Deak 已提交
692
{
693
	intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
694 695
}

696
static void i915_audio_component_put_power(struct device *kdev)
I
Imre Deak 已提交
697
{
698
	intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
699 700
}

701
static void i915_audio_component_codec_wake_override(struct device *kdev,
702 703
						     bool enable)
{
704
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
705 706
	u32 tmp;

707
	if (!IS_GEN9_BC(dev_priv))
708 709
		return;

710
	i915_audio_component_get_power(kdev);
711

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	/*
	 * Enable/disable generating the codec wake signal, overriding the
	 * internal logic to generate the codec wake to controller.
	 */
	tmp = I915_READ(HSW_AUD_CHICKENBIT);
	tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
	I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
	usleep_range(1000, 1500);

	if (enable) {
		tmp = I915_READ(HSW_AUD_CHICKENBIT);
		tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
		I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
		usleep_range(1000, 1500);
	}
727

728
	i915_audio_component_put_power(kdev);
729 730
}

I
Imre Deak 已提交
731
/* Get CDCLK in kHz  */
732
static int i915_audio_component_get_cdclk_freq(struct device *kdev)
I
Imre Deak 已提交
733
{
734
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
I
Imre Deak 已提交
735 736 737 738

	if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
		return -ENODEV;

739
	return dev_priv->cdclk.hw.cdclk;
I
Imre Deak 已提交
740 741
}

742 743 744 745 746 747 748 749 750 751
/*
 * get the intel_encoder according to the parameter port and pipe
 * intel_encoder is saved by the index of pipe
 * MST & (pipe >= 0): return the av_enc_map[pipe],
 *   when port is matched
 * MST & (pipe < 0): this is invalid
 * Non-MST & (pipe >= 0): only pipe = 0 (the first device entry)
 *   will get the right intel_encoder with port matched
 * Non-MST & (pipe < 0): get the right intel_encoder with port matched
 */
752 753 754
static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
					       int port, int pipe)
{
755
	struct intel_encoder *encoder;
756 757 758 759 760

	if (WARN_ON(pipe >= I915_MAX_PIPES))
		return NULL;

	/* MST */
761 762 763 764 765 766 767 768 769 770 771
	if (pipe >= 0) {
		encoder = dev_priv->av_enc_map[pipe];
		/*
		 * when bootup, audio driver may not know it is
		 * MST or not. So it will poll all the port & pipe
		 * combinations
		 */
		if (encoder != NULL && encoder->port == port &&
		    encoder->type == INTEL_OUTPUT_DP_MST)
			return encoder;
	}
772 773

	/* Non-MST */
774 775
	if (pipe > 0)
		return NULL;
776

777
	for_each_pipe(dev_priv, pipe) {
778 779 780 781
		encoder = dev_priv->av_enc_map[pipe];
		if (encoder == NULL)
			continue;

782 783 784
		if (encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

785 786 787 788 789 790 791 792 793
		if (port == encoder->port)
			return encoder;
	}

	return NULL;
}

static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
						int pipe, int rate)
794
{
795
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
796 797
	struct intel_encoder *intel_encoder;
	struct intel_crtc *crtc;
798
	struct drm_display_mode *adjusted_mode;
799
	struct i915_audio_component *acomp = dev_priv->audio_component;
800
	int err = 0;
801

802
	if (!HAS_DDI(dev_priv))
803 804
		return 0;

805
	i915_audio_component_get_power(kdev);
806
	mutex_lock(&dev_priv->av_mutex);
807

808
	/* 1. get the pipe */
809
	intel_encoder = get_saved_enc(dev_priv, port, pipe);
810
	if (!intel_encoder || !intel_encoder->base.crtc) {
811
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
812 813
		err = -ENODEV;
		goto unlock;
814
	}
815 816

	/* pipe passed from the audio driver will be -1 for Non-MST case */
817 818 819
	crtc = to_intel_crtc(intel_encoder->base.crtc);
	pipe = crtc->pipe;

820
	adjusted_mode = &crtc->config->base.adjusted_mode;
821

822 823 824
	/* port must be valid now, otherwise the pipe will be invalid */
	acomp->aud_sample_rate[port] = rate;

825
	hsw_audio_config_update(crtc, port, adjusted_mode);
826

827
 unlock:
828
	mutex_unlock(&dev_priv->av_mutex);
829
	i915_audio_component_put_power(kdev);
830
	return err;
831 832
}

833
static int i915_audio_component_get_eld(struct device *kdev, int port,
834
					int pipe, bool *enabled,
835 836
					unsigned char *buf, int max_bytes)
{
837
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
838 839 840 841 842
	struct intel_encoder *intel_encoder;
	const u8 *eld;
	int ret = -EINVAL;

	mutex_lock(&dev_priv->av_mutex);
843 844 845 846 847 848 849 850 851 852 853 854 855 856

	intel_encoder = get_saved_enc(dev_priv, port, pipe);
	if (!intel_encoder) {
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
		mutex_unlock(&dev_priv->av_mutex);
		return ret;
	}

	ret = 0;
	*enabled = intel_encoder->audio_connector != NULL;
	if (*enabled) {
		eld = intel_encoder->audio_connector->eld;
		ret = drm_eld_size(eld);
		memcpy(buf, eld, min(max_bytes, ret));
857 858 859 860
	}

	mutex_unlock(&dev_priv->av_mutex);
	return ret;
861 862
}

I
Imre Deak 已提交
863 864 865 866
static const struct i915_audio_component_ops i915_audio_component_ops = {
	.owner		= THIS_MODULE,
	.get_power	= i915_audio_component_get_power,
	.put_power	= i915_audio_component_put_power,
867
	.codec_wake_override = i915_audio_component_codec_wake_override,
I
Imre Deak 已提交
868
	.get_cdclk_freq	= i915_audio_component_get_cdclk_freq,
869
	.sync_audio_rate = i915_audio_component_sync_audio_rate,
870
	.get_eld	= i915_audio_component_get_eld,
I
Imre Deak 已提交
871 872
};

873 874
static int i915_audio_component_bind(struct device *i915_kdev,
				     struct device *hda_kdev, void *data)
I
Imre Deak 已提交
875 876
{
	struct i915_audio_component *acomp = data;
877
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
878
	int i;
I
Imre Deak 已提交
879 880 881 882

	if (WARN_ON(acomp->ops || acomp->dev))
		return -EEXIST;

883
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
884
	acomp->ops = &i915_audio_component_ops;
885
	acomp->dev = i915_kdev;
886 887 888
	BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
	for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
		acomp->aud_sample_rate[i] = 0;
889
	dev_priv->audio_component = acomp;
890
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
891 892 893 894

	return 0;
}

895 896
static void i915_audio_component_unbind(struct device *i915_kdev,
					struct device *hda_kdev, void *data)
I
Imre Deak 已提交
897 898
{
	struct i915_audio_component *acomp = data;
899
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
I
Imre Deak 已提交
900

901
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
902 903
	acomp->ops = NULL;
	acomp->dev = NULL;
904
	dev_priv->audio_component = NULL;
905
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
}

static const struct component_ops i915_audio_component_bind_ops = {
	.bind	= i915_audio_component_bind,
	.unbind	= i915_audio_component_unbind,
};

/**
 * i915_audio_component_init - initialize and register the audio component
 * @dev_priv: i915 device instance
 *
 * This will register with the component framework a child component which
 * will bind dynamically to the snd_hda_intel driver's corresponding master
 * component when the latter is registered. During binding the child
 * initializes an instance of struct i915_audio_component which it receives
 * from the master. The master can then start to use the interface defined by
 * this struct. Each side can break the binding at any point by deregistering
 * its own component after which each side's component unbind callback is
 * called.
 *
 * We ignore any error during registration and continue with reduced
 * functionality (i.e. without HDMI audio).
 */
void i915_audio_component_init(struct drm_i915_private *dev_priv)
{
	int ret;

933 934 935
	if (INTEL_INFO(dev_priv)->num_pipes == 0)
		return;

936
	ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	if (ret < 0) {
		DRM_ERROR("failed to add audio component (%d)\n", ret);
		/* continue with reduced functionality */
		return;
	}

	dev_priv->audio_component_registered = true;
}

/**
 * i915_audio_component_cleanup - deregister the audio component
 * @dev_priv: i915 device instance
 *
 * Deregisters the audio component, breaking any existing binding to the
 * corresponding snd_hda_intel driver's master component.
 */
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->audio_component_registered)
		return;

958
	component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
959 960
	dev_priv->audio_component_registered = false;
}
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985

/**
 * intel_audio_init() - Initialize the audio driver either using
 * component framework or using lpe audio bridge
 * @dev_priv: the i915 drm device private data
 *
 */
void intel_audio_init(struct drm_i915_private *dev_priv)
{
	if (intel_lpe_audio_init(dev_priv) < 0)
		i915_audio_component_init(dev_priv);
}

/**
 * intel_audio_deinit() - deinitialize the audio driver
 * @dev_priv: the i915 drm device private data
 *
 */
void intel_audio_deinit(struct drm_i915_private *dev_priv)
{
	if ((dev_priv)->lpe_audio.platdev != NULL)
		intel_lpe_audio_teardown(dev_priv);
	else
		i915_audio_component_cleanup(dev_priv);
}