sram.c 12.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * linux/arch/arm/plat-omap/sram.c
 *
 * OMAP SRAM detection and management
 *
 * Copyright (C) 2005 Nokia Corporation
 * Written by Tony Lindgren <tony@atomide.com>
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
16
#undef DEBUG
17 18 19 20

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
21
#include <linux/io.h>
22

23
#include <asm/tlb.h>
24 25
#include <asm/cacheflush.h>

26 27
#include <asm/mach/map.h>

28 29 30
#include <plat/sram.h>
#include <plat/board.h>
#include <plat/cpu.h>
31

32
#include <plat/control.h>
33 34 35 36 37 38 39

#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
# include "../mach-omap2/prm.h"
# include "../mach-omap2/cm.h"
# include "../mach-omap2/sdrc.h"
#endif

40
#define OMAP1_SRAM_PA		0x20000000
41
#define OMAP1_SRAM_VA		VMALLOC_END
42
#define OMAP2_SRAM_PA		0x40200000
43
#define OMAP2_SRAM_PUB_PA	0x4020f800
44
#define OMAP2_SRAM_VA		0xfe400000
45
#define OMAP2_SRAM_PUB_VA	(OMAP2_SRAM_VA + 0x800)
46
#define OMAP3_SRAM_PA           0x40200000
47
#define OMAP3_SRAM_VA           0xfe400000
48
#define OMAP3_SRAM_PUB_PA       0x40208000
49
#define OMAP3_SRAM_PUB_VA       (OMAP3_SRAM_VA + 0x8000)
50
#define OMAP4_SRAM_PA		0x40200000		/*0x402f0000*/
51
#define OMAP4_SRAM_VA		0xfe400000		/*0xfe4f0000*/
52 53

#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
54 55
#define SRAM_BOOTLOADER_SZ	0x00
#else
56
#define SRAM_BOOTLOADER_SZ	0x80
57 58
#endif

59 60 61
#define OMAP24XX_VA_REQINFOPERM0	OMAP2_L3_IO_ADDRESS(0x68005048)
#define OMAP24XX_VA_READPERM0		OMAP2_L3_IO_ADDRESS(0x68005050)
#define OMAP24XX_VA_WRITEPERM0		OMAP2_L3_IO_ADDRESS(0x68005058)
62

63 64 65 66 67 68
#define OMAP34XX_VA_REQINFOPERM0	OMAP2_L3_IO_ADDRESS(0x68012848)
#define OMAP34XX_VA_READPERM0		OMAP2_L3_IO_ADDRESS(0x68012850)
#define OMAP34XX_VA_WRITEPERM0		OMAP2_L3_IO_ADDRESS(0x68012858)
#define OMAP34XX_VA_ADDR_MATCH2		OMAP2_L3_IO_ADDRESS(0x68012880)
#define OMAP34XX_VA_SMS_RG_ATT0		OMAP2_L3_IO_ADDRESS(0x6C000048)
#define OMAP34XX_VA_CONTROL_STAT	OMAP2_L4_IO_ADDRESS(0x480022F0)
69

70 71 72
#define GP_DEVICE		0x300

#define ROUND_DOWN(value,boundary)	((value) & (~((boundary)-1)))
73

74
static unsigned long omap_sram_start;
75 76 77 78
static unsigned long omap_sram_base;
static unsigned long omap_sram_size;
static unsigned long omap_sram_ceil;

79 80 81 82 83
extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
					 unsigned long sram_vstart,
					 unsigned long sram_size,
					 unsigned long pstart_avail,
					 unsigned long size_avail);
84

85 86
/*
 * Depending on the target RAMFS firewall setup, the public usable amount of
S
Simon Arlott 已提交
87 88
 * SRAM varies.  The default accessible size for all device types is 2k. A GP
 * device allows ARM11 but not other initiators for full size. This
89 90 91 92 93 94
 * functionality seems ok until some nice security API happens.
 */
static int is_sram_locked(void)
{
	int type = 0;

95 96 97 98
	if (cpu_is_omap44xx())
		/* Not yet supported */
		return 0;

99
	if (cpu_is_omap242x())
100
		type = omap_rev() & OMAP2_DEVICETYPE_MASK;
101 102

	if (type == GP_DEVICE) {
S
Simon Arlott 已提交
103
		/* RAMFW: R/W access to all initiators for all qualifier sets */
104
		if (cpu_is_omap242x()) {
105 106 107 108 109 110 111 112 113 114
			__raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
			__raw_writel(0xCFDE, OMAP24XX_VA_READPERM0);  /* all i-read */
			__raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
		}
		if (cpu_is_omap34xx()) {
			__raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
			__raw_writel(0xFFFF, OMAP34XX_VA_READPERM0);  /* all i-read */
			__raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
			__raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
			__raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
115 116 117 118 119 120
		}
		return 0;
	} else
		return 1; /* assume locked with no PPA or security driver */
}

121
/*
122
 * The amount of SRAM depends on the core type.
123 124 125 126 127 128
 * Note that we cannot try to test for SRAM here because writes
 * to secure SRAM will hang the system. Also the SRAM is not
 * yet mapped at this point.
 */
void __init omap_detect_sram(void)
{
129
	unsigned long reserved;
130

131
	if (cpu_class_is_omap2()) {
132
		if (is_sram_locked()) {
133 134 135
			if (cpu_is_omap34xx()) {
				omap_sram_base = OMAP3_SRAM_PUB_VA;
				omap_sram_start = OMAP3_SRAM_PUB_PA;
136 137 138 139 140 141
				if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
				    (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
					omap_sram_size = 0x7000; /* 28K */
				} else {
					omap_sram_size = 0x8000; /* 32K */
				}
142 143 144 145 146
			} else {
				omap_sram_base = OMAP2_SRAM_PUB_VA;
				omap_sram_start = OMAP2_SRAM_PUB_PA;
				omap_sram_size = 0x800; /* 2K */
			}
147
		} else {
148 149 150
			if (cpu_is_omap34xx()) {
				omap_sram_base = OMAP3_SRAM_VA;
				omap_sram_start = OMAP3_SRAM_PA;
151
				omap_sram_size = 0x10000; /* 64K */
152 153 154 155
			} else if (cpu_is_omap44xx()) {
				omap_sram_base = OMAP4_SRAM_VA;
				omap_sram_start = OMAP4_SRAM_PA;
				omap_sram_size = 0x8000; /* 32K */
156 157 158 159 160 161 162 163
			} else {
				omap_sram_base = OMAP2_SRAM_VA;
				omap_sram_start = OMAP2_SRAM_PA;
				if (cpu_is_omap242x())
					omap_sram_size = 0xa0000; /* 640K */
				else if (cpu_is_omap243x())
					omap_sram_size = 0x10000; /* 64K */
			}
164 165
		}
	} else {
166
		omap_sram_base = OMAP1_SRAM_VA;
167
		omap_sram_start = OMAP1_SRAM_PA;
168

169
		if (cpu_is_omap7xx())
170 171 172 173 174 175 176 177 178 179 180 181
			omap_sram_size = 0x32000;	/* 200K */
		else if (cpu_is_omap15xx())
			omap_sram_size = 0x30000;	/* 192K */
		else if (cpu_is_omap1610() || cpu_is_omap1621() ||
		     cpu_is_omap1710())
			omap_sram_size = 0x4000;	/* 16K */
		else if (cpu_is_omap1611())
			omap_sram_size = 0x3e800;	/* 250K */
		else {
			printk(KERN_ERR "Could not detect SRAM size\n");
			omap_sram_size = 0x4000;
		}
182
	}
183 184 185 186 187
	reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
				       omap_sram_size,
				       omap_sram_start + SRAM_BOOTLOADER_SZ,
				       omap_sram_size - SRAM_BOOTLOADER_SZ);
	omap_sram_size -= reserved;
188 189 190 191
	omap_sram_ceil = omap_sram_base + omap_sram_size;
}

static struct map_desc omap_sram_io_desc[] __initdata = {
192
	{	/* .length gets filled in at runtime */
193 194
		.virtual	= OMAP1_SRAM_VA,
		.pfn		= __phys_to_pfn(OMAP1_SRAM_PA),
195
		.type		= MT_MEMORY
196
	}
197 198 199
};

/*
200
 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
201 202 203
 */
void __init omap_map_sram(void)
{
204 205
	unsigned long base;

206 207 208
	if (omap_sram_size == 0)
		return;

209 210
	if (cpu_is_omap24xx()) {
		omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
211

212
		base = OMAP2_SRAM_PA;
213 214
		base = ROUND_DOWN(base, PAGE_SIZE);
		omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
215 216
	}

217 218 219 220 221
	if (cpu_is_omap34xx()) {
		omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
		base = OMAP3_SRAM_PA;
		base = ROUND_DOWN(base, PAGE_SIZE);
		omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
222 223 224 225 226 227 228 229 230

		/*
		 * SRAM must be marked as non-cached on OMAP3 since the
		 * CORE DPLL M2 divider change code (in SRAM) runs with the
		 * SDRAM controller disabled, and if it is marked cached,
		 * the ARM may attempt to write cache lines back to SDRAM
		 * which will cause the system to hang.
		 */
		omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
231 232
	}

233 234 235 236 237 238
	if (cpu_is_omap44xx()) {
		omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
		base = OMAP4_SRAM_PA;
		base = ROUND_DOWN(base, PAGE_SIZE);
		omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
	}
239
	omap_sram_io_desc[0].length = 1024 * 1024;	/* Use section desc */
240 241
	iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));

242
	printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
243 244
	__pfn_to_phys(omap_sram_io_desc[0].pfn),
	omap_sram_io_desc[0].virtual,
245 246
	       omap_sram_io_desc[0].length);

247 248 249 250 251 252 253 254
	/*
	 * Normally devicemaps_init() would flush caches and tlb after
	 * mdesc->map_io(), but since we're called from map_io(), we
	 * must do it here.
	 */
	local_flush_tlb_all();
	flush_cache_all();

255 256 257 258 259 260 261 262 263 264 265 266 267 268
	/*
	 * Looks like we need to preserve some bootloader code at the
	 * beginning of SRAM for jumping to flash for reboot to work...
	 */
	memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
	       omap_sram_size - SRAM_BOOTLOADER_SZ);
}

void * omap_sram_push(void * start, unsigned long size)
{
	if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
		printk(KERN_ERR "Not enough space in SRAM\n");
		return NULL;
	}
269

270
	omap_sram_ceil -= size;
271
	omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
272
	memcpy((void *)omap_sram_ceil, start, size);
273 274
	flush_icache_range((unsigned long)omap_sram_ceil,
		(unsigned long)(omap_sram_ceil + size));
275 276 277 278

	return (void *)omap_sram_ceil;
}

279 280 281 282 283 284
#ifdef CONFIG_ARCH_OMAP1

static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);

void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
{
285
	BUG_ON(!_omap_sram_reprogram_clock);
R
Russell King 已提交
286
	_omap_sram_reprogram_clock(dpllctl, ckctl);
287 288 289
}

int __init omap1_sram_init(void)
290
{
291 292 293
	_omap_sram_reprogram_clock =
			omap_sram_push(omap1_sram_reprogram_clock,
					omap1_sram_reprogram_clock_sz);
294 295 296 297 298 299 300 301

	return 0;
}

#else
#define omap1_sram_init()	do {} while (0)
#endif

302
#if defined(CONFIG_ARCH_OMAP2)
303 304 305 306 307 308 309

static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
			      u32 base_cs, u32 force_unlock);

void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
		   u32 base_cs, u32 force_unlock)
{
310
	BUG_ON(!_omap2_sram_ddr_init);
R
Russell King 已提交
311 312
	_omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
			     base_cs, force_unlock);
313 314 315 316 317 318 319
}

static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
					  u32 mem_type);

void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
{
320
	BUG_ON(!_omap2_sram_reprogram_sdrc);
R
Russell King 已提交
321
	_omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
322 323 324 325 326 327
}

static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);

u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
{
328
	BUG_ON(!_omap2_set_prcm);
329 330
	return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
}
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
#endif

#ifdef CONFIG_ARCH_OMAP2420
int __init omap242x_sram_init(void)
{
	_omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
					omap242x_sram_ddr_init_sz);

	_omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
					    omap242x_sram_reprogram_sdrc_sz);

	_omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
					 omap242x_sram_set_prcm_sz);

	return 0;
}
#else
static inline int omap242x_sram_init(void)
{
	return 0;
}
#endif

#ifdef CONFIG_ARCH_OMAP2430
int __init omap243x_sram_init(void)
{
	_omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
					omap243x_sram_ddr_init_sz);

	_omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
					    omap243x_sram_reprogram_sdrc_sz);

	_omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
					 omap243x_sram_set_prcm_sz);

	return 0;
}
#else
static inline int omap243x_sram_init(void)
{
	return 0;
}
#endif

#ifdef CONFIG_ARCH_OMAP3

377 378 379 380 381 382 383 384 385 386 387 388
static u32 (*_omap3_sram_configure_core_dpll)(
			u32 m2, u32 unlock_dll, u32 f, u32 inc,
			u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
			u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
			u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
			u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);

u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
			u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
			u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
			u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
			u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
389
{
390
	BUG_ON(!_omap3_sram_configure_core_dpll);
391 392 393 394 395 396
	return _omap3_sram_configure_core_dpll(
			m2, unlock_dll, f, inc,
			sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
			sdrc_actim_ctrl_b_0, sdrc_mr_0,
			sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
			sdrc_actim_ctrl_b_1, sdrc_mr_1);
397
}
398

399 400
#ifdef CONFIG_PM
void omap3_sram_restore_context(void)
401
{
402
	omap_sram_ceil = omap_sram_base + omap_sram_size;
403

404 405 406
	_omap3_sram_configure_core_dpll =
		omap_sram_push(omap3_sram_configure_core_dpll,
			       omap3_sram_configure_core_dpll_sz);
407
	omap_push_sram_idle();
408
}
409
#endif /* CONFIG_PM */
410 411 412

int __init omap34xx_sram_init(void)
{
413 414 415
	_omap3_sram_configure_core_dpll =
		omap_sram_push(omap3_sram_configure_core_dpll,
			       omap3_sram_configure_core_dpll_sz);
416
	omap_push_sram_idle();
417 418 419
	return 0;
}
#else
420 421 422 423
static inline int omap34xx_sram_init(void)
{
	return 0;
}
424 425 426 427 428 429 430
#endif

int __init omap_sram_init(void)
{
	omap_detect_sram();
	omap_map_sram();

431
	if (!(cpu_class_is_omap2()))
432
		omap1_sram_init();
433 434 435 436 437 438
	else if (cpu_is_omap242x())
		omap242x_sram_init();
	else if (cpu_is_omap2430())
		omap243x_sram_init();
	else if (cpu_is_omap34xx())
		omap34xx_sram_init();
439 440
	else if (cpu_is_omap44xx())
		omap34xx_sram_init(); /* FIXME: */
441 442

	return 0;
443
}