hpsa.h 17.2 KB
Newer Older
1 2
/*
 *    Disk Array driver for HP Smart Array SAS controllers
D
Don Brace 已提交
3 4
 *    Copyright 2014-2015 PMC-Sierra, Inc.
 *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5 6 7 8 9 10 11 12 13 14
 *
 *    This program is free software; you can redistribute it and/or modify
 *    it under the terms of the GNU General Public License as published by
 *    the Free Software Foundation; version 2 of the License.
 *
 *    This program is distributed in the hope that it will be useful,
 *    but WITHOUT ANY WARRANTY; without even the implied warranty of
 *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 *    NON INFRINGEMENT.  See the GNU General Public License for more details.
 *
D
Don Brace 已提交
15
 *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 */
#ifndef HPSA_H
#define HPSA_H

#include <scsi/scsicam.h>

#define IO_OK		0
#define IO_ERROR	1

struct ctlr_info;

struct access_method {
	void (*submit_command)(struct ctlr_info *h,
		struct CommandList *c);
	void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
32
	bool (*intr_pending)(struct ctlr_info *h);
33
	unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
34 35 36
};

struct hpsa_scsi_dev_t {
D
Don Brace 已提交
37
	unsigned int devtype;
38 39 40 41 42 43 44
	int bus, target, lun;		/* as presented to the OS */
	unsigned char scsi3addr[8];	/* as presented to the HW */
#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
	unsigned char device_id[16];    /* from inquiry pg. 0x83 */
	unsigned char vendor[8];        /* bytes 8-15 of inquiry data */
	unsigned char model[16];        /* bytes 16-31 of inquiry data */
	unsigned char raid_level;	/* from inquiry page 0xC1 */
45
	unsigned char volume_offline;	/* discovered via TUR or VPD */
46
	u16 queue_depth;		/* max queue_depth for this device */
W
Webb Scales 已提交
47
	atomic_t reset_cmds_out;	/* Count of commands to-be affected */
48 49 50 51
	atomic_t ioaccel_cmds_out;	/* Only used for physical devices
					 * counts commands sent to physical
					 * device via "ioaccel" path.
					 */
52
	u32 ioaccel_handle;
53 54 55 56 57
	u8 active_path_index;
	u8 path_map;
	u8 bay;
	u8 box[8];
	u16 phys_connector[8];
58 59
	int offload_config;		/* I/O accel RAID offload configured */
	int offload_enabled;		/* I/O accel RAID offload enabled */
60
	int offload_to_be_enabled;
61
	int hba_ioaccel_enabled;
62 63 64 65 66
	int offload_to_mirror;		/* Send next I/O accelerator RAID
					 * offload request to mirror drive
					 */
	struct raid_map_data raid_map;	/* I/O accelerator RAID map */

67 68 69 70 71 72 73 74 75
	/*
	 * Pointers from logical drive map indices to the phys drives that
	 * make those logical drives.  Note, multiple logical drives may
	 * share physical drives.  You can have for instance 5 physical
	 * drives with 3 logical drives each using those same 5 physical
	 * disks. We need these pointers for counting i/o's out to physical
	 * devices in order to honor physical device queue depth limits.
	 */
	struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
W
Webb Scales 已提交
76
	int nphysical_disks;
S
Stephen Cameron 已提交
77
	int supports_aborts;
78 79 80 81 82
#define HPSA_DO_NOT_EXPOSE	0x0
#define HPSA_SG_ATTACH		0x1
#define HPSA_ULD_ATTACH		0x2
#define HPSA_SCSI_ADD		(HPSA_SG_ATTACH | HPSA_ULD_ATTACH)
	u8 expose_state;
83 84
};

85
struct reply_queue_buffer {
86 87 88 89
	u64 *head;
	size_t size;
	u8 wraparound;
	u32 current_entry;
90
	dma_addr_t busaddr;
91 92
};

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
#pragma pack(1)
struct bmic_controller_parameters {
	u8   led_flags;
	u8   enable_command_list_verification;
	u8   backed_out_write_drives;
	u16  stripes_for_parity;
	u8   parity_distribution_mode_flags;
	u16  max_driver_requests;
	u16  elevator_trend_count;
	u8   disable_elevator;
	u8   force_scan_complete;
	u8   scsi_transfer_mode;
	u8   force_narrow;
	u8   rebuild_priority;
	u8   expand_priority;
	u8   host_sdb_asic_fix;
	u8   pdpi_burst_from_host_disabled;
	char software_name[64];
	char hardware_name[32];
	u8   bridge_revision;
	u8   snapshot_priority;
	u32  os_specific;
	u8   post_prompt_timeout;
	u8   automatic_drive_slamming;
	u8   reserved1;
	u8   nvram_flags;
	u8   cache_nvram_flags;
	u8   drive_config_flags;
	u16  reserved2;
	u8   temp_warning_level;
	u8   temp_shutdown_level;
	u8   temp_condition_reset;
	u8   max_coalesce_commands;
	u32  max_coalesce_delay;
	u8   orca_password[4];
	u8   access_id[16];
	u8   reserved[356];
};
#pragma pack()

133 134 135 136 137
struct ctlr_info {
	int	ctlr;
	char	devname[8];
	char    *product_name;
	struct pci_dev *pdev;
138
	u32	board_id;
139 140 141
	void __iomem *vaddr;
	unsigned long paddr;
	int 	nr_cmds; /* Number of commands allowed on this controller */
142 143
#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
144 145 146
	struct CfgTable __iomem *cfgtable;
	int	interrupts_enabled;
	int 	max_commands;
147
	atomic_t commands_outstanding;
148 149
#	define PERF_MODE_INT	0
#	define DOORBELL_INT	1
150 151
#	define SIMPLE_MODE_INT	2
#	define MEMQ_MODE_INT	3
152
	unsigned int intr[MAX_REPLY_QUEUES];
153 154
	unsigned int msix_vector;
	unsigned int msi_vector;
155
	int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
156 157 158 159 160 161
	struct access_method access;

	/* queue and queue Info */
	unsigned int Qdepth;
	unsigned int maxSG;
	spinlock_t lock;
162 163 164 165
	int maxsgentries;
	u8 max_cmd_sg_entries;
	int chainsize;
	struct SGDescriptor **cmd_sg_list;
166
	struct ioaccel2_sg_element **ioaccel2_cmd_sg_list;
167 168 169 170

	/* pointers to command and error info pool */
	struct CommandList 	*cmd_pool;
	dma_addr_t		cmd_pool_dhandle;
171 172
	struct io_accel1_cmd	*ioaccel_cmd_pool;
	dma_addr_t		ioaccel_cmd_pool_dhandle;
173 174
	struct io_accel2_cmd	*ioaccel2_cmd_pool;
	dma_addr_t		ioaccel2_cmd_pool_dhandle;
175 176 177
	struct ErrorInfo 	*errinfo_pool;
	dma_addr_t		errinfo_pool_dhandle;
	unsigned long  		*cmd_pool_bits;
178 179 180
	int			scan_finished;
	spinlock_t		scan_lock;
	wait_queue_head_t	scan_wait_queue;
181 182 183 184

	struct Scsi_Host *scsi_host;
	spinlock_t devlock; /* to protect hba[ctlr]->dev[];  */
	int ndevices; /* number of used elements in .dev[] array. */
185
	struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
186 187 188 189 190
	/*
	 * Performant mode tables.
	 */
	u32 trans_support;
	u32 trans_offset;
D
Don Brace 已提交
191
	struct TransTable_struct __iomem *transtable;
192 193
	unsigned long transMethod;

194
	/* cap concurrent passthrus at some reasonable maximum */
195
#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
196
	atomic_t passthru_cmds_avail;
197

198
	/*
199
	 * Performant mode completion buffers
200
	 */
201 202
	size_t reply_queue_size;
	struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
203
	u8 nreply_queues;
204
	u32 *blockFetchTable;
205
	u32 *ioaccel1_blockFetchTable;
206
	u32 *ioaccel2_blockFetchTable;
D
Don Brace 已提交
207
	u32 __iomem *ioaccel2_bft2_regs;
208
	unsigned char *hba_inquiry_data;
209 210 211 212
	u32 driver_support;
	u32 fw_support;
	int ioaccel_support;
	int ioaccel_maxsg;
213 214 215
	u64 last_intr_timestamp;
	u32 last_heartbeat;
	u64 last_heartbeat_timestamp;
216 217
	u32 heartbeat_sample_interval;
	atomic_t firmware_flash_in_progress;
D
Don Brace 已提交
218
	u32 __percpu *lockup_detected;
219
	struct delayed_work monitor_ctlr_work;
220
	struct delayed_work rescan_ctlr_work;
221
	int remove_in_progress;
222 223
	/* Address of h->q[x] is passed to intr handler to know which queue */
	u8 q[MAX_REPLY_QUEUES];
224
	char intrname[MAX_REPLY_QUEUES][16];	/* "hpsa0-msix00" names */
225 226 227 228 229 230 231 232 233 234 235
	u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
#define HPSATMF_BITS_SUPPORTED  (1 << 0)
#define HPSATMF_PHYS_LUN_RESET  (1 << 1)
#define HPSATMF_PHYS_NEX_RESET  (1 << 2)
#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
#define HPSATMF_PHYS_CLEAR_ACA  (1 << 5)
#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
#define HPSATMF_PHYS_QRY_TASK   (1 << 7)
#define HPSATMF_PHYS_QRY_TSET   (1 << 8)
#define HPSATMF_PHYS_QRY_ASYNC  (1 << 9)
236
#define HPSATMF_IOACCEL_ENABLED (1 << 15)
237 238 239 240 241 242 243 244 245 246
#define HPSATMF_MASK_SUPPORTED  (1 << 16)
#define HPSATMF_LOG_LUN_RESET   (1 << 17)
#define HPSATMF_LOG_NEX_RESET   (1 << 18)
#define HPSATMF_LOG_TASK_ABORT  (1 << 19)
#define HPSATMF_LOG_TSET_ABORT  (1 << 20)
#define HPSATMF_LOG_CLEAR_ACA   (1 << 21)
#define HPSATMF_LOG_CLEAR_TSET  (1 << 22)
#define HPSATMF_LOG_QRY_TASK    (1 << 23)
#define HPSATMF_LOG_QRY_TSET    (1 << 24)
#define HPSATMF_LOG_QRY_ASYNC   (1 << 25)
247
	u32 events;
248 249 250 251 252 253 254 255 256
#define CTLR_STATE_CHANGE_EVENT				(1 << 0)
#define CTLR_ENCLOSURE_HOT_PLUG_EVENT			(1 << 1)
#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV		(1 << 4)
#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV		(1 << 5)
#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL		(1 << 6)
#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED	(1 << 30)
#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE	(1 << 31)

#define RESCAN_REQUIRED_EVENT_BITS \
257
		(CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
258 259 260 261
		CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
		CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
		CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
		CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
262 263
	spinlock_t offline_device_lock;
	struct list_head offline_device_list;
264
	int	acciopath_status;
D
Don Brace 已提交
265
	int	drv_req_rescan;
266
	int	raid_offload_debug;
S
Stephen Cameron 已提交
267
	int	needs_abort_tags_swizzled;
268
	struct workqueue_struct *resubmit_wq;
269
	struct workqueue_struct *rescan_ctlr_wq;
S
Stephen Cameron 已提交
270 271
	atomic_t abort_cmds_available;
	wait_queue_head_t abort_cmd_wait_queue;
W
Webb Scales 已提交
272 273
	wait_queue_head_t event_sync_wait_queue;
	struct mutex reset_mutex;
D
Don Brace 已提交
274
	u8 reset_in_progress;
275
};
276 277 278 279 280 281

struct offline_device_entry {
	unsigned char scsi3addr[8];
	struct list_head offline_list;
};

282 283
#define HPSA_ABORT_MSG 0
#define HPSA_DEVICE_RESET_MSG 1
284 285 286 287
#define HPSA_RESET_TYPE_CONTROLLER 0x00
#define HPSA_RESET_TYPE_BUS 0x01
#define HPSA_RESET_TYPE_TARGET 0x03
#define HPSA_RESET_TYPE_LUN 0x04
288
#define HPSA_MSG_SEND_RETRY_LIMIT 10
289
#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313

/* Maximum time in seconds driver will wait for command completions
 * when polling before giving up.
 */
#define HPSA_MAX_POLL_TIME_SECS (20)

/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
 * how many times to retry TEST UNIT READY on a device
 * while waiting for it to become ready before giving up.
 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
 * between sending TURs while waiting for a device
 * to become ready.
 */
#define HPSA_TUR_RETRY_LIMIT (20)
#define HPSA_MAX_WAIT_INTERVAL_SECS (30)

/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
 * to become ready, in seconds, before giving up on it.
 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
 * between polling the board to see if it is ready, in
 * milliseconds.  HPSA_BOARD_READY_POLL_INTERVAL and
 * HPSA_BOARD_READY_ITERATIONS are derived from those.
 */
#define HPSA_BOARD_READY_WAIT_SECS (120)
314
#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
315 316 317 318 319 320
#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
#define HPSA_BOARD_READY_POLL_INTERVAL \
	((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
#define HPSA_BOARD_READY_ITERATIONS \
	((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
		HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
321 322 323
#define HPSA_BOARD_NOT_READY_ITERATIONS \
	((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
		HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
324 325 326 327 328 329 330 331 332
#define HPSA_POST_RESET_PAUSE_MSECS (3000)
#define HPSA_POST_RESET_NOOP_RETRIES (12)

/*  Defining the diffent access_menthods */
/*
 * Memory mapped FIFO interface (SMART 53xx cards)
 */
#define SA5_DOORBELL	0x20
#define SA5_REQUEST_PORT_OFFSET	0x40
333 334
#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
#define SA5_REPLY_INTR_MASK_OFFSET	0x34
#define SA5_REPLY_PORT_OFFSET		0x44
#define SA5_INTR_STATUS		0x30
#define SA5_SCRATCHPAD_OFFSET	0xB0

#define SA5_CTCFG_OFFSET	0xB4
#define SA5_CTMEM_OFFSET	0xB8

#define SA5_INTR_OFF		0x08
#define SA5B_INTR_OFF		0x04
#define SA5_INTR_PENDING	0x08
#define SA5B_INTR_PENDING	0x04
#define FIFO_EMPTY		0xffffffff
#define HPSA_FIRMWARE_READY	0xffff0000 /* value in scratchpad register */

#define HPSA_ERROR_BIT		0x02

352 353 354 355 356 357 358 359 360 361
/* Performant mode flags */
#define SA5_PERF_INTR_PENDING   0x04
#define SA5_PERF_INTR_OFF       0x05
#define SA5_OUTDB_STATUS_PERF_BIT       0x01
#define SA5_OUTDB_CLEAR_PERF_BIT        0x01
#define SA5_OUTDB_CLEAR         0xA0
#define SA5_OUTDB_CLEAR_PERF_BIT        0x01
#define SA5_OUTDB_STATUS        0x9C


362 363
#define HPSA_INTR_ON 	1
#define HPSA_INTR_OFF	0
364 365 366 367 368 369 370 371

/*
 * Inbound Post Queue offsets for IO Accelerator Mode 2
 */
#define IOACCEL2_INBOUND_POSTQ_32	0x48
#define IOACCEL2_INBOUND_POSTQ_64_LOW	0xd0
#define IOACCEL2_INBOUND_POSTQ_64_HI	0xd4

372 373 374 375 376 377 378
/*
	Send the command to the hardware
*/
static void SA5_submit_command(struct ctlr_info *h,
	struct CommandList *c)
{
	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
379
	(void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
380 381
}

382 383 384 385 386 387
static void SA5_submit_command_no_read(struct ctlr_info *h,
	struct CommandList *c)
{
	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
}

388 389 390
static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
	struct CommandList *c)
{
391
	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
392 393
}

394 395 396 397 398 399 400 401 402 403
/*
 *  This card is the opposite of the other cards.
 *   0 turns interrupts on...
 *   0x08 turns them off...
 */
static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
{
	if (val) { /* Turn interrupts on */
		h->interrupts_enabled = 1;
		writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
404
		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
405 406 407 408
	} else { /* Turn them off */
		h->interrupts_enabled = 0;
		writel(SA5_INTR_OFF,
			h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
409
		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
410 411
	}
}
412 413 414 415 416 417

static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
{
	if (val) { /* turn on interrupts */
		h->interrupts_enabled = 1;
		writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
418
		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
419 420 421 422
	} else {
		h->interrupts_enabled = 0;
		writel(SA5_PERF_INTR_OFF,
			h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
423
		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
424 425 426
	}
}

427
static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
428
{
429
	struct reply_queue_buffer *rq = &h->reply_queue[q];
430
	unsigned long register_value = FIFO_EMPTY;
431 432

	/* msi auto clears the interrupt pending bit. */
433
	if (unlikely(!(h->msi_vector || h->msix_vector))) {
434 435 436
		/* flush the controller write of the reply queue by reading
		 * outbound doorbell status register.
		 */
437
		(void) readl(h->vaddr + SA5_OUTDB_STATUS);
438 439 440 441
		writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
		/* Do a read in order to flush the write to the controller
		 * (as per spec.)
		 */
442
		(void) readl(h->vaddr + SA5_OUTDB_STATUS);
443 444
	}

445
	if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
446 447
		register_value = rq->head[rq->current_entry];
		rq->current_entry++;
448
		atomic_dec(&h->commands_outstanding);
449 450 451 452
	} else {
		register_value = FIFO_EMPTY;
	}
	/* Check for wraparound */
453 454 455
	if (rq->current_entry == h->max_commands) {
		rq->current_entry = 0;
		rq->wraparound ^= 1;
456 457 458 459
	}
	return register_value;
}

460 461 462 463
/*
 *   returns value read from hardware.
 *     returns FIFO_EMPTY if there is nothing to read
 */
464 465
static unsigned long SA5_completed(struct ctlr_info *h,
	__attribute__((unused)) u8 q)
466 467 468 469
{
	unsigned long register_value
		= readl(h->vaddr + SA5_REPLY_PORT_OFFSET);

470 471
	if (register_value != FIFO_EMPTY)
		atomic_dec(&h->commands_outstanding);
472 473 474

#ifdef HPSA_DEBUG
	if (register_value != FIFO_EMPTY)
475
		dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
476 477
			register_value);
	else
478
		dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
479 480 481 482 483 484 485
#endif

	return register_value;
}
/*
 *	Returns true if an interrupt is pending..
 */
486
static bool SA5_intr_pending(struct ctlr_info *h)
487 488 489
{
	unsigned long register_value  =
		readl(h->vaddr + SA5_INTR_STATUS);
490
	return register_value & SA5_INTR_PENDING;
491 492
}

493 494 495 496 497 498 499 500 501 502 503
static bool SA5_performant_intr_pending(struct ctlr_info *h)
{
	unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);

	if (!register_value)
		return false;

	/* Read outbound doorbell to flush */
	register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
	return register_value & SA5_OUTDB_STATUS_PERF_BIT;
}
504

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT    0x100

static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
{
	unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);

	return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
		true : false;
}

#define IOACCEL_MODE1_REPLY_QUEUE_INDEX  0x1A0
#define IOACCEL_MODE1_PRODUCER_INDEX     0x1B8
#define IOACCEL_MODE1_CONSUMER_INDEX     0x1BC
#define IOACCEL_MODE1_REPLY_UNUSED       0xFFFFFFFFFFFFFFFFULL

520
static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
521 522
{
	u64 register_value;
523
	struct reply_queue_buffer *rq = &h->reply_queue[q];
524 525 526 527 528 529 530 531

	BUG_ON(q >= h->nreply_queues);

	register_value = rq->head[rq->current_entry];
	if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
		rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
		if (++rq->current_entry == rq->size)
			rq->current_entry = 0;
532 533 534 535 536 537 538 539 540
		/*
		 * @todo
		 *
		 * Don't really need to write the new index after each command,
		 * but with current driver design this is easiest.
		 */
		wmb();
		writel((q << 24) | rq->current_entry, h->vaddr +
				IOACCEL_MODE1_CONSUMER_INDEX);
541
		atomic_dec(&h->commands_outstanding);
542 543 544 545
	}
	return (unsigned long) register_value;
}

546 547 548 549 550 551 552
static struct access_method SA5_access = {
	SA5_submit_command,
	SA5_intr_mask,
	SA5_intr_pending,
	SA5_completed,
};

553 554 555 556 557 558 559
static struct access_method SA5_ioaccel_mode1_access = {
	SA5_submit_command,
	SA5_performant_intr_mask,
	SA5_ioaccel_mode1_intr_pending,
	SA5_ioaccel_mode1_completed,
};

560 561 562 563 564 565 566
static struct access_method SA5_ioaccel_mode2_access = {
	SA5_submit_command_ioaccel2,
	SA5_performant_intr_mask,
	SA5_performant_intr_pending,
	SA5_performant_completed,
};

567 568 569 570 571 572 573
static struct access_method SA5_performant_access = {
	SA5_submit_command,
	SA5_performant_intr_mask,
	SA5_performant_intr_pending,
	SA5_performant_completed,
};

574 575 576 577 578 579 580
static struct access_method SA5_performant_access_no_read = {
	SA5_submit_command_no_read,
	SA5_performant_intr_mask,
	SA5_performant_intr_pending,
	SA5_performant_completed,
};

581
struct board_type {
582
	u32	board_id;
583 584 585 586 587 588
	char	*product_name;
	struct access_method *access;
};

#endif /* HPSA_H */