vic.c 2.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 *  linux/arch/arm/common/vic.c
 *
 *  Copyright (C) 1999 - 2003 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#include <linux/init.h>
#include <linux/list.h>
23
#include <linux/io.h>
24 25 26 27 28 29

#include <asm/mach/irq.h>
#include <asm/hardware/vic.h>

static void vic_mask_irq(unsigned int irq)
{
30
	void __iomem *base = get_irq_chip_data(irq);
31 32
	irq &= 31;
	writel(1 << irq, base + VIC_INT_ENABLE_CLEAR);
33 34 35 36
}

static void vic_unmask_irq(unsigned int irq)
{
37
	void __iomem *base = get_irq_chip_data(irq);
38 39
	irq &= 31;
	writel(1 << irq, base + VIC_INT_ENABLE);
40 41
}

42 43
static struct irq_chip vic_chip = {
	.name	= "VIC",
44 45 46 47 48
	.ack	= vic_mask_irq,
	.mask	= vic_mask_irq,
	.unmask	= vic_unmask_irq,
};

49 50 51 52 53 54 55 56
/**
 * vic_init - initialise a vectored interrupt controller
 * @base: iomem base address
 * @irq_start: starting interrupt number, must be muliple of 32
 * @vic_sources: bitmask of interrupt sources to allow
 */
void __init vic_init(void __iomem *base, unsigned int irq_start,
		     u32 vic_sources)
57 58 59 60 61
{
	unsigned int i;

	/* Disable all interrupts initially. */

62 63 64 65 66 67
	writel(0, base + VIC_INT_SELECT);
	writel(0, base + VIC_INT_ENABLE);
	writel(~0, base + VIC_INT_ENABLE_CLEAR);
	writel(0, base + VIC_IRQ_STATUS);
	writel(0, base + VIC_ITCR);
	writel(~0, base + VIC_INT_SOFT_CLEAR);
68 69 70 71

	/*
	 * Make sure we clear all existing interrupts
	 */
72
	writel(0, base + VIC_PL190_VECT_ADDR);
73 74 75
	for (i = 0; i < 19; i++) {
		unsigned int value;

76 77
		value = readl(base + VIC_PL190_VECT_ADDR);
		writel(value, base + VIC_PL190_VECT_ADDR);
78 79 80
	}

	for (i = 0; i < 16; i++) {
81
		void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4);
82 83 84
		writel(VIC_VECT_CNTL_ENABLE | i, reg);
	}

85
	writel(32, base + VIC_PL190_DEF_VECT_ADDR);
86 87 88

	for (i = 0; i < 32; i++) {
		if (vic_sources & (1 << i)) {
89 90 91 92
			unsigned int irq = irq_start + i;

			set_irq_chip(irq, &vic_chip);
			set_irq_chip_data(irq, base);
93
			set_irq_handler(irq, handle_level_irq);
94 95 96 97
			set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
		}
	}
}