pat.c 26.9 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Handle caching attributes in page tables (PAT)
 *
 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
 *          Suresh B Siddha <suresh.b.siddha@intel.com>
 *
 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
 */

I
Ingo Molnar 已提交
10 11 12
#include <linux/seq_file.h>
#include <linux/bootmem.h>
#include <linux/debugfs.h>
13
#include <linux/kernel.h>
14
#include <linux/module.h>
15
#include <linux/slab.h>
I
Ingo Molnar 已提交
16
#include <linux/mm.h>
17
#include <linux/fs.h>
18
#include <linux/rbtree.h>
19

I
Ingo Molnar 已提交
20
#include <asm/cacheflush.h>
21
#include <asm/processor.h>
I
Ingo Molnar 已提交
22
#include <asm/tlbflush.h>
23
#include <asm/x86_init.h>
24 25
#include <asm/pgtable.h>
#include <asm/fcntl.h>
I
Ingo Molnar 已提交
26
#include <asm/e820.h>
27
#include <asm/mtrr.h>
I
Ingo Molnar 已提交
28 29 30
#include <asm/page.h>
#include <asm/msr.h>
#include <asm/pat.h>
31
#include <asm/io.h>
32

33
#include "pat_internal.h"
34
#include "mm_internal.h"
35

36 37 38
#undef pr_fmt
#define pr_fmt(fmt) "" fmt

39 40
static bool boot_cpu_done;

41
static int __read_mostly __pat_enabled = IS_ENABLED(CONFIG_X86_PAT);
42

43
static inline void pat_disable(const char *reason)
44
{
45
	__pat_enabled = 0;
46
	pr_info("x86/PAT: %s\n", reason);
47 48
}

A
Andrew Morton 已提交
49
static int __init nopat(char *str)
50
{
51
	pat_disable("PAT support disabled.");
52 53
	return 0;
}
54
early_param("nopat", nopat);
55 56

bool pat_enabled(void)
57
{
58
	return !!__pat_enabled;
59
}
60
EXPORT_SYMBOL_GPL(pat_enabled);
61

62
int pat_debug_enable;
I
Ingo Molnar 已提交
63

64 65
static int __init pat_debug_setup(char *str)
{
66
	pat_debug_enable = 1;
67 68 69 70
	return 0;
}
__setup("debugpat", pat_debug_setup);

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
#ifdef CONFIG_X86_PAT
/*
 * X86 PAT uses page flags WC and Uncached together to keep track of
 * memory type of pages that have backing page struct. X86 PAT supports 3
 * different memory types, _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC and
 * _PAGE_CACHE_MODE_UC_MINUS and fourth state where page's memory type has not
 * been changed from its default (value of -1 used to denote this).
 * Note we do not support _PAGE_CACHE_MODE_UC here.
 */

#define _PGMT_DEFAULT		0
#define _PGMT_WC		(1UL << PG_arch_1)
#define _PGMT_UC_MINUS		(1UL << PG_uncached)
#define _PGMT_WB		(1UL << PG_uncached | 1UL << PG_arch_1)
#define _PGMT_MASK		(1UL << PG_uncached | 1UL << PG_arch_1)
#define _PGMT_CLEAR_MASK	(~_PGMT_MASK)

static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	unsigned long pg_flags = pg->flags & _PGMT_MASK;

	if (pg_flags == _PGMT_DEFAULT)
		return -1;
	else if (pg_flags == _PGMT_WC)
		return _PAGE_CACHE_MODE_WC;
	else if (pg_flags == _PGMT_UC_MINUS)
		return _PAGE_CACHE_MODE_UC_MINUS;
	else
		return _PAGE_CACHE_MODE_WB;
}

static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
	unsigned long memtype_flags;
	unsigned long old_flags;
	unsigned long new_flags;

	switch (memtype) {
	case _PAGE_CACHE_MODE_WC:
		memtype_flags = _PGMT_WC;
		break;
	case _PAGE_CACHE_MODE_UC_MINUS:
		memtype_flags = _PGMT_UC_MINUS;
		break;
	case _PAGE_CACHE_MODE_WB:
		memtype_flags = _PGMT_WB;
		break;
	default:
		memtype_flags = _PGMT_DEFAULT;
		break;
	}

	do {
		old_flags = pg->flags;
		new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
	} while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
}
#else
static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	return -1;
}
static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
}
#endif

140 141 142 143 144 145 146 147 148
enum {
	PAT_UC = 0,		/* uncached */
	PAT_WC = 1,		/* Write combining */
	PAT_WT = 4,		/* Write Through */
	PAT_WP = 5,		/* Write Protected */
	PAT_WB = 6,		/* Write Back (default) */
	PAT_UC_MINUS = 7,	/* UC, but can be overriden by MTRR */
};

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
#define CM(c) (_PAGE_CACHE_MODE_ ## c)

static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
{
	enum page_cache_mode cache;
	char *cache_mode;

	switch (pat_val) {
	case PAT_UC:       cache = CM(UC);       cache_mode = "UC  "; break;
	case PAT_WC:       cache = CM(WC);       cache_mode = "WC  "; break;
	case PAT_WT:       cache = CM(WT);       cache_mode = "WT  "; break;
	case PAT_WP:       cache = CM(WP);       cache_mode = "WP  "; break;
	case PAT_WB:       cache = CM(WB);       cache_mode = "WB  "; break;
	case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
	default:           cache = CM(WB);       cache_mode = "WB  "; break;
	}

	memcpy(msg, cache_mode, 4);

	return cache;
}

#undef CM

/*
 * Update the cache mode to pgprot translation tables according to PAT
 * configuration.
 * Using lower indices is preferred, so we start with highest index.
 */
178
void pat_init_cache_modes(u64 pat)
179 180 181
{
	enum page_cache_mode cache;
	char pat_msg[33];
182
	int i;
183 184 185 186 187 188 189

	pat_msg[32] = 0;
	for (i = 7; i >= 0; i--) {
		cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
					   pat_msg + 4 * i);
		update_cache_mode_entry(i, cache);
	}
190
	pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
191 192
}

193
#define PAT(x, y)	((u64)PAT_ ## y << ((x)*8))
194

195
static void pat_bsp_init(u64 pat)
196
{
197 198
	u64 tmp_pat;

199 200 201 202
	if (!cpu_has_pat) {
		pat_disable("PAT not supported by CPU.");
		return;
	}
203

204 205 206 207 208
	if (!pat_enabled())
		goto done;

	rdmsrl(MSR_IA32_CR_PAT, tmp_pat);
	if (!tmp_pat) {
209
		pat_disable("PAT MSR is 0, disabled.");
210
		return;
211 212 213
	}

	wrmsrl(MSR_IA32_CR_PAT, pat);
214

215 216
done:
	pat_init_cache_modes(pat);
217 218 219 220
}

static void pat_ap_init(u64 pat)
{
221 222 223
	if (!pat_enabled())
		return;

224
	if (!cpu_has_pat) {
225 226 227 228 229
		/*
		 * If this happens we are on a secondary CPU, but switched to
		 * PAT on the boot CPU. We have no way to undo PAT.
		 */
		panic("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
230
	}
231

232 233 234 235 236 237
	wrmsrl(MSR_IA32_CR_PAT, pat);
}

void pat_init(void)
{
	u64 pat;
238
	struct cpuinfo_x86 *c = &boot_cpu_data;
239

240 241 242 243 244 245 246 247
	if (!pat_enabled()) {
		/*
		 * No PAT. Emulate the PAT table that corresponds to the two
		 * cache bits, PWT (Write Through) and PCD (Cache Disable). This
		 * setup is the same as the BIOS default setup when the system
		 * has PAT but the "nopat" boot option has been specified. This
		 * emulated PAT table is used when MSR_IA32_CR_PAT returns 0.
		 *
248
		 * PTE encoding:
249 250 251 252 253 254 255 256 257 258 259 260 261 262
		 *
		 *       PCD
		 *       |PWT  PAT
		 *       ||    slot
		 *       00    0    WB : _PAGE_CACHE_MODE_WB
		 *       01    1    WT : _PAGE_CACHE_MODE_WT
		 *       10    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *       11    3    UC : _PAGE_CACHE_MODE_UC
		 *
		 * NOTE: When WC or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
		 */
		pat = PAT(0, WB) | PAT(1, WT) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WT) | PAT(6, UC_MINUS) | PAT(7, UC);
263 264 265 266

	} else if ((c->x86_vendor == X86_VENDOR_INTEL) &&
		   (((c->x86 == 0x6) && (c->x86_model <= 0xd)) ||
		    ((c->x86 == 0xf) && (c->x86_model <= 0x6)))) {
267
		/*
268 269 270 271 272 273
		 * PAT support with the lower four entries. Intel Pentium 2,
		 * 3, M, and 4 are affected by PAT errata, which makes the
		 * upper four entries unusable. To be on the safe side, we don't
		 * use those.
		 *
		 *  PTE encoding:
274 275
		 *      PAT
		 *      |PCD
276 277 278 279 280 281
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
282
		 * PAT bit unused
283 284 285
		 *
		 * NOTE: When WT or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
286 287 288
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
	} else {
		/*
		 * Full PAT support.  We put WT in slot 7 to improve
		 * robustness in the presence of errata that might cause
		 * the high PAT bit to be ignored.  This way, a buggy slot 7
		 * access will hit slot 3, and slot 3 is UC, so at worst
		 * we lose performance without causing a correctness issue.
		 * Pentium 4 erratum N46 is an example for such an erratum,
		 * although we try not to use PAT at all on affected CPUs.
		 *
		 *  PTE encoding:
		 *      PAT
		 *      |PCD
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
		 *      100    4    WB : Reserved
		 *      101    5    WC : Reserved
		 *      110    6    UC-: Reserved
		 *      111    7    WT : _PAGE_CACHE_MODE_WT
		 *
		 * The reserved slots are unused, but mapped to their
		 * corresponding types in the presence of PAT errata.
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, WT);
318
	}
319

320 321 322 323 324
	if (!boot_cpu_done) {
		pat_bsp_init(pat);
		boot_cpu_done = true;
	} else {
		pat_ap_init(pat);
325
	}
326 327 328 329
}

#undef PAT

330
static DEFINE_SPINLOCK(memtype_lock);	/* protects memtype accesses */
331

332 333 334 335 336 337 338
/*
 * Does intersection of PAT memory type and MTRR memory type and returns
 * the resulting memory type as PAT understands it.
 * (Type in pat and mtrr will not have same value)
 * The intersection is based on "Effective Memory Type" tables in IA-32
 * SDM vol 3a
 */
339 340
static unsigned long pat_x_mtrr_type(u64 start, u64 end,
				     enum page_cache_mode req_type)
341
{
342 343 344 345
	/*
	 * Look for MTRR hint to get the effective type in case where PAT
	 * request is for WB.
	 */
346
	if (req_type == _PAGE_CACHE_MODE_WB) {
347
		u8 mtrr_type, uniform;
348

349
		mtrr_type = mtrr_type_lookup(start, end, &uniform);
350
		if (mtrr_type != MTRR_TYPE_WRBACK)
351
			return _PAGE_CACHE_MODE_UC_MINUS;
352

353
		return _PAGE_CACHE_MODE_WB;
354 355 356
	}

	return req_type;
357 358
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
struct pagerange_state {
	unsigned long		cur_pfn;
	int			ram;
	int			not_ram;
};

static int
pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
{
	struct pagerange_state *state = arg;

	state->not_ram	|= initial_pfn > state->cur_pfn;
	state->ram	|= total_nr_pages > 0;
	state->cur_pfn	 = initial_pfn + total_nr_pages;

	return state->ram && state->not_ram;
}

377
static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
378
{
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
	int ret = 0;
	unsigned long start_pfn = start >> PAGE_SHIFT;
	unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
	struct pagerange_state state = {start_pfn, 0, 0};

	/*
	 * For legacy reasons, physical address range in the legacy ISA
	 * region is tracked as non-RAM. This will allow users of
	 * /dev/mem to map portions of legacy ISA region, even when
	 * some of those portions are listed(or not even listed) with
	 * different e820 types(RAM/reserved/..)
	 */
	if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
		start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;

	if (start_pfn < end_pfn) {
		ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
				&state, pagerange_is_ram_callback);
397 398
	}

399
	return (ret > 0) ? -1 : (state.ram ? 1 : 0);
400 401
}

402
/*
403 404 405 406
 * For RAM pages, we use page flags to mark the pages with appropriate type.
 * Here we do two pass:
 * - Find the memtype of all the pages in the range, look for any conflicts
 * - In case of no conflicts, set the new memtype for pages in the range
407
 */
408 409 410
static int reserve_ram_pages_type(u64 start, u64 end,
				  enum page_cache_mode req_type,
				  enum page_cache_mode *new_type)
411 412
{
	struct page *page;
413 414
	u64 pfn;

415
	if (req_type == _PAGE_CACHE_MODE_UC) {
416 417
		/* We do not support strong UC */
		WARN_ON_ONCE(1);
418
		req_type = _PAGE_CACHE_MODE_UC_MINUS;
419
	}
420 421

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
422
		enum page_cache_mode type;
423

424 425 426
		page = pfn_to_page(pfn);
		type = get_page_memtype(page);
		if (type != -1) {
427
			pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
428
				start, end - 1, type, req_type);
429 430 431 432 433
			if (new_type)
				*new_type = type;

			return -EBUSY;
		}
434 435
	}

436 437 438 439
	if (new_type)
		*new_type = req_type;

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
440
		page = pfn_to_page(pfn);
441
		set_page_memtype(page, req_type);
442
	}
443
	return 0;
444 445 446 447 448
}

static int free_ram_pages_type(u64 start, u64 end)
{
	struct page *page;
449
	u64 pfn;
450 451 452

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
		page = pfn_to_page(pfn);
453
		set_page_memtype(page, -1);
454 455 456 457
	}
	return 0;
}

458 459
/*
 * req_type typically has one of the:
460 461 462 463
 * - _PAGE_CACHE_MODE_WB
 * - _PAGE_CACHE_MODE_WC
 * - _PAGE_CACHE_MODE_UC_MINUS
 * - _PAGE_CACHE_MODE_UC
464
 *
465 466 467
 * If new_type is NULL, function will return an error if it cannot reserve the
 * region with req_type. If new_type is non-NULL, function will return
 * available type in new_type in case of no error. In case of any error
468 469
 * it will return a negative return value.
 */
470 471
int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
		    enum page_cache_mode *new_type)
472
{
473
	struct memtype *new;
474
	enum page_cache_mode actual_type;
475
	int is_range_ram;
I
Ingo Molnar 已提交
476
	int err = 0;
477

I
Ingo Molnar 已提交
478
	BUG_ON(start >= end); /* end is exclusive */
479

480
	if (!pat_enabled()) {
481
		/* This is identical to page table setting without PAT */
482 483
		if (new_type)
			*new_type = req_type;
484 485 486 487
		return 0;
	}

	/* Low ISA region is always mapped WB in page table. No need to track */
488
	if (x86_platform.is_untracked_pat_range(start, end)) {
489
		if (new_type)
490
			*new_type = _PAGE_CACHE_MODE_WB;
491 492 493
		return 0;
	}

494 495 496 497 498 499
	/*
	 * Call mtrr_lookup to get the type hint. This is an
	 * optimization for /dev/mem mmap'ers into WB memory (BIOS
	 * tools and ACPI tools). Use WB request for WB memory and use
	 * UC_MINUS otherwise.
	 */
500
	actual_type = pat_x_mtrr_type(start, end, req_type);
501

502 503 504
	if (new_type)
		*new_type = actual_type;

505
	is_range_ram = pat_pagerange_is_ram(start, end);
506 507 508 509 510 511
	if (is_range_ram == 1) {

		err = reserve_ram_pages_type(start, end, req_type, new_type);

		return err;
	} else if (is_range_ram < 0) {
512
		return -EINVAL;
513
	}
514

515
	new  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
516
	if (!new)
517 518
		return -ENOMEM;

I
Ingo Molnar 已提交
519 520 521
	new->start	= start;
	new->end	= end;
	new->type	= actual_type;
522 523 524

	spin_lock(&memtype_lock);

525
	err = rbt_memtype_check_insert(new, new_type);
526
	if (err) {
527 528 529
		pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
			start, end - 1,
			cattr_name(new->type), cattr_name(req_type));
530
		kfree(new);
531
		spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
532

533 534 535 536
		return err;
	}

	spin_unlock(&memtype_lock);
537

538 539
	dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
		start, end - 1, cattr_name(new->type), cattr_name(req_type),
540 541
		new_type ? cattr_name(*new_type) : "-");

542 543 544 545 546 547
	return err;
}

int free_memtype(u64 start, u64 end)
{
	int err = -EINVAL;
548
	int is_range_ram;
549
	struct memtype *entry;
550

551
	if (!pat_enabled())
552 553 554
		return 0;

	/* Low ISA region is always mapped WB. No need to track */
555
	if (x86_platform.is_untracked_pat_range(start, end))
556 557
		return 0;

558
	is_range_ram = pat_pagerange_is_ram(start, end);
559 560 561 562 563 564
	if (is_range_ram == 1) {

		err = free_ram_pages_type(start, end);

		return err;
	} else if (is_range_ram < 0) {
565
		return -EINVAL;
566
	}
567

568
	spin_lock(&memtype_lock);
569
	entry = rbt_memtype_erase(start, end);
570 571
	spin_unlock(&memtype_lock);

572
	if (!entry) {
573 574
		pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
			current->comm, current->pid, start, end - 1);
575
		return -EINVAL;
576
	}
577

578 579
	kfree(entry);

580
	dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
I
Ingo Molnar 已提交
581

582
	return 0;
583 584
}

585

586 587 588 589 590 591
/**
 * lookup_memtype - Looksup the memory type for a physical address
 * @paddr: physical address of which memory type needs to be looked up
 *
 * Only to be called when PAT is enabled
 *
592 593
 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
 * or _PAGE_CACHE_MODE_UC
594
 */
595
static enum page_cache_mode lookup_memtype(u64 paddr)
596
{
597
	enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
598 599
	struct memtype *entry;

600
	if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
601 602 603 604 605 606 607 608 609 610 611
		return rettype;

	if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
		struct page *page;
		page = pfn_to_page(paddr >> PAGE_SHIFT);
		rettype = get_page_memtype(page);
		/*
		 * -1 from get_page_memtype() implies RAM page is in its
		 * default state and not reserved, and hence of type WB
		 */
		if (rettype == -1)
612
			rettype = _PAGE_CACHE_MODE_WB;
613 614 615 616 617 618

		return rettype;
	}

	spin_lock(&memtype_lock);

619
	entry = rbt_memtype_lookup(paddr);
620 621 622
	if (entry != NULL)
		rettype = entry->type;
	else
623
		rettype = _PAGE_CACHE_MODE_UC_MINUS;
624 625 626 627 628

	spin_unlock(&memtype_lock);
	return rettype;
}

629 630 631 632 633 634 635 636 637 638 639
/**
 * io_reserve_memtype - Request a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 * @type: A pointer to memtype, with requested type. On success, requested
 * or any other compatible type that was available for the region is returned
 *
 * On success, returns 0
 * On failure, returns non-zero
 */
int io_reserve_memtype(resource_size_t start, resource_size_t end,
640
			enum page_cache_mode *type)
641
{
642
	resource_size_t size = end - start;
643 644
	enum page_cache_mode req_type = *type;
	enum page_cache_mode new_type;
645 646
	int ret;

647
	WARN_ON_ONCE(iomem_map_sanity_check(start, size));
648 649 650 651 652

	ret = reserve_memtype(start, end, req_type, &new_type);
	if (ret)
		goto out_err;

653
	if (!is_new_memtype_allowed(start, size, req_type, new_type))
654 655
		goto out_free;

656
	if (kernel_map_sync_memtype(start, size, new_type) < 0)
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
		goto out_free;

	*type = new_type;
	return 0;

out_free:
	free_memtype(start, end);
	ret = -EBUSY;
out_err:
	return ret;
}

/**
 * io_free_memtype - Release a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 */
void io_free_memtype(resource_size_t start, resource_size_t end)
{
	free_memtype(start, end);
}

679 680 681 682 683 684
pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t vma_prot)
{
	return vma_prot;
}

685
#ifdef CONFIG_STRICT_DEVMEM
686
/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
687 688 689 690 691
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	return 1;
}
#else
692
/* This check is needed to avoid cache aliasing when PAT is enabled */
693 694 695 696 697 698
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	u64 from = ((u64)pfn) << PAGE_SHIFT;
	u64 to = from + size;
	u64 cursor = from;

699
	if (!pat_enabled())
700 701
		return 1;

702 703
	while (cursor < to) {
		if (!devmem_is_allowed(pfn)) {
704 705
			pr_info("x86/PAT: Program %s tried to access /dev/mem between [mem %#010Lx-%#010Lx], PAT prevents it\n",
				current->comm, from, to - 1);
706 707 708 709 710 711 712
			return 0;
		}
		cursor += PAGE_SIZE;
		pfn++;
	}
	return 1;
}
713
#endif /* CONFIG_STRICT_DEVMEM */
714

715 716 717
int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t *vma_prot)
{
718
	enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
719

720 721 722
	if (!range_is_allowed(pfn, size))
		return 0;

723
	if (file->f_flags & O_DSYNC)
724
		pcm = _PAGE_CACHE_MODE_UC_MINUS;
725 726 727 728 729 730 731 732 733 734

#ifdef CONFIG_X86_32
	/*
	 * On the PPro and successors, the MTRRs are used to set
	 * memory types for physical addresses outside main memory,
	 * so blindly setting UC or PWT on those pages is wrong.
	 * For Pentiums and earlier, the surround logic should disable
	 * caching for the high addresses through the KEN pin, but
	 * we maintain the tradition of paranoia in this code.
	 */
735
	if (!pat_enabled() &&
736 737 738 739 740
	    !(boot_cpu_has(X86_FEATURE_MTRR) ||
	      boot_cpu_has(X86_FEATURE_K6_MTRR) ||
	      boot_cpu_has(X86_FEATURE_CYRIX_ARR) ||
	      boot_cpu_has(X86_FEATURE_CENTAUR_MCR)) &&
	    (pfn << PAGE_SHIFT) >= __pa(high_memory)) {
741
		pcm = _PAGE_CACHE_MODE_UC;
742 743 744
	}
#endif

745
	*vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
746
			     cachemode2protval(pcm));
747 748
	return 1;
}
749

750 751 752 753
/*
 * Change the memory type for the physial address range in kernel identity
 * mapping space if that range is a part of identity map.
 */
754 755
int kernel_map_sync_memtype(u64 base, unsigned long size,
			    enum page_cache_mode pcm)
756 757 758
{
	unsigned long id_sz;

759
	if (base > __pa(high_memory-1))
760 761
		return 0;

762 763 764 765 766 767 768
	/*
	 * some areas in the middle of the kernel identity range
	 * are not mapped, like the PCI space.
	 */
	if (!page_is_ram(base >> PAGE_SHIFT))
		return 0;

769
	id_sz = (__pa(high_memory-1) <= base + size) ?
770 771 772
				__pa(high_memory) - base :
				size;

773
	if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
774
		pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
775
			current->comm, current->pid,
776
			cattr_name(pcm),
777
			base, (unsigned long long)(base + size-1));
778 779 780 781 782
		return -EINVAL;
	}
	return 0;
}

783 784 785 786 787
/*
 * Internal interface to reserve a range of physical memory with prot.
 * Reserved non RAM regions only and after successful reserve_memtype,
 * this func also keeps identity mapping (if any) in sync with this new prot.
 */
788 789
static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
				int strict_prot)
790 791
{
	int is_ram = 0;
792
	int ret;
793 794
	enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
	enum page_cache_mode pcm = want_pcm;
795

796
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
797

798
	/*
799 800 801
	 * reserve_pfn_range() for RAM pages. We do not refcount to keep
	 * track of number of mappings of RAM pages. We can assert that
	 * the type requested matches the type of first page in the range.
802
	 */
803
	if (is_ram) {
804
		if (!pat_enabled())
805 806
			return 0;

807 808
		pcm = lookup_memtype(paddr);
		if (want_pcm != pcm) {
809
			pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
810
				current->comm, current->pid,
811
				cattr_name(want_pcm),
812
				(unsigned long long)paddr,
813
				(unsigned long long)(paddr + size - 1),
814
				cattr_name(pcm));
815
			*vma_prot = __pgprot((pgprot_val(*vma_prot) &
816 817
					     (~_PAGE_CACHE_MASK)) |
					     cachemode2protval(pcm));
818
		}
819
		return 0;
820
	}
821

822
	ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
823 824 825
	if (ret)
		return ret;

826
	if (pcm != want_pcm) {
827
		if (strict_prot ||
828
		    !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
829
			free_memtype(paddr, paddr + size);
830 831 832 833 834 835
			pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
			       current->comm, current->pid,
			       cattr_name(want_pcm),
			       (unsigned long long)paddr,
			       (unsigned long long)(paddr + size - 1),
			       cattr_name(pcm));
836 837 838 839 840 841 842 843
			return -EINVAL;
		}
		/*
		 * We allow returning different type than the one requested in
		 * non strict case.
		 */
		*vma_prot = __pgprot((pgprot_val(*vma_prot) &
				      (~_PAGE_CACHE_MASK)) |
844
				     cachemode2protval(pcm));
845 846
	}

847
	if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
848 849 850 851 852 853 854 855 856 857 858 859 860 861
		free_memtype(paddr, paddr + size);
		return -EINVAL;
	}
	return 0;
}

/*
 * Internal interface to free a range of physical memory.
 * Frees non RAM regions only.
 */
static void free_pfn_range(u64 paddr, unsigned long size)
{
	int is_ram;

862
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
863 864 865 866 867
	if (is_ram == 0)
		free_memtype(paddr, paddr + size);
}

/*
868
 * track_pfn_copy is called when vma that is covering the pfnmap gets
869 870 871 872 873
 * copied through copy_page_range().
 *
 * If the vma has a linear pfn mapping for the entire range, we get the prot
 * from pte and reserve the entire vma range with single reserve_pfn_range call.
 */
874
int track_pfn_copy(struct vm_area_struct *vma)
875
{
876
	resource_size_t paddr;
877
	unsigned long prot;
878
	unsigned long vma_size = vma->vm_end - vma->vm_start;
879
	pgprot_t pgprot;
880

881
	if (vma->vm_flags & VM_PAT) {
882
		/*
883 884
		 * reserve the whole chunk covered by vma. We need the
		 * starting address and protection from pte.
885
		 */
886
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
887
			WARN_ON_ONCE(1);
888
			return -EINVAL;
889
		}
890 891
		pgprot = __pgprot(prot);
		return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
892 893 894 895 896 897 898 899 900 901
	}

	return 0;
}

/*
 * prot is passed in as a parameter for the new mapping. If the vma has a
 * linear pfn mapping for the entire range reserve the entire vma range with
 * single reserve_pfn_range call.
 */
902
int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
903
		    unsigned long pfn, unsigned long addr, unsigned long size)
904
{
905
	resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
906
	enum page_cache_mode pcm;
907

908
	/* reserve the whole chunk starting from paddr */
909 910 911 912 913 914 915 916
	if (addr == vma->vm_start && size == (vma->vm_end - vma->vm_start)) {
		int ret;

		ret = reserve_pfn_range(paddr, size, prot, 0);
		if (!ret)
			vma->vm_flags |= VM_PAT;
		return ret;
	}
917

918
	if (!pat_enabled())
919 920
		return 0;

921 922 923 924
	/*
	 * For anything smaller than the vma size we set prot based on the
	 * lookup.
	 */
925
	pcm = lookup_memtype(paddr);
926 927 928 929 930

	/* Check memtype for the remaining pages */
	while (size > PAGE_SIZE) {
		size -= PAGE_SIZE;
		paddr += PAGE_SIZE;
931
		if (pcm != lookup_memtype(paddr))
932 933 934 935
			return -EINVAL;
	}

	*prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
936
			 cachemode2protval(pcm));
937 938 939 940 941 942 943

	return 0;
}

int track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot,
		     unsigned long pfn)
{
944
	enum page_cache_mode pcm;
945

946
	if (!pat_enabled())
947 948 949
		return 0;

	/* Set prot based on lookup */
950
	pcm = lookup_memtype((resource_size_t)pfn << PAGE_SHIFT);
951
	*prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
952
			 cachemode2protval(pcm));
953

954 955 956 957
	return 0;
}

/*
958
 * untrack_pfn is called while unmapping a pfnmap for a region.
959
 * untrack can be called for a specific region indicated by pfn and size or
960
 * can be for the entire vma (in which case pfn, size are zero).
961
 */
962 963
void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
		 unsigned long size)
964
{
965
	resource_size_t paddr;
966
	unsigned long prot;
967

968
	if (!(vma->vm_flags & VM_PAT))
969
		return;
970 971 972 973 974 975 976 977 978 979

	/* free the chunk starting from pfn or the whole chunk */
	paddr = (resource_size_t)pfn << PAGE_SHIFT;
	if (!paddr && !size) {
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
			WARN_ON_ONCE(1);
			return;
		}

		size = vma->vm_end - vma->vm_start;
980
	}
981
	free_pfn_range(paddr, size);
982
	vma->vm_flags &= ~VM_PAT;
983 984
}

985 986
pgprot_t pgprot_writecombine(pgprot_t prot)
{
987
	return __pgprot(pgprot_val(prot) |
988
				cachemode2protval(_PAGE_CACHE_MODE_WC));
989
}
990
EXPORT_SYMBOL_GPL(pgprot_writecombine);
991

992
#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
993 994 995

static struct memtype *memtype_get_idx(loff_t pos)
{
996 997
	struct memtype *print_entry;
	int ret;
998

999
	print_entry  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
1000 1001 1002 1003
	if (!print_entry)
		return NULL;

	spin_lock(&memtype_lock);
1004
	ret = rbt_memtype_copy_nth_element(print_entry, pos);
1005
	spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
1006

1007 1008 1009 1010 1011 1012
	if (!ret) {
		return print_entry;
	} else {
		kfree(print_entry);
		return NULL;
	}
1013 1014 1015 1016 1017 1018
}

static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
{
	if (*pos == 0) {
		++*pos;
1019
		seq_puts(seq, "PAT memtype list:\n");
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	}

	return memtype_get_idx(*pos);
}

static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
{
	++*pos;
	return memtype_get_idx(*pos);
}

static void memtype_seq_stop(struct seq_file *seq, void *v)
{
}

static int memtype_seq_show(struct seq_file *seq, void *v)
{
	struct memtype *print_entry = (struct memtype *)v;

	seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
			print_entry->start, print_entry->end);
	kfree(print_entry);
I
Ingo Molnar 已提交
1042

1043 1044 1045
	return 0;
}

T
Tobias Klauser 已提交
1046
static const struct seq_operations memtype_seq_ops = {
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	.start = memtype_seq_start,
	.next  = memtype_seq_next,
	.stop  = memtype_seq_stop,
	.show  = memtype_seq_show,
};

static int memtype_seq_open(struct inode *inode, struct file *file)
{
	return seq_open(file, &memtype_seq_ops);
}

static const struct file_operations memtype_fops = {
	.open    = memtype_seq_open,
	.read    = seq_read,
	.llseek  = seq_lseek,
	.release = seq_release,
};

static int __init pat_memtype_list_init(void)
{
1067
	if (pat_enabled()) {
1068 1069 1070
		debugfs_create_file("pat_memtype_list", S_IRUSR,
				    arch_debugfs_dir, NULL, &memtype_fops);
	}
1071 1072 1073 1074 1075
	return 0;
}

late_initcall(pat_memtype_list_init);

1076
#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */