mr.c 61.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */


#include <linux/kref.h>
#include <linux/random.h>
#include <linux/debugfs.h>
#include <linux/export.h>
E
Eli Cohen 已提交
38
#include <linux/delay.h>
39
#include <rdma/ib_umem.h>
40
#include <rdma/ib_umem_odp.h>
41
#include <rdma/ib_verbs.h>
42 43 44
#include "mlx5_ib.h"

enum {
E
Eli Cohen 已提交
45
	MAX_PENDING_REG_MR = 8,
46 47
};

48
#define MLX5_UMR_ALIGN 2048
49

50 51 52 53 54 55 56
static void
create_mkey_callback(int status, struct mlx5_async_work *context);

static void
assign_mkey_variant(struct mlx5_ib_dev *dev, struct mlx5_core_mkey *mkey,
		    u32 *in)
{
57
	u8 key = atomic_inc_return(&dev->mkey_var);
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	void *mkc;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
	MLX5_SET(mkc, mkc, mkey_7_0, key);
	mkey->key = key;
}

static int
mlx5_ib_create_mkey(struct mlx5_ib_dev *dev, struct mlx5_core_mkey *mkey,
		    u32 *in, int inlen)
{
	assign_mkey_variant(dev, mkey, in);
	return mlx5_core_create_mkey(dev->mdev, mkey, in, inlen);
}

static int
mlx5_ib_create_mkey_cb(struct mlx5_ib_dev *dev,
		       struct mlx5_core_mkey *mkey,
		       struct mlx5_async_ctx *async_ctx,
		       u32 *in, int inlen, u32 *out, int outlen,
		       struct mlx5_async_work *context)
{
80
	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
81
	assign_mkey_variant(dev, mkey, in);
82 83
	return mlx5_cmd_exec_cb(async_ctx, in, inlen, out, outlen,
				create_mkey_callback, context);
84 85
}

86 87
static void clean_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
static void dereg_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
88
static int mr_cache_max_order(struct mlx5_ib_dev *dev);
89
static void queue_adjust_cache_locked(struct mlx5_cache_ent *ent);
90 91 92 93 94 95

static bool umr_can_use_indirect_mkey(struct mlx5_ib_dev *dev)
{
	return !MLX5_CAP_GEN(dev->mdev, umr_indirect_mkey_disabled);
}

96 97
static int destroy_mkey(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
{
98
	WARN_ON(xa_load(&dev->odp_mkeys, mlx5_base_mkey(mr->mmkey.key)));
99

100
	return mlx5_core_destroy_mkey(dev->mdev, &mr->mmkey);
101 102
}

103 104 105 106 107 108
static bool use_umr_mtt_update(struct mlx5_ib_mr *mr, u64 start, u64 length)
{
	return ((u64)1 << mr->order) * MLX5_ADAPTER_PAGE_SIZE >=
		length + (start & (MLX5_ADAPTER_PAGE_SIZE - 1));
}

109
static void create_mkey_callback(int status, struct mlx5_async_work *context)
E
Eli Cohen 已提交
110
{
111 112
	struct mlx5_ib_mr *mr =
		container_of(context, struct mlx5_ib_mr, cb_work);
E
Eli Cohen 已提交
113
	struct mlx5_ib_dev *dev = mr->dev;
114
	struct mlx5_cache_ent *ent = mr->cache_ent;
E
Eli Cohen 已提交
115 116 117 118 119
	unsigned long flags;

	if (status) {
		mlx5_ib_warn(dev, "async reg mr failed. status %d\n", status);
		kfree(mr);
120 121 122 123
		spin_lock_irqsave(&ent->lock, flags);
		ent->pending--;
		WRITE_ONCE(dev->fill_delay, 1);
		spin_unlock_irqrestore(&ent->lock, flags);
E
Eli Cohen 已提交
124 125 126 127
		mod_timer(&dev->delay_timer, jiffies + HZ);
		return;
	}

A
Artemy Kovalyov 已提交
128
	mr->mmkey.type = MLX5_MKEY_MR;
129 130
	mr->mmkey.key |= mlx5_idx_to_mkey(
		MLX5_GET(create_mkey_out, mr->out, mkey_index));
E
Eli Cohen 已提交
131

132
	WRITE_ONCE(dev->cache.last_add, jiffies);
E
Eli Cohen 已提交
133 134 135

	spin_lock_irqsave(&ent->lock, flags);
	list_add_tail(&mr->list, &ent->head);
136 137
	ent->available_mrs++;
	ent->total_mrs++;
138 139
	/* If we are doing fill_to_high_water then keep going. */
	queue_adjust_cache_locked(ent);
140
	ent->pending--;
E
Eli Cohen 已提交
141
	spin_unlock_irqrestore(&ent->lock, flags);
142 143 144 145 146 147 148 149 150 151 152 153
}

static struct mlx5_ib_mr *alloc_cache_mr(struct mlx5_cache_ent *ent, void *mkc)
{
	struct mlx5_ib_mr *mr;

	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
	if (!mr)
		return NULL;
	mr->order = ent->order;
	mr->cache_ent = ent;
	mr->dev = ent->dev;
154

155 156 157 158 159 160 161 162 163
	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, access_mode_1_0, ent->access_mode & 0x3);
	MLX5_SET(mkc, mkc, access_mode_4_2, (ent->access_mode >> 2) & 0x7);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, translations_octword_size, ent->xlt);
	MLX5_SET(mkc, mkc, log_page_size, ent->page);
	return mr;
E
Eli Cohen 已提交
164 165
}

166
/* Asynchronously schedule new MRs to be populated in the cache. */
167
static int add_keys(struct mlx5_cache_ent *ent, unsigned int num)
168
{
169
	size_t inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
170
	struct mlx5_ib_mr *mr;
171 172
	void *mkc;
	u32 *in;
173 174 175
	int err = 0;
	int i;

176
	in = kzalloc(inlen, GFP_KERNEL);
177 178 179
	if (!in)
		return -ENOMEM;

180
	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
181
	for (i = 0; i < num; i++) {
182
		mr = alloc_cache_mr(ent, mkc);
183 184
		if (!mr) {
			err = -ENOMEM;
E
Eli Cohen 已提交
185
			break;
186
		}
E
Eli Cohen 已提交
187
		spin_lock_irq(&ent->lock);
188 189 190 191 192 193
		if (ent->pending >= MAX_PENDING_REG_MR) {
			err = -EAGAIN;
			spin_unlock_irq(&ent->lock);
			kfree(mr);
			break;
		}
E
Eli Cohen 已提交
194 195
		ent->pending++;
		spin_unlock_irq(&ent->lock);
196 197 198 199
		err = mlx5_ib_create_mkey_cb(ent->dev, &mr->mmkey,
					     &ent->dev->async_ctx, in, inlen,
					     mr->out, sizeof(mr->out),
					     &mr->cb_work);
200
		if (err) {
E
Eli Cohen 已提交
201 202 203
			spin_lock_irq(&ent->lock);
			ent->pending--;
			spin_unlock_irq(&ent->lock);
204
			mlx5_ib_warn(ent->dev, "create mkey failed %d\n", err);
205
			kfree(mr);
E
Eli Cohen 已提交
206
			break;
207 208 209 210 211 212 213
		}
	}

	kfree(in);
	return err;
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
/* Synchronously create a MR in the cache */
static struct mlx5_ib_mr *create_cache_mr(struct mlx5_cache_ent *ent)
{
	size_t inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	struct mlx5_ib_mr *mr;
	void *mkc;
	u32 *in;
	int err;

	in = kzalloc(inlen, GFP_KERNEL);
	if (!in)
		return ERR_PTR(-ENOMEM);
	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	mr = alloc_cache_mr(ent, mkc);
	if (!mr) {
		err = -ENOMEM;
		goto free_in;
	}

	err = mlx5_core_create_mkey(ent->dev->mdev, &mr->mmkey, in, inlen);
	if (err)
		goto free_mr;

	mr->mmkey.type = MLX5_MKEY_MR;
	WRITE_ONCE(ent->dev->cache.last_add, jiffies);
	spin_lock_irq(&ent->lock);
	ent->total_mrs++;
	spin_unlock_irq(&ent->lock);
	kfree(in);
	return mr;
free_mr:
	kfree(mr);
free_in:
	kfree(in);
	return ERR_PTR(err);
}

252
static void remove_cache_mr_locked(struct mlx5_cache_ent *ent)
253 254 255
{
	struct mlx5_ib_mr *mr;

256 257
	lockdep_assert_held(&ent->lock);
	if (list_empty(&ent->head))
258 259 260 261 262 263 264 265
		return;
	mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
	list_del(&mr->list);
	ent->available_mrs--;
	ent->total_mrs--;
	spin_unlock_irq(&ent->lock);
	mlx5_core_destroy_mkey(ent->dev->mdev, &mr->mmkey);
	kfree(mr);
266
	spin_lock_irq(&ent->lock);
267
}
268

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
static int resize_available_mrs(struct mlx5_cache_ent *ent, unsigned int target,
				bool limit_fill)
{
	int err;

	lockdep_assert_held(&ent->lock);

	while (true) {
		if (limit_fill)
			target = ent->limit * 2;
		if (target == ent->available_mrs + ent->pending)
			return 0;
		if (target > ent->available_mrs + ent->pending) {
			u32 todo = target - (ent->available_mrs + ent->pending);

			spin_unlock_irq(&ent->lock);
			err = add_keys(ent, todo);
			if (err == -EAGAIN)
				usleep_range(3000, 5000);
			spin_lock_irq(&ent->lock);
			if (err) {
				if (err != -EAGAIN)
					return err;
			} else
				return 0;
		} else {
295
			remove_cache_mr_locked(ent);
296
		}
297 298 299 300 301 302 303
	}
}

static ssize_t size_write(struct file *filp, const char __user *buf,
			  size_t count, loff_t *pos)
{
	struct mlx5_cache_ent *ent = filp->private_data;
304
	u32 target;
305 306
	int err;

307 308 309
	err = kstrtou32_from_user(buf, count, 0, &target);
	if (err)
		return err;
E
Eli Cohen 已提交
310

311 312 313 314 315 316 317 318 319
	/*
	 * Target is the new value of total_mrs the user requests, however we
	 * cannot free MRs that are in use. Compute the target value for
	 * available_mrs.
	 */
	spin_lock_irq(&ent->lock);
	if (target < ent->total_mrs - ent->available_mrs) {
		err = -EINVAL;
		goto err_unlock;
320
	}
321 322 323 324 325 326 327 328 329
	target = target - (ent->total_mrs - ent->available_mrs);
	if (target < ent->limit || target > ent->limit*2) {
		err = -EINVAL;
		goto err_unlock;
	}
	err = resize_available_mrs(ent, target, false);
	if (err)
		goto err_unlock;
	spin_unlock_irq(&ent->lock);
330 331

	return count;
332 333 334 335

err_unlock:
	spin_unlock_irq(&ent->lock);
	return err;
336 337 338 339 340 341 342 343 344
}

static ssize_t size_read(struct file *filp, char __user *buf, size_t count,
			 loff_t *pos)
{
	struct mlx5_cache_ent *ent = filp->private_data;
	char lbuf[20];
	int err;

345
	err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->total_mrs);
346 347 348
	if (err < 0)
		return err;

349
	return simple_read_from_buffer(buf, count, pos, lbuf, err);
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
}

static const struct file_operations size_fops = {
	.owner	= THIS_MODULE,
	.open	= simple_open,
	.write	= size_write,
	.read	= size_read,
};

static ssize_t limit_write(struct file *filp, const char __user *buf,
			   size_t count, loff_t *pos)
{
	struct mlx5_cache_ent *ent = filp->private_data;
	u32 var;
	int err;

366 367 368
	err = kstrtou32_from_user(buf, count, 0, &var);
	if (err)
		return err;
369

370 371 372 373 374
	/*
	 * Upon set we immediately fill the cache to high water mark implied by
	 * the limit.
	 */
	spin_lock_irq(&ent->lock);
375
	ent->limit = var;
376 377 378 379
	err = resize_available_mrs(ent, 0, true);
	spin_unlock_irq(&ent->lock);
	if (err)
		return err;
380 381 382 383 384 385 386 387 388 389 390 391 392 393
	return count;
}

static ssize_t limit_read(struct file *filp, char __user *buf, size_t count,
			  loff_t *pos)
{
	struct mlx5_cache_ent *ent = filp->private_data;
	char lbuf[20];
	int err;

	err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->limit);
	if (err < 0)
		return err;

394
	return simple_read_from_buffer(buf, count, pos, lbuf, err);
395 396 397 398 399 400 401 402 403
}

static const struct file_operations limit_fops = {
	.owner	= THIS_MODULE,
	.open	= simple_open,
	.write	= limit_write,
	.read	= limit_read,
};

404
static bool someone_adding(struct mlx5_mr_cache *cache)
405
{
406
	unsigned int i;
407 408

	for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
409 410
		struct mlx5_cache_ent *ent = &cache->ent[i];
		bool ret;
411

412 413 414 415 416 417 418
		spin_lock_irq(&ent->lock);
		ret = ent->available_mrs < ent->limit;
		spin_unlock_irq(&ent->lock);
		if (ret)
			return true;
	}
	return false;
419 420
}

421 422 423 424 425 426 427 428 429
/*
 * Check if the bucket is outside the high/low water mark and schedule an async
 * update. The cache refill has hysteresis, once the low water mark is hit it is
 * refilled up to the high mark.
 */
static void queue_adjust_cache_locked(struct mlx5_cache_ent *ent)
{
	lockdep_assert_held(&ent->lock);

430
	if (ent->disabled || READ_ONCE(ent->dev->fill_delay))
431
		return;
432 433 434 435 436 437 438 439 440
	if (ent->available_mrs < ent->limit) {
		ent->fill_to_high_water = true;
		queue_work(ent->dev->cache.wq, &ent->work);
	} else if (ent->fill_to_high_water &&
		   ent->available_mrs + ent->pending < 2 * ent->limit) {
		/*
		 * Once we start populating due to hitting a low water mark
		 * continue until we pass the high water mark.
		 */
441
		queue_work(ent->dev->cache.wq, &ent->work);
442 443 444 445 446 447 448 449 450 451 452
	} else if (ent->available_mrs == 2 * ent->limit) {
		ent->fill_to_high_water = false;
	} else if (ent->available_mrs > 2 * ent->limit) {
		/* Queue deletion of excess entries */
		ent->fill_to_high_water = false;
		if (ent->pending)
			queue_delayed_work(ent->dev->cache.wq, &ent->dwork,
					   msecs_to_jiffies(1000));
		else
			queue_work(ent->dev->cache.wq, &ent->work);
	}
453 454
}

455 456 457 458
static void __cache_work_func(struct mlx5_cache_ent *ent)
{
	struct mlx5_ib_dev *dev = ent->dev;
	struct mlx5_mr_cache *cache = &dev->cache;
E
Eli Cohen 已提交
459
	int err;
460

461 462 463
	spin_lock_irq(&ent->lock);
	if (ent->disabled)
		goto out;
464

465 466
	if (ent->fill_to_high_water &&
	    ent->available_mrs + ent->pending < 2 * ent->limit &&
467 468
	    !READ_ONCE(dev->fill_delay)) {
		spin_unlock_irq(&ent->lock);
469
		err = add_keys(ent, 1);
470 471 472 473
		spin_lock_irq(&ent->lock);
		if (ent->disabled)
			goto out;
		if (err) {
474 475 476 477 478 479
			/*
			 * EAGAIN only happens if pending is positive, so we
			 * will be rescheduled from reg_mr_callback(). The only
			 * failure path here is ENOMEM.
			 */
			if (err != -EAGAIN) {
480 481 482 483
				mlx5_ib_warn(
					dev,
					"command failed order %d, err %d\n",
					ent->order, err);
E
Eli Cohen 已提交
484 485 486 487
				queue_delayed_work(cache->wq, &ent->dwork,
						   msecs_to_jiffies(1000));
			}
		}
488
	} else if (ent->available_mrs > 2 * ent->limit) {
489 490
		bool need_delay;

491
		/*
492 493 494
		 * The remove_cache_mr() logic is performed as garbage
		 * collection task. Such task is intended to be run when no
		 * other active processes are running.
495 496 497 498
		 *
		 * The need_resched() will return TRUE if there are user tasks
		 * to be activated in near future.
		 *
499 500 501
		 * In such case, we don't execute remove_cache_mr() and postpone
		 * the garbage collection work to try to run in next cycle, in
		 * order to free CPU resources to other tasks.
502
		 */
503 504 505 506 507 508 509 510
		spin_unlock_irq(&ent->lock);
		need_delay = need_resched() || someone_adding(cache) ||
			     time_after(jiffies,
					READ_ONCE(cache->last_add) + 300 * HZ);
		spin_lock_irq(&ent->lock);
		if (ent->disabled)
			goto out;
		if (need_delay)
E
Eli Cohen 已提交
511
			queue_delayed_work(cache->wq, &ent->dwork, 300 * HZ);
512 513
		remove_cache_mr_locked(ent);
		queue_adjust_cache_locked(ent);
514
	}
515 516
out:
	spin_unlock_irq(&ent->lock);
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
}

static void delayed_cache_work_func(struct work_struct *work)
{
	struct mlx5_cache_ent *ent;

	ent = container_of(work, struct mlx5_cache_ent, dwork.work);
	__cache_work_func(ent);
}

static void cache_work_func(struct work_struct *work)
{
	struct mlx5_cache_ent *ent;

	ent = container_of(work, struct mlx5_cache_ent, work);
	__cache_work_func(ent);
}

535 536 537
/* Allocate a special entry from the cache */
struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev,
				       unsigned int entry)
538 539 540 541 542
{
	struct mlx5_mr_cache *cache = &dev->cache;
	struct mlx5_cache_ent *ent;
	struct mlx5_ib_mr *mr;

543 544
	if (WARN_ON(entry <= MR_CACHE_LAST_STD_ENTRY ||
		    entry >= ARRAY_SIZE(cache->ent)))
545
		return ERR_PTR(-EINVAL);
546 547

	ent = &cache->ent[entry];
548 549 550 551 552
	spin_lock_irq(&ent->lock);
	if (list_empty(&ent->head)) {
		spin_unlock_irq(&ent->lock);
		mr = create_cache_mr(ent);
		if (IS_ERR(mr))
553
			return mr;
554 555 556 557 558 559
	} else {
		mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
		list_del(&mr->list);
		ent->available_mrs--;
		queue_adjust_cache_locked(ent);
		spin_unlock_irq(&ent->lock);
560
	}
561
	return mr;
562 563
}

564 565
/* Return a MR already available in the cache */
static struct mlx5_ib_mr *get_cache_mr(struct mlx5_cache_ent *req_ent)
566
{
567
	struct mlx5_ib_dev *dev = req_ent->dev;
568
	struct mlx5_ib_mr *mr = NULL;
569
	struct mlx5_cache_ent *ent = req_ent;
570

571 572 573 574
	/* Try larger MR pools from the cache to satisfy the allocation */
	for (; ent != &dev->cache.ent[MR_CACHE_LAST_STD_ENTRY + 1]; ent++) {
		mlx5_ib_dbg(dev, "order %u, cache index %zu\n", ent->order,
			    ent - dev->cache.ent);
575

E
Eli Cohen 已提交
576
		spin_lock_irq(&ent->lock);
577 578 579 580
		if (!list_empty(&ent->head)) {
			mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
					      list);
			list_del(&mr->list);
581
			ent->available_mrs--;
582
			queue_adjust_cache_locked(ent);
E
Eli Cohen 已提交
583
			spin_unlock_irq(&ent->lock);
584 585
			break;
		}
586
		queue_adjust_cache_locked(ent);
E
Eli Cohen 已提交
587
		spin_unlock_irq(&ent->lock);
588 589 590
	}

	if (!mr)
591
		req_ent->miss++;
592 593 594 595

	return mr;
}

596 597 598 599 600 601 602 603 604 605
static void detach_mr_from_cache(struct mlx5_ib_mr *mr)
{
	struct mlx5_cache_ent *ent = mr->cache_ent;

	mr->cache_ent = NULL;
	spin_lock_irq(&ent->lock);
	ent->total_mrs--;
	spin_unlock_irq(&ent->lock);
}

606
void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
607
{
608
	struct mlx5_cache_ent *ent = mr->cache_ent;
609

610
	if (!ent)
611 612
		return;

613
	if (mlx5_mr_cache_invalidate(mr)) {
614
		detach_mr_from_cache(mr);
615
		destroy_mkey(dev, mr);
616 617
		return;
	}
618

E
Eli Cohen 已提交
619
	spin_lock_irq(&ent->lock);
620
	list_add_tail(&mr->list, &ent->head);
621
	ent->available_mrs++;
622
	queue_adjust_cache_locked(ent);
E
Eli Cohen 已提交
623
	spin_unlock_irq(&ent->lock);
624 625 626 627 628 629
}

static void clean_keys(struct mlx5_ib_dev *dev, int c)
{
	struct mlx5_mr_cache *cache = &dev->cache;
	struct mlx5_cache_ent *ent = &cache->ent[c];
630
	struct mlx5_ib_mr *tmp_mr;
631
	struct mlx5_ib_mr *mr;
632
	LIST_HEAD(del_list);
633

634
	cancel_delayed_work(&ent->dwork);
635
	while (1) {
E
Eli Cohen 已提交
636
		spin_lock_irq(&ent->lock);
637
		if (list_empty(&ent->head)) {
E
Eli Cohen 已提交
638
			spin_unlock_irq(&ent->lock);
639
			break;
640 641
		}
		mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
642
		list_move(&mr->list, &del_list);
643 644
		ent->available_mrs--;
		ent->total_mrs--;
E
Eli Cohen 已提交
645
		spin_unlock_irq(&ent->lock);
646 647 648 649 650 651
		mlx5_core_destroy_mkey(dev->mdev, &mr->mmkey);
	}

	list_for_each_entry_safe(mr, tmp_mr, &del_list, list) {
		list_del(&mr->list);
		kfree(mr);
652 653 654
	}
}

655 656
static void mlx5_mr_cache_debugfs_cleanup(struct mlx5_ib_dev *dev)
{
657
	if (!mlx5_debugfs_root || dev->is_rep)
658 659 660 661 662 663
		return;

	debugfs_remove_recursive(dev->cache.root);
	dev->cache.root = NULL;
}

664
static void mlx5_mr_cache_debugfs_init(struct mlx5_ib_dev *dev)
665 666 667
{
	struct mlx5_mr_cache *cache = &dev->cache;
	struct mlx5_cache_ent *ent;
668
	struct dentry *dir;
669 670
	int i;

671
	if (!mlx5_debugfs_root || dev->is_rep)
672
		return;
673

674
	cache->root = debugfs_create_dir("mr_cache", dev->mdev->priv.dbg_root);
675 676 677 678

	for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
		ent = &cache->ent[i];
		sprintf(ent->name, "%d", ent->order);
679 680 681
		dir = debugfs_create_dir(ent->name, cache->root);
		debugfs_create_file("size", 0600, dir, ent, &size_fops);
		debugfs_create_file("limit", 0600, dir, ent, &limit_fops);
682
		debugfs_create_u32("cur", 0400, dir, &ent->available_mrs);
683
		debugfs_create_u32("miss", 0600, dir, &ent->miss);
684 685 686
	}
}

687
static void delay_time_func(struct timer_list *t)
E
Eli Cohen 已提交
688
{
689
	struct mlx5_ib_dev *dev = from_timer(dev, t, delay_timer);
E
Eli Cohen 已提交
690

691
	WRITE_ONCE(dev->fill_delay, 0);
E
Eli Cohen 已提交
692 693
}

694 695 696 697 698 699
int mlx5_mr_cache_init(struct mlx5_ib_dev *dev)
{
	struct mlx5_mr_cache *cache = &dev->cache;
	struct mlx5_cache_ent *ent;
	int i;

700
	mutex_init(&dev->slow_path_mutex);
701
	cache->wq = alloc_ordered_workqueue("mkey_cache", WQ_MEM_RECLAIM);
702 703 704 705 706
	if (!cache->wq) {
		mlx5_ib_warn(dev, "failed to create work queue\n");
		return -ENOMEM;
	}

707
	mlx5_cmd_init_async_ctx(dev->mdev, &dev->async_ctx);
708
	timer_setup(&dev->delay_timer, delay_time_func, 0);
709 710 711 712 713 714
	for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
		ent = &cache->ent[i];
		INIT_LIST_HEAD(&ent->head);
		spin_lock_init(&ent->lock);
		ent->order = i + 2;
		ent->dev = dev;
715
		ent->limit = 0;
716 717 718

		INIT_WORK(&ent->work, cache_work_func);
		INIT_DELAYED_WORK(&ent->dwork, delayed_cache_work_func);
719

720
		if (i > MR_CACHE_LAST_STD_ENTRY) {
721
			mlx5_odp_init_mr_cache_entry(ent);
722
			continue;
723
		}
724

725
		if (ent->order > mr_cache_max_order(dev))
726 727 728 729 730 731 732
			continue;

		ent->page = PAGE_SHIFT;
		ent->xlt = (1 << ent->order) * sizeof(struct mlx5_mtt) /
			   MLX5_IB_UMR_OCTOWORD;
		ent->access_mode = MLX5_MKC_ACCESS_MODE_MTT;
		if ((dev->mdev->profile->mask & MLX5_PROF_MASK_MR_CACHE) &&
733
		    !dev->is_rep &&
734 735 736 737
		    mlx5_core_is_pf(dev->mdev))
			ent->limit = dev->mdev->profile->mr_cache[i].limit;
		else
			ent->limit = 0;
738 739 740
		spin_lock_irq(&ent->lock);
		queue_adjust_cache_locked(ent);
		spin_unlock_irq(&ent->lock);
741 742
	}

743
	mlx5_mr_cache_debugfs_init(dev);
744

745 746 747 748 749
	return 0;
}

int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev)
{
750
	unsigned int i;
751

752 753 754
	if (!dev->cache.wq)
		return 0;

755 756 757 758 759 760 761 762 763
	for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
		struct mlx5_cache_ent *ent = &dev->cache.ent[i];

		spin_lock_irq(&ent->lock);
		ent->disabled = true;
		spin_unlock_irq(&ent->lock);
		cancel_work_sync(&ent->work);
		cancel_delayed_work_sync(&ent->dwork);
	}
764 765

	mlx5_mr_cache_debugfs_cleanup(dev);
766
	mlx5_cmd_cleanup_async_ctx(&dev->async_ctx);
767 768 769 770

	for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++)
		clean_keys(dev, i);

771
	destroy_workqueue(dev->cache.wq);
E
Eli Cohen 已提交
772
	del_timer_sync(&dev->delay_timer);
773

774 775 776
	return 0;
}

777 778 779
static void set_mkc_access_pd_addr_fields(void *mkc, int acc, u64 start_addr,
					  struct ib_pd *pd)
{
780 781
	struct mlx5_ib_dev *dev = to_mdev(pd->device);

782 783 784 785 786 787
	MLX5_SET(mkc, mkc, a, !!(acc & IB_ACCESS_REMOTE_ATOMIC));
	MLX5_SET(mkc, mkc, rw, !!(acc & IB_ACCESS_REMOTE_WRITE));
	MLX5_SET(mkc, mkc, rr, !!(acc & IB_ACCESS_REMOTE_READ));
	MLX5_SET(mkc, mkc, lw, !!(acc & IB_ACCESS_LOCAL_WRITE));
	MLX5_SET(mkc, mkc, lr, 1);

788 789 790 791 792 793 794
	if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write))
		MLX5_SET(mkc, mkc, relaxed_ordering_write,
			 !!(acc & IB_ACCESS_RELAXED_ORDERING));
	if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read))
		MLX5_SET(mkc, mkc, relaxed_ordering_read,
			 !!(acc & IB_ACCESS_RELAXED_ORDERING));

795 796 797 798 799
	MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET64(mkc, mkc, start_addr, start_addr);
}

800 801 802
struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
803
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
804
	struct mlx5_ib_mr *mr;
805 806
	void *mkc;
	u32 *in;
807 808 809 810 811 812
	int err;

	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
	if (!mr)
		return ERR_PTR(-ENOMEM);

813
	in = kzalloc(inlen, GFP_KERNEL);
814 815 816 817 818
	if (!in) {
		err = -ENOMEM;
		goto err_free;
	}

819 820
	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

821
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_PA);
822
	MLX5_SET(mkc, mkc, length64, 1);
823
	set_mkc_access_pd_addr_fields(mkc, acc, 0, pd);
824

825
	err = mlx5_ib_create_mkey(dev, &mr->mmkey, in, inlen);
826 827 828 829
	if (err)
		goto err_in;

	kfree(in);
A
Artemy Kovalyov 已提交
830
	mr->mmkey.type = MLX5_MKEY_MR;
831 832
	mr->ibmr.lkey = mr->mmkey.key;
	mr->ibmr.rkey = mr->mmkey.key;
833 834 835 836 837 838 839 840 841 842 843 844 845
	mr->umem = NULL;

	return &mr->ibmr;

err_in:
	kfree(in);

err_free:
	kfree(mr);

	return ERR_PTR(err);
}

846
static int get_octo_len(u64 addr, u64 len, int page_shift)
847
{
848
	u64 page_size = 1ULL << page_shift;
849 850 851 852
	u64 offset;
	int npages;

	offset = addr & (page_size - 1);
853
	npages = ALIGN(len + offset, page_size) >> page_shift;
854 855 856
	return (npages + 1) / 2;
}

857
static int mr_cache_max_order(struct mlx5_ib_dev *dev)
858
{
859
	if (MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset))
860
		return MR_CACHE_LAST_STD_ENTRY + 2;
861 862 863
	return MLX5_MAX_UMR_SHIFT;
}

864 865 866
static int mr_umem_get(struct mlx5_ib_dev *dev, u64 start, u64 length,
		       int access_flags, struct ib_umem **umem, int *npages,
		       int *page_shift, int *ncont, int *order)
867
{
868
	struct ib_umem *u;
869

870 871
	*umem = NULL;

872 873 874
	if (access_flags & IB_ACCESS_ON_DEMAND) {
		struct ib_umem_odp *odp;

875
		odp = ib_umem_odp_get(&dev->ib_dev, start, length, access_flags,
876
				      &mlx5_mn_ops);
877 878 879 880 881 882 883 884 885 886 887 888 889 890
		if (IS_ERR(odp)) {
			mlx5_ib_dbg(dev, "umem get failed (%ld)\n",
				    PTR_ERR(odp));
			return PTR_ERR(odp);
		}

		u = &odp->umem;

		*page_shift = odp->page_shift;
		*ncont = ib_umem_odp_num_pages(odp);
		*npages = *ncont << (*page_shift - PAGE_SHIFT);
		if (order)
			*order = ilog2(roundup_pow_of_two(*ncont));
	} else {
891
		u = ib_umem_get(&dev->ib_dev, start, length, access_flags);
892 893 894 895 896 897 898
		if (IS_ERR(u)) {
			mlx5_ib_dbg(dev, "umem get failed (%ld)\n", PTR_ERR(u));
			return PTR_ERR(u);
		}

		mlx5_ib_cont_pages(u, start, MLX5_MKEY_PAGE_SHIFT_MASK, npages,
				   page_shift, ncont, order);
899 900 901 902
	}

	if (!*npages) {
		mlx5_ib_warn(dev, "avoid zero region\n");
903
		ib_umem_release(u);
904
		return -EINVAL;
905 906
	}

907 908
	*umem = u;

909 910 911
	mlx5_ib_dbg(dev, "npages %d, ncont %d, order %d, page_shift %d\n",
		    *npages, *ncont, *order, *page_shift);

912
	return 0;
913 914
}

915
static void mlx5_ib_umr_done(struct ib_cq *cq, struct ib_wc *wc)
916
{
917 918
	struct mlx5_ib_umr_context *context =
		container_of(wc->wr_cqe, struct mlx5_ib_umr_context, cqe);
919

920 921 922
	context->status = wc->status;
	complete(&context->done);
}
923

924 925 926 927 928
static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
{
	context->cqe.done = mlx5_ib_umr_done;
	context->status = -1;
	init_completion(&context->done);
929 930
}

931 932 933 934
static int mlx5_ib_post_send_wait(struct mlx5_ib_dev *dev,
				  struct mlx5_umr_wr *umrwr)
{
	struct umr_common *umrc = &dev->umrc;
935
	const struct ib_send_wr *bad;
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	int err;
	struct mlx5_ib_umr_context umr_context;

	mlx5_ib_init_umr_context(&umr_context);
	umrwr->wr.wr_cqe = &umr_context.cqe;

	down(&umrc->sem);
	err = ib_post_send(umrc->qp, &umrwr->wr, &bad);
	if (err) {
		mlx5_ib_warn(dev, "UMR post send failed, err %d\n", err);
	} else {
		wait_for_completion(&umr_context.done);
		if (umr_context.status != IB_WC_SUCCESS) {
			mlx5_ib_warn(dev, "reg umr failed (%u)\n",
				     umr_context.status);
			err = -EFAULT;
		}
	}
	up(&umrc->sem);
	return err;
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
static struct mlx5_cache_ent *mr_cache_ent_from_order(struct mlx5_ib_dev *dev,
						      unsigned int order)
{
	struct mlx5_mr_cache *cache = &dev->cache;

	if (order < cache->ent[0].order)
		return &cache->ent[0];
	order = order - cache->ent[0].order;
	if (order > MR_CACHE_LAST_STD_ENTRY)
		return NULL;
	return &cache->ent[order];
}

static struct mlx5_ib_mr *
alloc_mr_from_cache(struct ib_pd *pd, struct ib_umem *umem, u64 virt_addr,
		    u64 len, int npages, int page_shift, unsigned int order,
		    int access_flags)
975 976
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
977
	struct mlx5_cache_ent *ent = mr_cache_ent_from_order(dev, order);
978 979
	struct mlx5_ib_mr *mr;

980 981
	if (!ent)
		return ERR_PTR(-E2BIG);
982 983 984 985 986
	mr = get_cache_mr(ent);
	if (!mr) {
		mr = create_cache_mr(ent);
		if (IS_ERR(mr))
			return mr;
987 988
	}

989 990 991 992
	mr->ibmr.pd = pd;
	mr->umem = umem;
	mr->access_flags = access_flags;
	mr->desc_size = sizeof(struct mlx5_mtt);
993 994 995
	mr->mmkey.iova = virt_addr;
	mr->mmkey.size = len;
	mr->mmkey.pd = to_mpd(pd)->pdn;
996

997 998 999
	return mr;
}

1000 1001 1002 1003 1004 1005 1006 1007
#define MLX5_MAX_UMR_CHUNK ((1 << (MLX5_MAX_UMR_SHIFT + 4)) - \
			    MLX5_UMR_MTT_ALIGNMENT)
#define MLX5_SPARE_UMR_CHUNK 0x10000

int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
		       int page_shift, int flags)
{
	struct mlx5_ib_dev *dev = mr->dev;
1008
	struct device *ddev = dev->ib_dev.dev.parent;
1009
	int size;
1010
	void *xlt;
1011
	dma_addr_t dma;
C
Christoph Hellwig 已提交
1012
	struct mlx5_umr_wr wr;
1013 1014
	struct ib_sge sg;
	int err = 0;
1015 1016 1017
	int desc_size = (flags & MLX5_IB_UPD_XLT_INDIRECT)
			       ? sizeof(struct mlx5_klm)
			       : sizeof(struct mlx5_mtt);
1018 1019
	const int page_align = MLX5_UMR_MTT_ALIGNMENT / desc_size;
	const int page_mask = page_align - 1;
1020 1021 1022
	size_t pages_mapped = 0;
	size_t pages_to_map = 0;
	size_t pages_iter = 0;
1023
	size_t size_to_map = 0;
1024
	gfp_t gfp;
1025
	bool use_emergency_page = false;
1026

1027 1028 1029
	if ((flags & MLX5_IB_UPD_XLT_INDIRECT) &&
	    !umr_can_use_indirect_mkey(dev))
		return -EPERM;
1030 1031

	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes,
1032 1033 1034 1035 1036
	 * so we need to align the offset and length accordingly
	 */
	if (idx & page_mask) {
		npages += idx & page_mask;
		idx &= ~page_mask;
1037 1038
	}

1039 1040
	gfp = flags & MLX5_IB_UPD_XLT_ATOMIC ? GFP_ATOMIC : GFP_KERNEL;
	gfp |= __GFP_ZERO | __GFP_NOWARN;
1041

1042 1043 1044
	pages_to_map = ALIGN(npages, page_align);
	size = desc_size * pages_to_map;
	size = min_t(int, size, MLX5_MAX_UMR_CHUNK);
1045

1046 1047 1048 1049 1050 1051 1052
	xlt = (void *)__get_free_pages(gfp, get_order(size));
	if (!xlt && size > MLX5_SPARE_UMR_CHUNK) {
		mlx5_ib_dbg(dev, "Failed to allocate %d bytes of order %d. fallback to spare UMR allocation od %d bytes\n",
			    size, get_order(size), MLX5_SPARE_UMR_CHUNK);

		size = MLX5_SPARE_UMR_CHUNK;
		xlt = (void *)__get_free_pages(gfp, get_order(size));
1053
	}
1054 1055 1056

	if (!xlt) {
		mlx5_ib_warn(dev, "Using XLT emergency buffer\n");
1057
		xlt = (void *)mlx5_ib_get_xlt_emergency_page();
1058 1059
		size = PAGE_SIZE;
		memset(xlt, 0, size);
1060
		use_emergency_page = true;
1061 1062 1063
	}
	pages_iter = size / desc_size;
	dma = dma_map_single(ddev, xlt, size, DMA_TO_DEVICE);
1064
	if (dma_mapping_error(ddev, dma)) {
1065
		mlx5_ib_err(dev, "unable to map DMA during XLT update.\n");
1066
		err = -ENOMEM;
1067
		goto free_xlt;
1068 1069
	}

1070 1071 1072 1073 1074 1075 1076 1077 1078
	if (mr->umem->is_odp) {
		if (!(flags & MLX5_IB_UPD_XLT_INDIRECT)) {
			struct ib_umem_odp *odp = to_ib_umem_odp(mr->umem);
			size_t max_pages = ib_umem_odp_num_pages(odp) - idx;

			pages_to_map = min_t(size_t, pages_to_map, max_pages);
		}
	}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	sg.addr = dma;
	sg.lkey = dev->umrc.pd->local_dma_lkey;

	memset(&wr, 0, sizeof(wr));
	wr.wr.send_flags = MLX5_IB_SEND_UMR_UPDATE_XLT;
	if (!(flags & MLX5_IB_UPD_XLT_ENABLE))
		wr.wr.send_flags |= MLX5_IB_SEND_UMR_FAIL_IF_FREE;
	wr.wr.sg_list = &sg;
	wr.wr.num_sge = 1;
	wr.wr.opcode = MLX5_IB_WR_UMR;

	wr.pd = mr->ibmr.pd;
	wr.mkey = mr->mmkey.key;
	wr.length = mr->mmkey.size;
	wr.virt_addr = mr->mmkey.iova;
	wr.access_flags = mr->access_flags;
	wr.page_shift = page_shift;

1097 1098
	for (pages_mapped = 0;
	     pages_mapped < pages_to_map && !err;
1099
	     pages_mapped += pages_iter, idx += pages_iter) {
1100
		npages = min_t(int, pages_iter, pages_to_map - pages_mapped);
1101
		size_to_map = npages * desc_size;
1102
		dma_sync_single_for_cpu(ddev, dma, size, DMA_TO_DEVICE);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		if (mr->umem->is_odp) {
			mlx5_odp_populate_xlt(xlt, idx, npages, mr, flags);
		} else {
			__mlx5_ib_populate_pas(dev, mr->umem, page_shift, idx,
					       npages, xlt,
					       MLX5_IB_MTT_PRESENT);
			/* Clear padding after the pages
			 * brought from the umem.
			 */
			memset(xlt + size_to_map, 0, size - size_to_map);
		}
1114 1115
		dma_sync_single_for_device(ddev, dma, size, DMA_TO_DEVICE);

1116
		sg.length = ALIGN(size_to_map, MLX5_UMR_MTT_ALIGNMENT);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

		if (pages_mapped + pages_iter >= pages_to_map) {
			if (flags & MLX5_IB_UPD_XLT_ENABLE)
				wr.wr.send_flags |=
					MLX5_IB_SEND_UMR_ENABLE_MR |
					MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS |
					MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
			if (flags & MLX5_IB_UPD_XLT_PD ||
			    flags & MLX5_IB_UPD_XLT_ACCESS)
				wr.wr.send_flags |=
					MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
			if (flags & MLX5_IB_UPD_XLT_ADDR)
				wr.wr.send_flags |=
					MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
		}
1132

1133
		wr.offset = idx * desc_size;
1134
		wr.xlt_size = sg.length;
1135

1136
		err = mlx5_ib_post_send_wait(dev, &wr);
1137 1138 1139
	}
	dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);

1140
free_xlt:
1141 1142
	if (use_emergency_page)
		mlx5_ib_put_xlt_emergency_page();
1143
	else
1144
		free_pages((unsigned long)xlt, get_order(size));
1145 1146 1147 1148

	return err;
}

1149 1150 1151 1152 1153 1154 1155
/*
 * If ibmr is NULL it will be allocated by reg_create.
 * Else, the given ibmr will be used.
 */
static struct mlx5_ib_mr *reg_create(struct ib_mr *ibmr, struct ib_pd *pd,
				     u64 virt_addr, u64 length,
				     struct ib_umem *umem, int npages,
1156 1157
				     int page_shift, int access_flags,
				     bool populate)
1158 1159 1160
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	struct mlx5_ib_mr *mr;
1161 1162
	__be64 *pas;
	void *mkc;
1163
	int inlen;
1164
	u32 *in;
1165
	int err;
1166
	bool pg_cap = !!(MLX5_CAP_GEN(dev->mdev, pg));
1167

1168
	mr = ibmr ? to_mmr(ibmr) : kzalloc(sizeof(*mr), GFP_KERNEL);
1169 1170 1171
	if (!mr)
		return ERR_PTR(-ENOMEM);

1172 1173 1174 1175 1176 1177
	mr->ibmr.pd = pd;
	mr->access_flags = access_flags;

	inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	if (populate)
		inlen += sizeof(*pas) * roundup(npages, 2);
1178
	in = kvzalloc(inlen, GFP_KERNEL);
1179 1180 1181 1182
	if (!in) {
		err = -ENOMEM;
		goto err_1;
	}
1183
	pas = (__be64 *)MLX5_ADDR_OF(create_mkey_in, in, klm_pas_mtt);
1184
	if (populate && !(access_flags & IB_ACCESS_ON_DEMAND))
1185 1186
		mlx5_ib_populate_pas(dev, umem, page_shift, pas,
				     pg_cap ? MLX5_IB_MTT_PRESENT : 0);
1187

1188
	/* The pg_access bit allows setting the access flags
1189
	 * in the page list submitted with the command. */
1190 1191 1192
	MLX5_SET(create_mkey_in, in, pg_access, !!(pg_cap));

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1193
	MLX5_SET(mkc, mkc, free, !populate);
1194
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
1195 1196 1197 1198 1199 1200
	if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write))
		MLX5_SET(mkc, mkc, relaxed_ordering_write,
			 !!(access_flags & IB_ACCESS_RELAXED_ORDERING));
	if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read))
		MLX5_SET(mkc, mkc, relaxed_ordering_read,
			 !!(access_flags & IB_ACCESS_RELAXED_ORDERING));
1201 1202 1203 1204 1205
	MLX5_SET(mkc, mkc, a, !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
	MLX5_SET(mkc, mkc, rw, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
	MLX5_SET(mkc, mkc, rr, !!(access_flags & IB_ACCESS_REMOTE_READ));
	MLX5_SET(mkc, mkc, lw, !!(access_flags & IB_ACCESS_LOCAL_WRITE));
	MLX5_SET(mkc, mkc, lr, 1);
1206
	MLX5_SET(mkc, mkc, umr_en, 1);
1207 1208 1209 1210 1211 1212

	MLX5_SET64(mkc, mkc, start_addr, virt_addr);
	MLX5_SET64(mkc, mkc, len, length);
	MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
	MLX5_SET(mkc, mkc, bsf_octword_size, 0);
	MLX5_SET(mkc, mkc, translations_octword_size,
1213
		 get_octo_len(virt_addr, length, page_shift));
1214 1215
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
	MLX5_SET(mkc, mkc, qpn, 0xffffff);
1216 1217
	if (populate) {
		MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
1218
			 get_octo_len(virt_addr, length, page_shift));
1219
	}
1220

1221
	err = mlx5_ib_create_mkey(dev, &mr->mmkey, in, inlen);
1222 1223 1224 1225
	if (err) {
		mlx5_ib_warn(dev, "create mkey failed\n");
		goto err_2;
	}
A
Artemy Kovalyov 已提交
1226
	mr->mmkey.type = MLX5_MKEY_MR;
1227
	mr->desc_size = sizeof(struct mlx5_mtt);
1228
	mr->dev = dev;
A
Al Viro 已提交
1229
	kvfree(in);
1230

1231
	mlx5_ib_dbg(dev, "mkey = 0x%x\n", mr->mmkey.key);
1232 1233 1234 1235

	return mr;

err_2:
A
Al Viro 已提交
1236
	kvfree(in);
1237 1238

err_1:
1239 1240
	if (!ibmr)
		kfree(mr);
1241 1242 1243 1244

	return ERR_PTR(err);
}

1245
static void set_mr_fields(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr,
1246 1247 1248 1249
			  int npages, u64 length, int access_flags)
{
	mr->npages = npages;
	atomic_add(npages, &dev->mdev->priv.reg_pages);
1250 1251
	mr->ibmr.lkey = mr->mmkey.key;
	mr->ibmr.rkey = mr->mmkey.key;
1252
	mr->ibmr.length = length;
1253
	mr->access_flags = access_flags;
1254 1255
}

1256 1257
static struct ib_mr *mlx5_ib_get_dm_mr(struct ib_pd *pd, u64 start_addr,
				       u64 length, int acc, int mode)
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	struct mlx5_ib_mr *mr;
	void *mkc;
	u32 *in;
	int err;

	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
	if (!mr)
		return ERR_PTR(-ENOMEM);

	in = kzalloc(inlen, GFP_KERNEL);
	if (!in) {
		err = -ENOMEM;
		goto err_free;
	}

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

1278 1279
	MLX5_SET(mkc, mkc, access_mode_1_0, mode & 0x3);
	MLX5_SET(mkc, mkc, access_mode_4_2, (mode >> 2) & 0x7);
1280
	MLX5_SET64(mkc, mkc, len, length);
1281
	set_mkc_access_pd_addr_fields(mkc, acc, start_addr, pd);
1282

1283
	err = mlx5_ib_create_mkey(dev, &mr->mmkey, in, inlen);
1284 1285 1286 1287 1288 1289
	if (err)
		goto err_in;

	kfree(in);

	mr->umem = NULL;
1290
	set_mr_fields(dev, mr, 0, length, acc);
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302

	return &mr->ibmr;

err_in:
	kfree(in);

err_free:
	kfree(mr);

	return ERR_PTR(err);
}

M
Moni Shoua 已提交
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
int mlx5_ib_advise_mr(struct ib_pd *pd,
		      enum ib_uverbs_advise_mr_advice advice,
		      u32 flags,
		      struct ib_sge *sg_list,
		      u32 num_sge,
		      struct uverbs_attr_bundle *attrs)
{
	if (advice != IB_UVERBS_ADVISE_MR_ADVICE_PREFETCH &&
	    advice != IB_UVERBS_ADVISE_MR_ADVICE_PREFETCH_WRITE)
		return -EOPNOTSUPP;

	return mlx5_ib_advise_mr_prefetch(pd, advice, flags,
					 sg_list, num_sge);
}

1318 1319 1320 1321 1322
struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
				struct ib_dm_mr_attr *attr,
				struct uverbs_attr_bundle *attrs)
{
	struct mlx5_ib_dm *mdm = to_mdm(dm);
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	struct mlx5_core_dev *dev = to_mdev(dm->device)->mdev;
	u64 start_addr = mdm->dev_addr + attr->offset;
	int mode;

	switch (mdm->type) {
	case MLX5_IB_UAPI_DM_TYPE_MEMIC:
		if (attr->access_flags & ~MLX5_IB_DM_MEMIC_ALLOWED_ACCESS)
			return ERR_PTR(-EINVAL);

		mode = MLX5_MKC_ACCESS_MODE_MEMIC;
		start_addr -= pci_resource_start(dev->pdev, 0);
		break;
1335 1336 1337 1338 1339 1340 1341
	case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM:
	case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM:
		if (attr->access_flags & ~MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS)
			return ERR_PTR(-EINVAL);

		mode = MLX5_MKC_ACCESS_MODE_SW_ICM;
		break;
1342
	default:
1343
		return ERR_PTR(-EINVAL);
1344
	}
1345

1346 1347
	return mlx5_ib_get_dm_mr(pd, start_addr, attr->length,
				 attr->access_flags, mode);
1348 1349
}

1350 1351 1352 1353 1354 1355
struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				  u64 virt_addr, int access_flags,
				  struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	struct mlx5_ib_mr *mr = NULL;
1356
	bool use_umr;
1357 1358 1359 1360 1361 1362 1363
	struct ib_umem *umem;
	int page_shift;
	int npages;
	int ncont;
	int order;
	int err;

1364
	if (!IS_ENABLED(CONFIG_INFINIBAND_USER_MEM))
1365
		return ERR_PTR(-EOPNOTSUPP);
1366

1367 1368
	mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
		    start, virt_addr, length, access_flags);
1369

1370 1371
	if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && !start &&
	    length == U64_MAX) {
1372 1373
		if (virt_addr != start)
			return ERR_PTR(-EINVAL);
1374 1375 1376 1377
		if (!(access_flags & IB_ACCESS_ON_DEMAND) ||
		    !(dev->odp_caps.general_caps & IB_ODP_SUPPORT_IMPLICIT))
			return ERR_PTR(-EINVAL);

1378
		mr = mlx5_ib_alloc_implicit_mr(to_mpd(pd), udata, access_flags);
1379 1380
		if (IS_ERR(mr))
			return ERR_CAST(mr);
1381 1382 1383
		return &mr->ibmr;
	}

1384
	err = mr_umem_get(dev, start, length, access_flags, &umem,
1385
			  &npages, &page_shift, &ncont, &order);
1386

1387
	if (err < 0)
1388
		return ERR_PTR(err);
1389

1390
	use_umr = mlx5_ib_can_use_umr(dev, true, access_flags);
1391 1392

	if (order <= mr_cache_max_order(dev) && use_umr) {
1393 1394
		mr = alloc_mr_from_cache(pd, umem, virt_addr, length, ncont,
					 page_shift, order, access_flags);
1395
		if (PTR_ERR(mr) == -EAGAIN) {
1396
			mlx5_ib_dbg(dev, "cache empty for order %d\n", order);
1397 1398
			mr = NULL;
		}
1399 1400 1401
	} else if (!MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset)) {
		if (access_flags & IB_ACCESS_ON_DEMAND) {
			err = -EINVAL;
1402
			pr_err("Got MR registration for ODP MR > 512MB, not supported for Connect-IB\n");
1403 1404
			goto error;
		}
1405
		use_umr = false;
1406 1407
	}

1408 1409
	if (!mr) {
		mutex_lock(&dev->slow_path_mutex);
1410
		mr = reg_create(NULL, pd, virt_addr, length, umem, ncont,
1411
				page_shift, access_flags, !use_umr);
1412 1413
		mutex_unlock(&dev->slow_path_mutex);
	}
1414 1415 1416 1417 1418 1419

	if (IS_ERR(mr)) {
		err = PTR_ERR(mr);
		goto error;
	}

1420
	mlx5_ib_dbg(dev, "mkey 0x%x\n", mr->mmkey.key);
1421 1422

	mr->umem = umem;
1423
	set_mr_fields(dev, mr, npages, length, access_flags);
1424

1425
	if (use_umr) {
1426 1427 1428 1429
		int update_xlt_flags = MLX5_IB_UPD_XLT_ENABLE;

		if (access_flags & IB_ACCESS_ON_DEMAND)
			update_xlt_flags |= MLX5_IB_UPD_XLT_ZAP;
1430

1431 1432
		err = mlx5_ib_update_xlt(mr, 0, ncont, page_shift,
					 update_xlt_flags);
1433

1434
		if (err) {
1435
			dereg_mr(dev, mr);
1436 1437 1438 1439
			return ERR_PTR(err);
		}
	}

1440 1441
	if (is_odp_mr(mr)) {
		to_ib_umem_odp(mr->umem)->private = mr;
1442
		atomic_set(&mr->num_deferred_work, 0);
1443 1444 1445 1446 1447 1448 1449
		err = xa_err(xa_store(&dev->odp_mkeys,
				      mlx5_base_mkey(mr->mmkey.key), &mr->mmkey,
				      GFP_KERNEL));
		if (err) {
			dereg_mr(dev, mr);
			return ERR_PTR(err);
		}
1450
	}
1451

1452
	return &mr->ibmr;
1453 1454 1455 1456 1457
error:
	ib_umem_release(umem);
	return ERR_PTR(err);
}

1458 1459 1460 1461 1462 1463 1464 1465 1466
/**
 * mlx5_mr_cache_invalidate - Fence all DMA on the MR
 * @mr: The MR to fence
 *
 * Upon return the NIC will not be doing any DMA to the pages under the MR,
 * and any DMA inprogress will be completed. Failure of this function
 * indicates the HW has failed catastrophically.
 */
int mlx5_mr_cache_invalidate(struct mlx5_ib_mr *mr)
1467
{
1468
	struct mlx5_umr_wr umrwr = {};
1469

1470
	if (mr->dev->mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR)
1471 1472
		return 0;

1473 1474
	umrwr.wr.send_flags = MLX5_IB_SEND_UMR_DISABLE_MR |
			      MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
1475
	umrwr.wr.opcode = MLX5_IB_WR_UMR;
1476
	umrwr.pd = mr->dev->umrc.pd;
1477
	umrwr.mkey = mr->mmkey.key;
1478
	umrwr.ignore_free_state = 1;
1479

1480
	return mlx5_ib_post_send_wait(mr->dev, &umrwr);
1481 1482
}

1483
static int rereg_umr(struct ib_pd *pd, struct mlx5_ib_mr *mr,
1484 1485 1486 1487 1488 1489 1490 1491
		     int access_flags, int flags)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	struct mlx5_umr_wr umrwr = {};
	int err;

	umrwr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE;

1492 1493
	umrwr.wr.opcode = MLX5_IB_WR_UMR;
	umrwr.mkey = mr->mmkey.key;
1494

1495
	if (flags & IB_MR_REREG_PD || flags & IB_MR_REREG_ACCESS) {
1496 1497
		umrwr.pd = pd;
		umrwr.access_flags = access_flags;
1498
		umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
1499 1500
	}

1501
	err = mlx5_ib_post_send_wait(dev, &umrwr);
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	return err;
}

int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
			  u64 length, u64 virt_addr, int new_access_flags,
			  struct ib_pd *new_pd, struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev = to_mdev(ib_mr->device);
	struct mlx5_ib_mr *mr = to_mmr(ib_mr);
	struct ib_pd *pd = (flags & IB_MR_REREG_PD) ? new_pd : ib_mr->pd;
	int access_flags = flags & IB_MR_REREG_ACCESS ?
			    new_access_flags :
			    mr->access_flags;
	int page_shift = 0;
1517
	int upd_flags = 0;
1518 1519 1520
	int npages = 0;
	int ncont = 0;
	int order = 0;
1521
	u64 addr, len;
1522 1523 1524 1525 1526
	int err;

	mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
		    start, virt_addr, length, access_flags);

1527 1528
	atomic_sub(mr->npages, &dev->mdev->priv.reg_pages);

1529 1530 1531
	if (!mr->umem)
		return -EINVAL;

1532 1533 1534
	if (is_odp_mr(mr))
		return -EOPNOTSUPP;

1535 1536 1537 1538 1539 1540 1541 1542
	if (flags & IB_MR_REREG_TRANS) {
		addr = virt_addr;
		len = length;
	} else {
		addr = mr->umem->address;
		len = mr->umem->length;
	}

1543 1544 1545 1546 1547 1548 1549
	if (flags != IB_MR_REREG_PD) {
		/*
		 * Replace umem. This needs to be done whether or not UMR is
		 * used.
		 */
		flags |= IB_MR_REREG_TRANS;
		ib_umem_release(mr->umem);
1550
		mr->umem = NULL;
1551 1552
		err = mr_umem_get(dev, addr, len, access_flags, &mr->umem,
				  &npages, &page_shift, &ncont, &order);
1553 1554
		if (err)
			goto err;
1555 1556
	}

1557
	if (!mlx5_ib_can_use_umr(dev, true, access_flags) ||
1558
	    (flags & IB_MR_REREG_TRANS && !use_umr_mtt_update(mr, addr, len))) {
1559 1560 1561
		/*
		 * UMR can't be used - MKey needs to be replaced.
		 */
1562
		if (mr->cache_ent)
1563 1564
			detach_mr_from_cache(mr);
		err = destroy_mkey(dev, mr);
1565
		if (err)
1566
			goto err;
1567 1568

		mr = reg_create(ib_mr, pd, addr, len, mr->umem, ncont,
1569
				page_shift, access_flags, true);
1570

1571 1572 1573 1574 1575
		if (IS_ERR(mr)) {
			err = PTR_ERR(mr);
			mr = to_mmr(ib_mr);
			goto err;
		}
1576 1577 1578 1579
	} else {
		/*
		 * Send a UMR WQE
		 */
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
		mr->ibmr.pd = pd;
		mr->access_flags = access_flags;
		mr->mmkey.iova = addr;
		mr->mmkey.size = len;
		mr->mmkey.pd = to_mpd(pd)->pdn;

		if (flags & IB_MR_REREG_TRANS) {
			upd_flags = MLX5_IB_UPD_XLT_ADDR;
			if (flags & IB_MR_REREG_PD)
				upd_flags |= MLX5_IB_UPD_XLT_PD;
			if (flags & IB_MR_REREG_ACCESS)
				upd_flags |= MLX5_IB_UPD_XLT_ACCESS;
			err = mlx5_ib_update_xlt(mr, 0, npages, page_shift,
						 upd_flags);
		} else {
			err = rereg_umr(pd, mr, access_flags, flags);
		}

1598 1599
		if (err)
			goto err;
1600 1601
	}

1602
	set_mr_fields(dev, mr, npages, len, access_flags);
1603 1604

	return 0;
1605 1606

err:
1607 1608 1609
	ib_umem_release(mr->umem);
	mr->umem = NULL;

1610 1611
	clean_mr(dev, mr);
	return err;
1612 1613
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static int
mlx5_alloc_priv_descs(struct ib_device *device,
		      struct mlx5_ib_mr *mr,
		      int ndescs,
		      int desc_size)
{
	int size = ndescs * desc_size;
	int add_size;
	int ret;

	add_size = max_t(int, MLX5_UMR_ALIGN - ARCH_KMALLOC_MINALIGN, 0);

	mr->descs_alloc = kzalloc(size + add_size, GFP_KERNEL);
	if (!mr->descs_alloc)
		return -ENOMEM;

	mr->descs = PTR_ALIGN(mr->descs_alloc, MLX5_UMR_ALIGN);

1632
	mr->desc_map = dma_map_single(device->dev.parent, mr->descs,
1633
				      size, DMA_TO_DEVICE);
1634
	if (dma_mapping_error(device->dev.parent, mr->desc_map)) {
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		ret = -ENOMEM;
		goto err;
	}

	return 0;
err:
	kfree(mr->descs_alloc);

	return ret;
}

static void
mlx5_free_priv_descs(struct mlx5_ib_mr *mr)
{
	if (mr->descs) {
		struct ib_device *device = mr->ibmr.device;
		int size = mr->max_descs * mr->desc_size;

1653
		dma_unmap_single(device->dev.parent, mr->desc_map,
1654 1655 1656 1657 1658 1659
				 size, DMA_TO_DEVICE);
		kfree(mr->descs_alloc);
		mr->descs = NULL;
	}
}

1660
static void clean_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1661
{
1662 1663 1664 1665 1666 1667 1668 1669 1670
	if (mr->sig) {
		if (mlx5_core_destroy_psv(dev->mdev,
					  mr->sig->psv_memory.psv_idx))
			mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
				     mr->sig->psv_memory.psv_idx);
		if (mlx5_core_destroy_psv(dev->mdev,
					  mr->sig->psv_wire.psv_idx))
			mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
				     mr->sig->psv_wire.psv_idx);
1671
		xa_erase(&dev->sig_mrs, mlx5_base_mkey(mr->mmkey.key));
1672 1673 1674 1675
		kfree(mr->sig);
		mr->sig = NULL;
	}

1676
	if (!mr->cache_ent) {
1677
		destroy_mkey(dev, mr);
1678 1679
		mlx5_free_priv_descs(mr);
	}
1680 1681
}

1682
static void dereg_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1683 1684 1685 1686
{
	int npages = mr->npages;
	struct ib_umem *umem = mr->umem;

1687 1688 1689 1690 1691
	/* Stop all DMA */
	if (is_odp_mr(mr))
		mlx5_ib_fence_odp_mr(mr);
	else
		clean_mr(dev, mr);
1692

1693
	if (mr->cache_ent)
1694 1695 1696
		mlx5_mr_cache_free(dev, mr);
	else
		kfree(mr);
1697

1698
	ib_umem_release(umem);
1699
	atomic_sub(npages, &dev->mdev->priv.reg_pages);
1700

1701 1702
}

1703
int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata)
1704
{
1705 1706
	struct mlx5_ib_mr *mmr = to_mmr(ibmr);

1707 1708 1709 1710
	if (ibmr->type == IB_MR_TYPE_INTEGRITY) {
		dereg_mr(to_mdev(mmr->mtt_mr->ibmr.device), mmr->mtt_mr);
		dereg_mr(to_mdev(mmr->klm_mr->ibmr.device), mmr->klm_mr);
	}
1711

1712 1713 1714 1715 1716
	if (is_odp_mr(mmr) && to_ib_umem_odp(mmr->umem)->is_implicit_odp) {
		mlx5_ib_free_implicit_mr(mmr);
		return 0;
	}

1717 1718
	dereg_mr(to_mdev(ibmr->device), mmr);

1719
	return 0;
1720 1721
}

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
static void mlx5_set_umr_free_mkey(struct ib_pd *pd, u32 *in, int ndescs,
				   int access_mode, int page_shift)
{
	void *mkc;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
	MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
	MLX5_SET(mkc, mkc, access_mode_1_0, access_mode & 0x3);
	MLX5_SET(mkc, mkc, access_mode_4_2, (access_mode >> 2) & 0x7);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
}

static int _mlx5_alloc_mkey_descs(struct ib_pd *pd, struct mlx5_ib_mr *mr,
				  int ndescs, int desc_size, int page_shift,
				  int access_mode, u32 *in, int inlen)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	int err;

	mr->access_mode = access_mode;
	mr->desc_size = desc_size;
	mr->max_descs = ndescs;

	err = mlx5_alloc_priv_descs(pd->device, mr, ndescs, desc_size);
	if (err)
		return err;

	mlx5_set_umr_free_mkey(pd, in, ndescs, access_mode, page_shift);

1756
	err = mlx5_ib_create_mkey(dev, &mr->mmkey, in, inlen);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
	if (err)
		goto err_free_descs;

	mr->mmkey.type = MLX5_MKEY_MR;
	mr->ibmr.lkey = mr->mmkey.key;
	mr->ibmr.rkey = mr->mmkey.key;

	return 0;

err_free_descs:
	mlx5_free_priv_descs(mr);
	return err;
}

1771
static struct mlx5_ib_mr *mlx5_ib_alloc_pi_mr(struct ib_pd *pd,
1772 1773
				u32 max_num_sg, u32 max_num_meta_sg,
				int desc_size, int access_mode)
1774
{
1775
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
1776
	int ndescs = ALIGN(max_num_sg + max_num_meta_sg, 4);
1777
	int page_shift = 0;
1778 1779
	struct mlx5_ib_mr *mr;
	u32 *in;
1780
	int err;
1781 1782 1783 1784 1785

	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
	if (!mr)
		return ERR_PTR(-ENOMEM);

1786 1787 1788
	mr->ibmr.pd = pd;
	mr->ibmr.device = pd->device;

1789
	in = kzalloc(inlen, GFP_KERNEL);
1790 1791 1792 1793 1794
	if (!in) {
		err = -ENOMEM;
		goto err_free;
	}

1795
	if (access_mode == MLX5_MKC_ACCESS_MODE_MTT)
1796
		page_shift = PAGE_SHIFT;
1797

1798 1799
	err = _mlx5_alloc_mkey_descs(pd, mr, ndescs, desc_size, page_shift,
				     access_mode, in, inlen);
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	if (err)
		goto err_free_in;

	mr->umem = NULL;
	kfree(in);

	return mr;

err_free_in:
	kfree(in);
err_free:
	kfree(mr);
	return ERR_PTR(err);
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
static int mlx5_alloc_mem_reg_descs(struct ib_pd *pd, struct mlx5_ib_mr *mr,
				    int ndescs, u32 *in, int inlen)
{
	return _mlx5_alloc_mkey_descs(pd, mr, ndescs, sizeof(struct mlx5_mtt),
				      PAGE_SHIFT, MLX5_MKC_ACCESS_MODE_MTT, in,
				      inlen);
}

static int mlx5_alloc_sg_gaps_descs(struct ib_pd *pd, struct mlx5_ib_mr *mr,
				    int ndescs, u32 *in, int inlen)
{
	return _mlx5_alloc_mkey_descs(pd, mr, ndescs, sizeof(struct mlx5_klm),
				      0, MLX5_MKC_ACCESS_MODE_KLMS, in, inlen);
}

static int mlx5_alloc_integrity_descs(struct ib_pd *pd, struct mlx5_ib_mr *mr,
				      int max_num_sg, int max_num_meta_sg,
				      u32 *in, int inlen)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	u32 psv_index[2];
	void *mkc;
	int err;

	mr->sig = kzalloc(sizeof(*mr->sig), GFP_KERNEL);
	if (!mr->sig)
		return -ENOMEM;

	/* create mem & wire PSVs */
	err = mlx5_core_create_psv(dev->mdev, to_mpd(pd)->pdn, 2, psv_index);
	if (err)
		goto err_free_sig;

	mr->sig->psv_memory.psv_idx = psv_index[0];
	mr->sig->psv_wire.psv_idx = psv_index[1];

	mr->sig->sig_status_checked = true;
	mr->sig->sig_err_exists = false;
	/* Next UMR, Arm SIGERR */
	++mr->sig->sigerr_count;
	mr->klm_mr = mlx5_ib_alloc_pi_mr(pd, max_num_sg, max_num_meta_sg,
					 sizeof(struct mlx5_klm),
					 MLX5_MKC_ACCESS_MODE_KLMS);
	if (IS_ERR(mr->klm_mr)) {
		err = PTR_ERR(mr->klm_mr);
		goto err_destroy_psv;
	}
	mr->mtt_mr = mlx5_ib_alloc_pi_mr(pd, max_num_sg, max_num_meta_sg,
					 sizeof(struct mlx5_mtt),
					 MLX5_MKC_ACCESS_MODE_MTT);
	if (IS_ERR(mr->mtt_mr)) {
		err = PTR_ERR(mr->mtt_mr);
		goto err_free_klm_mr;
	}

	/* Set bsf descriptors for mkey */
	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
	MLX5_SET(mkc, mkc, bsf_en, 1);
	MLX5_SET(mkc, mkc, bsf_octword_size, MLX5_MKEY_BSF_OCTO_SIZE);

	err = _mlx5_alloc_mkey_descs(pd, mr, 4, sizeof(struct mlx5_klm), 0,
				     MLX5_MKC_ACCESS_MODE_KLMS, in, inlen);
	if (err)
		goto err_free_mtt_mr;

1880 1881 1882 1883
	err = xa_err(xa_store(&dev->sig_mrs, mlx5_base_mkey(mr->mmkey.key),
			      mr->sig, GFP_KERNEL));
	if (err)
		goto err_free_descs;
1884 1885
	return 0;

1886 1887 1888
err_free_descs:
	destroy_mkey(dev, mr);
	mlx5_free_priv_descs(mr);
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
err_free_mtt_mr:
	dereg_mr(to_mdev(mr->mtt_mr->ibmr.device), mr->mtt_mr);
	mr->mtt_mr = NULL;
err_free_klm_mr:
	dereg_mr(to_mdev(mr->klm_mr->ibmr.device), mr->klm_mr);
	mr->klm_mr = NULL;
err_destroy_psv:
	if (mlx5_core_destroy_psv(dev->mdev, mr->sig->psv_memory.psv_idx))
		mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
			     mr->sig->psv_memory.psv_idx);
	if (mlx5_core_destroy_psv(dev->mdev, mr->sig->psv_wire.psv_idx))
		mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
			     mr->sig->psv_wire.psv_idx);
err_free_sig:
	kfree(mr->sig);

	return err;
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
static struct ib_mr *__mlx5_ib_alloc_mr(struct ib_pd *pd,
					enum ib_mr_type mr_type, u32 max_num_sg,
					u32 max_num_meta_sg)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	int ndescs = ALIGN(max_num_sg, 4);
	struct mlx5_ib_mr *mr;
	u32 *in;
	int err;

	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
	if (!mr)
		return ERR_PTR(-ENOMEM);

	in = kzalloc(inlen, GFP_KERNEL);
	if (!in) {
		err = -ENOMEM;
		goto err_free;
	}

1929 1930
	mr->ibmr.device = pd->device;
	mr->umem = NULL;
1931

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
	switch (mr_type) {
	case IB_MR_TYPE_MEM_REG:
		err = mlx5_alloc_mem_reg_descs(pd, mr, ndescs, in, inlen);
		break;
	case IB_MR_TYPE_SG_GAPS:
		err = mlx5_alloc_sg_gaps_descs(pd, mr, ndescs, in, inlen);
		break;
	case IB_MR_TYPE_INTEGRITY:
		err = mlx5_alloc_integrity_descs(pd, mr, max_num_sg,
						 max_num_meta_sg, in, inlen);
		break;
	default:
S
Sagi Grimberg 已提交
1944 1945
		mlx5_ib_warn(dev, "Invalid mr type %d\n", mr_type);
		err = -EINVAL;
1946 1947 1948
	}

	if (err)
1949
		goto err_free_in;
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961

	kfree(in);

	return &mr->ibmr;

err_free_in:
	kfree(in);
err_free:
	kfree(mr);
	return ERR_PTR(err);
}

1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
			       u32 max_num_sg, struct ib_udata *udata)
{
	return __mlx5_ib_alloc_mr(pd, mr_type, max_num_sg, 0);
}

struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
					 u32 max_num_sg, u32 max_num_meta_sg)
{
	return __mlx5_ib_alloc_mr(pd, IB_MR_TYPE_INTEGRITY, max_num_sg,
				  max_num_meta_sg);
}

1975 1976 1977 1978
struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
			       struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
1979
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
1980
	struct mlx5_ib_mw *mw = NULL;
1981 1982
	u32 *in = NULL;
	void *mkc;
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
	int ndescs;
	int err;
	struct mlx5_ib_alloc_mw req = {};
	struct {
		__u32	comp_mask;
		__u32	response_length;
	} resp = {};

	err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
	if (err)
		return ERR_PTR(err);

	if (req.comp_mask || req.reserved1 || req.reserved2)
		return ERR_PTR(-EOPNOTSUPP);

	if (udata->inlen > sizeof(req) &&
	    !ib_is_udata_cleared(udata, sizeof(req),
				 udata->inlen - sizeof(req)))
		return ERR_PTR(-EOPNOTSUPP);

	ndescs = req.num_klms ? roundup(req.num_klms, 4) : roundup(1, 4);

	mw = kzalloc(sizeof(*mw), GFP_KERNEL);
2006
	in = kzalloc(inlen, GFP_KERNEL);
2007 2008 2009 2010 2011
	if (!mw || !in) {
		err = -ENOMEM;
		goto free;
	}

2012 2013 2014 2015 2016 2017 2018
	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
	MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lr, 1);
2019
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_KLMS);
2020 2021 2022
	MLX5_SET(mkc, mkc, en_rinval, !!((type == IB_MW_TYPE_2)));
	MLX5_SET(mkc, mkc, qpn, 0xffffff);

2023
	err = mlx5_ib_create_mkey(dev, &mw->mmkey, in, inlen);
2024 2025 2026
	if (err)
		goto free;

A
Artemy Kovalyov 已提交
2027
	mw->mmkey.type = MLX5_MKEY_MW;
2028
	mw->ibmw.rkey = mw->mmkey.key;
A
Artemy Kovalyov 已提交
2029
	mw->ndescs = ndescs;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040

	resp.response_length = min(offsetof(typeof(resp), response_length) +
				   sizeof(resp.response_length), udata->outlen);
	if (resp.response_length) {
		err = ib_copy_to_udata(udata, &resp, resp.response_length);
		if (err) {
			mlx5_core_destroy_mkey(dev->mdev, &mw->mmkey);
			goto free;
		}
	}

2041 2042 2043 2044 2045 2046 2047 2048
	if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) {
		err = xa_err(xa_store(&dev->odp_mkeys,
				      mlx5_base_mkey(mw->mmkey.key), &mw->mmkey,
				      GFP_KERNEL));
		if (err)
			goto free_mkey;
	}

2049 2050 2051
	kfree(in);
	return &mw->ibmw;

2052 2053
free_mkey:
	mlx5_core_destroy_mkey(dev->mdev, &mw->mmkey);
2054 2055 2056 2057 2058 2059 2060 2061
free:
	kfree(mw);
	kfree(in);
	return ERR_PTR(err);
}

int mlx5_ib_dealloc_mw(struct ib_mw *mw)
{
2062
	struct mlx5_ib_dev *dev = to_mdev(mw->device);
2063 2064 2065
	struct mlx5_ib_mw *mmw = to_mmw(mw);
	int err;

2066
	if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) {
2067
		xa_erase(&dev->odp_mkeys, mlx5_base_mkey(mmw->mmkey.key));
2068 2069 2070 2071
		/*
		 * pagefault_single_data_segment() may be accessing mmw under
		 * SRCU if the user bound an ODP MR to this MW.
		 */
2072
		synchronize_srcu(&dev->odp_srcu);
2073 2074 2075 2076 2077 2078 2079
	}

	err = mlx5_core_destroy_mkey(dev->mdev, &mmw->mmkey);
	if (err)
		return err;
	kfree(mmw);
	return 0;
2080 2081
}

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
			    struct ib_mr_status *mr_status)
{
	struct mlx5_ib_mr *mmr = to_mmr(ibmr);
	int ret = 0;

	if (check_mask & ~IB_MR_CHECK_SIG_STATUS) {
		pr_err("Invalid status check mask\n");
		ret = -EINVAL;
		goto done;
	}

	mr_status->fail_status = 0;
	if (check_mask & IB_MR_CHECK_SIG_STATUS) {
		if (!mmr->sig) {
			ret = -EINVAL;
			pr_err("signature status check requested on a non-signature enabled MR\n");
			goto done;
		}

		mmr->sig->sig_status_checked = true;
		if (!mmr->sig->sig_err_exists)
			goto done;

		if (ibmr->lkey == mmr->sig->err_item.key)
			memcpy(&mr_status->sig_err, &mmr->sig->err_item,
			       sizeof(mr_status->sig_err));
		else {
			mr_status->sig_err.err_type = IB_SIG_BAD_GUARD;
			mr_status->sig_err.sig_err_offset = 0;
			mr_status->sig_err.key = mmr->sig->err_item.key;
		}

		mmr->sig->sig_err_exists = false;
		mr_status->fail_status |= IB_MR_CHECK_SIG_STATUS;
	}

done:
	return ret;
}
2122

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
static int
mlx5_ib_map_pa_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			int data_sg_nents, unsigned int *data_sg_offset,
			struct scatterlist *meta_sg, int meta_sg_nents,
			unsigned int *meta_sg_offset)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
	unsigned int sg_offset = 0;
	int n = 0;

	mr->meta_length = 0;
	if (data_sg_nents == 1) {
		n++;
		mr->ndescs = 1;
		if (data_sg_offset)
			sg_offset = *data_sg_offset;
		mr->data_length = sg_dma_len(data_sg) - sg_offset;
		mr->data_iova = sg_dma_address(data_sg) + sg_offset;
		if (meta_sg_nents == 1) {
			n++;
			mr->meta_ndescs = 1;
			if (meta_sg_offset)
				sg_offset = *meta_sg_offset;
			else
				sg_offset = 0;
			mr->meta_length = sg_dma_len(meta_sg) - sg_offset;
			mr->pi_iova = sg_dma_address(meta_sg) + sg_offset;
		}
		ibmr->length = mr->data_length + mr->meta_length;
	}

	return n;
}

2157 2158 2159
static int
mlx5_ib_sg_to_klms(struct mlx5_ib_mr *mr,
		   struct scatterlist *sgl,
2160
		   unsigned short sg_nents,
2161 2162 2163 2164
		   unsigned int *sg_offset_p,
		   struct scatterlist *meta_sgl,
		   unsigned short meta_sg_nents,
		   unsigned int *meta_sg_offset_p)
2165 2166 2167
{
	struct scatterlist *sg = sgl;
	struct mlx5_klm *klms = mr->descs;
2168
	unsigned int sg_offset = sg_offset_p ? *sg_offset_p : 0;
2169
	u32 lkey = mr->ibmr.pd->local_dma_lkey;
2170
	int i, j = 0;
2171

2172
	mr->ibmr.iova = sg_dma_address(sg) + sg_offset;
2173 2174 2175
	mr->ibmr.length = 0;

	for_each_sg(sgl, sg, sg_nents, i) {
2176
		if (unlikely(i >= mr->max_descs))
2177
			break;
2178 2179
		klms[i].va = cpu_to_be64(sg_dma_address(sg) + sg_offset);
		klms[i].bcount = cpu_to_be32(sg_dma_len(sg) - sg_offset);
2180
		klms[i].key = cpu_to_be32(lkey);
2181
		mr->ibmr.length += sg_dma_len(sg) - sg_offset;
2182 2183

		sg_offset = 0;
2184 2185
	}

2186 2187 2188
	if (sg_offset_p)
		*sg_offset_p = sg_offset;

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	mr->ndescs = i;
	mr->data_length = mr->ibmr.length;

	if (meta_sg_nents) {
		sg = meta_sgl;
		sg_offset = meta_sg_offset_p ? *meta_sg_offset_p : 0;
		for_each_sg(meta_sgl, sg, meta_sg_nents, j) {
			if (unlikely(i + j >= mr->max_descs))
				break;
			klms[i + j].va = cpu_to_be64(sg_dma_address(sg) +
						     sg_offset);
			klms[i + j].bcount = cpu_to_be32(sg_dma_len(sg) -
							 sg_offset);
			klms[i + j].key = cpu_to_be32(lkey);
			mr->ibmr.length += sg_dma_len(sg) - sg_offset;

			sg_offset = 0;
		}
		if (meta_sg_offset_p)
			*meta_sg_offset_p = sg_offset;

		mr->meta_ndescs = j;
		mr->meta_length = mr->ibmr.length - mr->data_length;
	}

	return i + j;
2215 2216
}

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static int mlx5_set_page(struct ib_mr *ibmr, u64 addr)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
	__be64 *descs;

	if (unlikely(mr->ndescs == mr->max_descs))
		return -ENOMEM;

	descs = mr->descs;
	descs[mr->ndescs++] = cpu_to_be64(addr | MLX5_EN_RD | MLX5_EN_WR);

	return 0;
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
static int mlx5_set_page_pi(struct ib_mr *ibmr, u64 addr)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
	__be64 *descs;

	if (unlikely(mr->ndescs + mr->meta_ndescs == mr->max_descs))
		return -ENOMEM;

	descs = mr->descs;
	descs[mr->ndescs + mr->meta_ndescs++] =
		cpu_to_be64(addr | MLX5_EN_RD | MLX5_EN_WR);

	return 0;
}

static int
mlx5_ib_map_mtt_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
2248 2249 2250 2251 2252
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
2253
	struct mlx5_ib_mr *pi_mr = mr->mtt_mr;
2254 2255
	int n;

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	pi_mr->ndescs = 0;
	pi_mr->meta_ndescs = 0;
	pi_mr->meta_length = 0;

	ib_dma_sync_single_for_cpu(ibmr->device, pi_mr->desc_map,
				   pi_mr->desc_size * pi_mr->max_descs,
				   DMA_TO_DEVICE);

	pi_mr->ibmr.page_size = ibmr->page_size;
	n = ib_sg_to_pages(&pi_mr->ibmr, data_sg, data_sg_nents, data_sg_offset,
			   mlx5_set_page);
	if (n != data_sg_nents)
		return n;

2270
	pi_mr->data_iova = pi_mr->ibmr.iova;
2271 2272 2273 2274 2275 2276
	pi_mr->data_length = pi_mr->ibmr.length;
	pi_mr->ibmr.length = pi_mr->data_length;
	ibmr->length = pi_mr->data_length;

	if (meta_sg_nents) {
		u64 page_mask = ~((u64)ibmr->page_size - 1);
2277
		u64 iova = pi_mr->data_iova;
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319

		n += ib_sg_to_pages(&pi_mr->ibmr, meta_sg, meta_sg_nents,
				    meta_sg_offset, mlx5_set_page_pi);

		pi_mr->meta_length = pi_mr->ibmr.length;
		/*
		 * PI address for the HW is the offset of the metadata address
		 * relative to the first data page address.
		 * It equals to first data page address + size of data pages +
		 * metadata offset at the first metadata page
		 */
		pi_mr->pi_iova = (iova & page_mask) +
				 pi_mr->ndescs * ibmr->page_size +
				 (pi_mr->ibmr.iova & ~page_mask);
		/*
		 * In order to use one MTT MR for data and metadata, we register
		 * also the gaps between the end of the data and the start of
		 * the metadata (the sig MR will verify that the HW will access
		 * to right addresses). This mapping is safe because we use
		 * internal mkey for the registration.
		 */
		pi_mr->ibmr.length = pi_mr->pi_iova + pi_mr->meta_length - iova;
		pi_mr->ibmr.iova = iova;
		ibmr->length += pi_mr->meta_length;
	}

	ib_dma_sync_single_for_device(ibmr->device, pi_mr->desc_map,
				      pi_mr->desc_size * pi_mr->max_descs,
				      DMA_TO_DEVICE);

	return n;
}

static int
mlx5_ib_map_klm_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
	struct mlx5_ib_mr *pi_mr = mr->klm_mr;
	int n;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331

	pi_mr->ndescs = 0;
	pi_mr->meta_ndescs = 0;
	pi_mr->meta_length = 0;

	ib_dma_sync_single_for_cpu(ibmr->device, pi_mr->desc_map,
				   pi_mr->desc_size * pi_mr->max_descs,
				   DMA_TO_DEVICE);

	n = mlx5_ib_sg_to_klms(pi_mr, data_sg, data_sg_nents, data_sg_offset,
			       meta_sg, meta_sg_nents, meta_sg_offset);

2332 2333 2334 2335
	ib_dma_sync_single_for_device(ibmr->device, pi_mr->desc_map,
				      pi_mr->desc_size * pi_mr->max_descs,
				      DMA_TO_DEVICE);

2336
	/* This is zero-based memory region */
2337
	pi_mr->data_iova = 0;
2338
	pi_mr->ibmr.iova = 0;
2339
	pi_mr->pi_iova = pi_mr->data_length;
2340 2341
	ibmr->length = pi_mr->ibmr.length;

2342 2343
	return n;
}
2344

2345 2346 2347 2348 2349 2350
int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset)
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
2351
	struct mlx5_ib_mr *pi_mr = NULL;
2352 2353 2354 2355
	int n;

	WARN_ON(ibmr->type != IB_MR_TYPE_INTEGRITY);

2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
	mr->ndescs = 0;
	mr->data_length = 0;
	mr->data_iova = 0;
	mr->meta_ndescs = 0;
	mr->pi_iova = 0;
	/*
	 * As a performance optimization, if possible, there is no need to
	 * perform UMR operation to register the data/metadata buffers.
	 * First try to map the sg lists to PA descriptors with local_dma_lkey.
	 * Fallback to UMR only in case of a failure.
	 */
	n = mlx5_ib_map_pa_mr_sg_pi(ibmr, data_sg, data_sg_nents,
				    data_sg_offset, meta_sg, meta_sg_nents,
				    meta_sg_offset);
	if (n == data_sg_nents + meta_sg_nents)
		goto out;
2372 2373 2374 2375 2376 2377 2378 2379
	/*
	 * As a performance optimization, if possible, there is no need to map
	 * the sg lists to KLM descriptors. First try to map the sg lists to MTT
	 * descriptors and fallback to KLM only in case of a failure.
	 * It's more efficient for the HW to work with MTT descriptors
	 * (especially in high load).
	 * Use KLM (indirect access) only if it's mandatory.
	 */
2380
	pi_mr = mr->mtt_mr;
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	n = mlx5_ib_map_mtt_mr_sg_pi(ibmr, data_sg, data_sg_nents,
				     data_sg_offset, meta_sg, meta_sg_nents,
				     meta_sg_offset);
	if (n == data_sg_nents + meta_sg_nents)
		goto out;

	pi_mr = mr->klm_mr;
	n = mlx5_ib_map_klm_mr_sg_pi(ibmr, data_sg, data_sg_nents,
				     data_sg_offset, meta_sg, meta_sg_nents,
				     meta_sg_offset);
2391 2392 2393
	if (unlikely(n != data_sg_nents + meta_sg_nents))
		return -ENOMEM;

2394 2395 2396 2397
out:
	/* This is zero-based memory region */
	ibmr->iova = 0;
	mr->pi_mr = pi_mr;
2398 2399 2400 2401
	if (pi_mr)
		ibmr->sig_attrs->meta_length = pi_mr->meta_length;
	else
		ibmr->sig_attrs->meta_length = mr->meta_length;
2402

2403 2404 2405
	return 0;
}

2406
int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
2407
		      unsigned int *sg_offset)
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
{
	struct mlx5_ib_mr *mr = to_mmr(ibmr);
	int n;

	mr->ndescs = 0;

	ib_dma_sync_single_for_cpu(ibmr->device, mr->desc_map,
				   mr->desc_size * mr->max_descs,
				   DMA_TO_DEVICE);

2418
	if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
2419 2420
		n = mlx5_ib_sg_to_klms(mr, sg, sg_nents, sg_offset, NULL, 0,
				       NULL);
2421
	else
2422 2423
		n = ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset,
				mlx5_set_page);
2424 2425 2426 2427 2428 2429 2430

	ib_dma_sync_single_for_device(ibmr->device, mr->desc_map,
				      mr->desc_size * mr->max_descs,
				      DMA_TO_DEVICE);

	return n;
}