amdgpu_cs.c 40.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2008 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 */
27 28

#include <linux/file.h>
29
#include <linux/pagemap.h>
30
#include <linux/sync_file.h>
31

A
Alex Deucher 已提交
32
#include <drm/amdgpu_drm.h>
33
#include <drm/drm_syncobj.h>
A
Alex Deucher 已提交
34 35
#include "amdgpu.h"
#include "amdgpu_trace.h"
36
#include "amdgpu_gmc.h"
37
#include "amdgpu_gem.h"
38
#include "amdgpu_ras.h"
A
Alex Deucher 已提交
39

40
static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
41 42
				      struct drm_amdgpu_cs_chunk_fence *data,
				      uint32_t *offset)
43 44
{
	struct drm_gem_object *gobj;
45
	struct amdgpu_bo *bo;
46
	unsigned long size;
47
	int r;
48

49
	gobj = drm_gem_object_lookup(p->filp, data->handle);
50 51 52
	if (gobj == NULL)
		return -EINVAL;

53
	bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
54
	p->uf_entry.priority = 0;
55
	p->uf_entry.tv.bo = &bo->tbo;
56 57
	/* One for TTM and one for the CS job */
	p->uf_entry.tv.num_shared = 2;
58

59
	drm_gem_object_put_unlocked(gobj);
60

61
	size = amdgpu_bo_size(bo);
62 63 64 65 66
	if (size != PAGE_SIZE || (data->offset + 8) > size) {
		r = -EINVAL;
		goto error_unref;
	}

67
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
68 69
		r = -EINVAL;
		goto error_unref;
70 71
	}

72 73
	*offset = data->offset;

74
	return 0;
75 76

error_unref:
77
	amdgpu_bo_unref(&bo);
78
	return r;
79 80
}

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
static int amdgpu_cs_bo_handles_chunk(struct amdgpu_cs_parser *p,
				      struct drm_amdgpu_bo_list_in *data)
{
	int r;
	struct drm_amdgpu_bo_list_entry *info = NULL;

	r = amdgpu_bo_create_list_entry_array(data, &info);
	if (r)
		return r;

	r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number,
				  &p->bo_list);
	if (r)
		goto error_free;

	kvfree(info);
	return 0;

error_free:
	if (info)
		kvfree(info);

	return r;
}

static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, union drm_amdgpu_cs *cs)
A
Alex Deucher 已提交
107
{
108
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
109
	struct amdgpu_vm *vm = &fpriv->vm;
A
Alex Deucher 已提交
110
	uint64_t *chunk_array_user;
111
	uint64_t *chunk_array;
112
	unsigned size, num_ibs = 0;
113
	uint32_t uf_offset = 0;
114
	int i;
115
	int ret;
A
Alex Deucher 已提交
116

117 118 119 120 121 122
	if (cs->in.num_chunks == 0)
		return 0;

	chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
	if (!chunk_array)
		return -ENOMEM;
A
Alex Deucher 已提交
123

124 125
	p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
	if (!p->ctx) {
126 127
		ret = -EINVAL;
		goto free_chunk;
128
	}
129

130 131
	mutex_lock(&p->ctx->lock);

132 133 134 135 136 137
	/* skip guilty context job */
	if (atomic_read(&p->ctx->guilty) == 1) {
		ret = -ECANCELED;
		goto free_chunk;
	}

A
Alex Deucher 已提交
138
	/* get chunks */
139
	chunk_array_user = u64_to_user_ptr(cs->in.chunks);
A
Alex Deucher 已提交
140 141
	if (copy_from_user(chunk_array, chunk_array_user,
			   sizeof(uint64_t)*cs->in.num_chunks)) {
142
		ret = -EFAULT;
143
		goto free_chunk;
A
Alex Deucher 已提交
144 145 146
	}

	p->nchunks = cs->in.num_chunks;
147
	p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
A
Alex Deucher 已提交
148
			    GFP_KERNEL);
149 150
	if (!p->chunks) {
		ret = -ENOMEM;
151
		goto free_chunk;
A
Alex Deucher 已提交
152 153 154 155 156 157 158
	}

	for (i = 0; i < p->nchunks; i++) {
		struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
		struct drm_amdgpu_cs_chunk user_chunk;
		uint32_t __user *cdata;

159
		chunk_ptr = u64_to_user_ptr(chunk_array[i]);
A
Alex Deucher 已提交
160 161
		if (copy_from_user(&user_chunk, chunk_ptr,
				       sizeof(struct drm_amdgpu_cs_chunk))) {
162 163 164
			ret = -EFAULT;
			i--;
			goto free_partial_kdata;
A
Alex Deucher 已提交
165 166 167 168 169
		}
		p->chunks[i].chunk_id = user_chunk.chunk_id;
		p->chunks[i].length_dw = user_chunk.length_dw;

		size = p->chunks[i].length_dw;
170
		cdata = u64_to_user_ptr(user_chunk.chunk_data);
A
Alex Deucher 已提交
171

M
Michal Hocko 已提交
172
		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
A
Alex Deucher 已提交
173
		if (p->chunks[i].kdata == NULL) {
174 175 176
			ret = -ENOMEM;
			i--;
			goto free_partial_kdata;
A
Alex Deucher 已提交
177 178 179
		}
		size *= sizeof(uint32_t);
		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
180 181
			ret = -EFAULT;
			goto free_partial_kdata;
A
Alex Deucher 已提交
182 183
		}

184 185
		switch (p->chunks[i].chunk_id) {
		case AMDGPU_CHUNK_ID_IB:
186
			++num_ibs;
187 188 189
			break;

		case AMDGPU_CHUNK_ID_FENCE:
A
Alex Deucher 已提交
190
			size = sizeof(struct drm_amdgpu_cs_chunk_fence);
191
			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
192 193
				ret = -EINVAL;
				goto free_partial_kdata;
A
Alex Deucher 已提交
194
			}
195

196 197
			ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
							 &uf_offset);
198 199 200
			if (ret)
				goto free_partial_kdata;

201 202
			break;

203 204 205 206 207 208 209 210 211 212 213 214 215
		case AMDGPU_CHUNK_ID_BO_HANDLES:
			size = sizeof(struct drm_amdgpu_bo_list_in);
			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
				ret = -EINVAL;
				goto free_partial_kdata;
			}

			ret = amdgpu_cs_bo_handles_chunk(p, p->chunks[i].kdata);
			if (ret)
				goto free_partial_kdata;

			break;

216
		case AMDGPU_CHUNK_ID_DEPENDENCIES:
217 218
		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
219
		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
220 221
		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
222 223
			break;

224
		default:
225 226
			ret = -EINVAL;
			goto free_partial_kdata;
A
Alex Deucher 已提交
227 228 229
		}
	}

230
	ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
231
	if (ret)
C
Christian König 已提交
232
		goto free_all_kdata;
A
Alex Deucher 已提交
233

234 235 236 237
	if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
		ret = -ECANCELED;
		goto free_all_kdata;
	}
238

239
	if (p->uf_entry.tv.bo)
240
		p->job->uf_addr = uf_offset;
A
Alex Deucher 已提交
241
	kfree(chunk_array);
242 243 244 245

	/* Use this opportunity to fill in task info for the vm */
	amdgpu_vm_set_task_info(vm);

246 247 248 249 250 251
	return 0;

free_all_kdata:
	i = p->nchunks - 1;
free_partial_kdata:
	for (; i >= 0; i--)
M
Michal Hocko 已提交
252
		kvfree(p->chunks[i].kdata);
253
	kfree(p->chunks);
254 255
	p->chunks = NULL;
	p->nchunks = 0;
256 257 258 259
free_chunk:
	kfree(chunk_array);

	return ret;
A
Alex Deucher 已提交
260 261
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
/* Convert microseconds to bytes. */
static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
{
	if (us <= 0 || !adev->mm_stats.log2_max_MBps)
		return 0;

	/* Since accum_us is incremented by a million per second, just
	 * multiply it by the number of MB/s to get the number of bytes.
	 */
	return us << adev->mm_stats.log2_max_MBps;
}

static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
{
	if (!adev->mm_stats.log2_max_MBps)
		return 0;

	return bytes >> adev->mm_stats.log2_max_MBps;
}

/* Returns how many bytes TTM can move right now. If no bytes can be moved,
 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
 * which means it can go over the threshold once. If that happens, the driver
 * will be in debt and no other buffer migrations can be done until that debt
 * is repaid.
 *
 * This approach allows moving a buffer of any size (it's important to allow
 * that).
 *
 * The currency is simply time in microseconds and it increases as the clock
 * ticks. The accumulated microseconds (us) are converted to bytes and
 * returned.
A
Alex Deucher 已提交
294
 */
295 296 297
static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
					      u64 *max_bytes,
					      u64 *max_vis_bytes)
A
Alex Deucher 已提交
298
{
299 300
	s64 time_us, increment_us;
	u64 free_vram, total_vram, used_vram;
A
Alex Deucher 已提交
301

302 303
	/* Allow a maximum of 200 accumulated ms. This is basically per-IB
	 * throttling.
A
Alex Deucher 已提交
304
	 *
305 306 307 308 309
	 * It means that in order to get full max MBps, at least 5 IBs per
	 * second must be submitted and not more than 200ms apart from each
	 * other.
	 */
	const s64 us_upper_bound = 200000;
A
Alex Deucher 已提交
310

311 312 313 314 315
	if (!adev->mm_stats.log2_max_MBps) {
		*max_bytes = 0;
		*max_vis_bytes = 0;
		return;
	}
316

317
	total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size);
318
	used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
319 320 321 322 323 324 325 326 327 328 329 330 331 332
	free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;

	spin_lock(&adev->mm_stats.lock);

	/* Increase the amount of accumulated us. */
	time_us = ktime_to_us(ktime_get());
	increment_us = time_us - adev->mm_stats.last_update_us;
	adev->mm_stats.last_update_us = time_us;
	adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
                                      us_upper_bound);

	/* This prevents the short period of low performance when the VRAM
	 * usage is low and the driver is in debt or doesn't have enough
	 * accumulated us to fill VRAM quickly.
A
Alex Deucher 已提交
333
	 *
334 335 336 337
	 * The situation can occur in these cases:
	 * - a lot of VRAM is freed by userspace
	 * - the presence of a big buffer causes a lot of evictions
	 *   (solution: split buffers into smaller ones)
A
Alex Deucher 已提交
338
	 *
339 340
	 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
	 * accum_us to a positive number.
A
Alex Deucher 已提交
341
	 */
342 343 344 345 346 347 348 349 350 351 352 353 354
	if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
		s64 min_us;

		/* Be more aggresive on dGPUs. Try to fill a portion of free
		 * VRAM now.
		 */
		if (!(adev->flags & AMD_IS_APU))
			min_us = bytes_to_us(adev, free_vram / 4);
		else
			min_us = 0; /* Reset accum_us on APUs. */

		adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
	}
A
Alex Deucher 已提交
355

356
	/* This is set to 0 if the driver is in debt to disallow (optional)
357 358
	 * buffer moves.
	 */
359 360 361
	*max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);

	/* Do the same for visible VRAM if half of it is free */
362
	if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
363
		u64 total_vis_vram = adev->gmc.visible_vram_size;
364 365
		u64 used_vis_vram =
			amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381

		if (used_vis_vram < total_vis_vram) {
			u64 free_vis_vram = total_vis_vram - used_vis_vram;
			adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
							  increment_us, us_upper_bound);

			if (free_vis_vram >= total_vis_vram / 2)
				adev->mm_stats.accum_us_vis =
					max(bytes_to_us(adev, free_vis_vram / 2),
					    adev->mm_stats.accum_us_vis);
		}

		*max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
	} else {
		*max_vis_bytes = 0;
	}
382 383 384 385 386 387 388 389

	spin_unlock(&adev->mm_stats.lock);
}

/* Report how many bytes have really been moved for the last command
 * submission. This can result in a debt that can stop buffer migrations
 * temporarily.
 */
390 391
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes)
392 393 394
{
	spin_lock(&adev->mm_stats.lock);
	adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
395
	adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
396
	spin_unlock(&adev->mm_stats.lock);
A
Alex Deucher 已提交
397 398
}

399 400 401
static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
				 struct amdgpu_bo *bo)
{
402
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
403 404 405
	struct ttm_operation_ctx ctx = {
		.interruptible = true,
		.no_wait_gpu = false,
406
		.resv = bo->tbo.base.resv,
407
		.flags = 0
408
	};
409 410 411 412 413 414
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

415 416
	/* Don't move this buffer if we have depleted our allowance
	 * to move it. Don't move anything if the threshold is zero.
417
	 */
418
	if (p->bytes_moved < p->bytes_moved_threshold) {
419
		if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
420 421 422 423 424 425
		    (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
			/* And don't move a CPU_ACCESS_REQUIRED BO to limited
			 * visible VRAM if we've depleted our allowance to do
			 * that.
			 */
			if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
K
Kent Russell 已提交
426
				domain = bo->preferred_domains;
427 428 429
			else
				domain = bo->allowed_domains;
		} else {
K
Kent Russell 已提交
430
			domain = bo->preferred_domains;
431 432
		}
	} else {
433
		domain = bo->allowed_domains;
434
	}
435 436

retry:
437
	amdgpu_bo_placement_from_domain(bo, domain);
438
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
439 440

	p->bytes_moved += ctx.bytes_moved;
441
	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
442
	    amdgpu_bo_in_cpu_visible_vram(bo))
443
		p->bytes_moved_vis += ctx.bytes_moved;
444

445 446 447
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
448 449 450 451 452
	}

	return r;
}

453 454 455 456 457
static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
{
	struct amdgpu_cs_parser *p = param;
	int r;

458
	r = amdgpu_cs_bo_validate(p, bo);
459 460 461 462
	if (r)
		return r;

	if (bo->shadow)
A
Alex Xie 已提交
463
		r = amdgpu_cs_bo_validate(p, bo->shadow);
464 465 466 467

	return r;
}

468
static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
469
			    struct list_head *validated)
A
Alex Deucher 已提交
470
{
471
	struct ttm_operation_ctx ctx = { true, false };
A
Alex Deucher 已提交
472 473 474
	struct amdgpu_bo_list_entry *lobj;
	int r;

475
	list_for_each_entry(lobj, validated, tv.head) {
476
		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(lobj->tv.bo);
477
		struct mm_struct *usermm;
A
Alex Deucher 已提交
478

479 480 481 482
		usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
		if (usermm && usermm != current->mm)
			return -EPERM;

483 484
		if (amdgpu_ttm_tt_is_userptr(bo->tbo.ttm) &&
		    lobj->user_invalidated && lobj->user_pages) {
485 486
			amdgpu_bo_placement_from_domain(bo,
							AMDGPU_GEM_DOMAIN_CPU);
487
			r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
488 489
			if (r)
				return r;
490

491 492
			amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
						     lobj->user_pages);
493 494
		}

495
		r = amdgpu_cs_validate(p, bo);
496
		if (r)
497
			return r;
498

499 500
		kvfree(lobj->user_pages);
		lobj->user_pages = NULL;
A
Alex Deucher 已提交
501 502 503 504
	}
	return 0;
}

505 506
static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
				union drm_amdgpu_cs *cs)
A
Alex Deucher 已提交
507 508
{
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
509
	struct amdgpu_vm *vm = &fpriv->vm;
510
	struct amdgpu_bo_list_entry *e;
511
	struct list_head duplicates;
512 513 514
	struct amdgpu_bo *gds;
	struct amdgpu_bo *gws;
	struct amdgpu_bo *oa;
515
	int r;
A
Alex Deucher 已提交
516

517 518
	INIT_LIST_HEAD(&p->validated);

519
	/* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */
520 521 522
	if (cs->in.bo_list_handle) {
		if (p->bo_list)
			return -EINVAL;
523

524 525 526 527
		r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle,
				       &p->bo_list);
		if (r)
			return r;
528 529 530 531 532 533
	} else if (!p->bo_list) {
		/* Create a empty bo_list when no handle is provided */
		r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0,
					  &p->bo_list);
		if (r)
			return r;
534 535
	}

536
	/* One for TTM and one for the CS job */
537
	amdgpu_bo_list_for_each_entry(e, p->bo_list)
538
		e->tv.num_shared = 2;
539

540
	amdgpu_bo_list_get_list(p->bo_list, &p->validated);
A
Alex Deucher 已提交
541

542
	INIT_LIST_HEAD(&duplicates);
543
	amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
A
Alex Deucher 已提交
544

545
	if (p->uf_entry.tv.bo && !ttm_to_amdgpu_bo(p->uf_entry.tv.bo)->parent)
546 547
		list_add(&p->uf_entry.tv.head, &p->validated);

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
	/* Get userptr backing pages. If pages are updated after registered
	 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do
	 * amdgpu_ttm_backend_bind() to flush and invalidate new pages
	 */
	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
		bool userpage_invalidated = false;
		int i;

		e->user_pages = kvmalloc_array(bo->tbo.ttm->num_pages,
					sizeof(struct page *),
					GFP_KERNEL | __GFP_ZERO);
		if (!e->user_pages) {
			DRM_ERROR("calloc failure\n");
			return -ENOMEM;
563 564
		}

565
		r = amdgpu_ttm_tt_get_user_pages(bo, e->user_pages);
566 567 568 569
		if (r) {
			kvfree(e->user_pages);
			e->user_pages = NULL;
			return r;
570 571
		}

572 573 574 575
		for (i = 0; i < bo->tbo.ttm->num_pages; i++) {
			if (bo->tbo.ttm->pages[i] != e->user_pages[i]) {
				userpage_invalidated = true;
				break;
576 577
			}
		}
578 579
		e->user_invalidated = userpage_invalidated;
	}
580

581
	r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
582
				   &duplicates);
583 584 585 586
	if (unlikely(r != 0)) {
		if (r != -ERESTARTSYS)
			DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
		goto out;
587
	}
588

589 590
	amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
					  &p->bytes_moved_vis_threshold);
591
	p->bytes_moved = 0;
592
	p->bytes_moved_vis = 0;
593

594 595 596 597 598 599 600
	r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
				      amdgpu_cs_validate, p);
	if (r) {
		DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
		goto error_validate;
	}

601
	r = amdgpu_cs_list_validate(p, &duplicates);
602
	if (r)
603 604
		goto error_validate;

605
	r = amdgpu_cs_list_validate(p, &p->validated);
606
	if (r)
607 608
		goto error_validate;

609 610
	amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
				     p->bytes_moved_vis);
611

612 613 614
	gds = p->bo_list->gds_obj;
	gws = p->bo_list->gws_obj;
	oa = p->bo_list->oa_obj;
615

616 617 618 619 620 621 622 623
	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);

		/* Make sure we use the exclusive slot for shared BOs */
		if (bo->prime_shared_count)
			e->tv.num_shared = 0;
		e->bo_va = amdgpu_vm_bo_find(vm, bo);
	}
624

625
	if (gds) {
626 627
		p->job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT;
		p->job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT;
628 629
	}
	if (gws) {
630 631
		p->job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT;
		p->job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT;
632 633
	}
	if (oa) {
634 635
		p->job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT;
		p->job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT;
636
	}
637

638 639
	if (!r && p->uf_entry.tv.bo) {
		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(p->uf_entry.tv.bo);
640

641
		r = amdgpu_ttm_alloc_gart(&uf->tbo);
642 643
		p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
	}
644

645
error_validate:
646
	if (r)
647
		ttm_eu_backoff_reservation(&p->ticket, &p->validated);
648
out:
A
Alex Deucher 已提交
649 650 651 652 653 654 655 656 657
	return r;
}

static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
{
	struct amdgpu_bo_list_entry *e;
	int r;

	list_for_each_entry(e, &p->validated, tv.head) {
658
		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
659
		struct dma_resv *resv = bo->tbo.base.resv;
660

661
		r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
662
				     amdgpu_bo_explicit_sync(bo));
A
Alex Deucher 已提交
663 664 665 666 667 668 669

		if (r)
			return r;
	}
	return 0;
}

670 671 672 673 674 675 676 677
/**
 * cs_parser_fini() - clean parser states
 * @parser:	parser structure holding parsing context.
 * @error:	error number
 *
 * If error is set than unvalidate buffer, otherwise just free memory
 * used by parsing context.
 **/
678 679
static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
				  bool backoff)
C
Chunming Zhou 已提交
680
{
681 682
	unsigned i;

683
	if (error && backoff)
A
Alex Deucher 已提交
684 685
		ttm_eu_backoff_reservation(&parser->ticket,
					   &parser->validated);
686

687 688 689 690 691
	for (i = 0; i < parser->num_post_deps; i++) {
		drm_syncobj_put(parser->post_deps[i].syncobj);
		kfree(parser->post_deps[i].chain);
	}
	kfree(parser->post_deps);
692

693
	dma_fence_put(parser->fence);
694

695 696
	if (parser->ctx) {
		mutex_unlock(&parser->ctx->lock);
697
		amdgpu_ctx_put(parser->ctx);
698
	}
699 700 701
	if (parser->bo_list)
		amdgpu_bo_list_put(parser->bo_list);

A
Alex Deucher 已提交
702
	for (i = 0; i < parser->nchunks; i++)
M
Michal Hocko 已提交
703
		kvfree(parser->chunks[i].kdata);
A
Alex Deucher 已提交
704
	kfree(parser->chunks);
705 706
	if (parser->job)
		amdgpu_job_free(parser->job);
707 708 709 710 711
	if (parser->uf_entry.tv.bo) {
		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(parser->uf_entry.tv.bo);

		amdgpu_bo_unref(&uf);
	}
A
Alex Deucher 已提交
712 713
}

714
static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p)
A
Alex Deucher 已提交
715
{
716
	struct amdgpu_ring *ring = to_amdgpu_ring(p->entity->rq->sched);
717
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
718
	struct amdgpu_device *adev = p->adev;
719
	struct amdgpu_vm *vm = &fpriv->vm;
720
	struct amdgpu_bo_list_entry *e;
A
Alex Deucher 已提交
721 722
	struct amdgpu_bo_va *bo_va;
	struct amdgpu_bo *bo;
723
	int r;
A
Alex Deucher 已提交
724

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
	/* Only for UVD/VCE VM emulation */
	if (ring->funcs->parse_cs || ring->funcs->patch_cs_in_place) {
		unsigned i, j;

		for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
			struct drm_amdgpu_cs_chunk_ib *chunk_ib;
			struct amdgpu_bo_va_mapping *m;
			struct amdgpu_bo *aobj = NULL;
			struct amdgpu_cs_chunk *chunk;
			uint64_t offset, va_start;
			struct amdgpu_ib *ib;
			uint8_t *kptr;

			chunk = &p->chunks[i];
			ib = &p->job->ibs[j];
			chunk_ib = chunk->kdata;

			if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
				continue;

745
			va_start = chunk_ib->va_start & AMDGPU_GMC_HOLE_MASK;
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
			r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
			if (r) {
				DRM_ERROR("IB va_start is invalid\n");
				return r;
			}

			if ((va_start + chunk_ib->ib_bytes) >
			    (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
				DRM_ERROR("IB va_start+ib_bytes is invalid\n");
				return -EINVAL;
			}

			/* the IB should be reserved at this point */
			r = amdgpu_bo_kmap(aobj, (void **)&kptr);
			if (r) {
				return r;
			}

			offset = m->start * AMDGPU_GPU_PAGE_SIZE;
			kptr += va_start - offset;

			if (ring->funcs->parse_cs) {
				memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
				amdgpu_bo_kunmap(aobj);

				r = amdgpu_ring_parse_cs(ring, p, j);
				if (r)
					return r;
			} else {
				ib->ptr = (uint32_t *)kptr;
				r = amdgpu_ring_patch_cs_in_place(ring, p, j);
				amdgpu_bo_kunmap(aobj);
				if (r)
					return r;
			}

			j++;
		}
	}

	if (!p->job->vm)
		return amdgpu_cs_sync_rings(p);


790
	r = amdgpu_vm_clear_freed(adev, vm, NULL);
A
Alex Deucher 已提交
791 792 793
	if (r)
		return r;

794 795 796 797
	r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
	if (r)
		return r;

798
	r = amdgpu_sync_vm_fence(&p->job->sync, fpriv->prt_va->last_pt_update);
799 800 801
	if (r)
		return r;

802
	if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
803
		bo_va = fpriv->csa_va;
M
Monk Liu 已提交
804 805 806 807 808
		BUG_ON(!bo_va);
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;

809
		r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
M
Monk Liu 已提交
810 811 812 813
		if (r)
			return r;
	}

814 815
	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
		/* ignore duplicates */
816
		bo = ttm_to_amdgpu_bo(e->tv.bo);
817 818
		if (!bo)
			continue;
A
Alex Deucher 已提交
819

820 821 822
		bo_va = e->bo_va;
		if (bo_va == NULL)
			continue;
A
Alex Deucher 已提交
823

824 825 826
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
827

828
		r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
829 830
		if (r)
			return r;
831 832
	}

833
	r = amdgpu_vm_handle_moved(adev, vm);
834 835 836
	if (r)
		return r;

837
	r = amdgpu_vm_update_pdes(adev, vm, false);
838 839 840
	if (r)
		return r;

841
	r = amdgpu_sync_vm_fence(&p->job->sync, vm->last_update);
842 843
	if (r)
		return r;
844

845
	p->job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
846

847
	if (amdgpu_vm_debug) {
848
		/* Invalidate all BOs to test for userspace bugs */
849
		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
850
			struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
851

852
			/* ignore duplicates */
853
			if (!bo)
854 855
				continue;

856
			amdgpu_vm_bo_invalidate(adev, bo, false);
A
Alex Deucher 已提交
857
		}
858 859
	}

860
	return amdgpu_cs_sync_rings(p);
A
Alex Deucher 已提交
861 862 863 864 865 866 867
}

static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
			     struct amdgpu_cs_parser *parser)
{
	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
	struct amdgpu_vm *vm = &fpriv->vm;
M
Monk Liu 已提交
868
	int r, ce_preempt = 0, de_preempt = 0;
869 870
	struct amdgpu_ring *ring;
	int i, j;
A
Alex Deucher 已提交
871

872
	for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
A
Alex Deucher 已提交
873 874 875
		struct amdgpu_cs_chunk *chunk;
		struct amdgpu_ib *ib;
		struct drm_amdgpu_cs_chunk_ib *chunk_ib;
876
		struct drm_sched_entity *entity;
A
Alex Deucher 已提交
877 878

		chunk = &parser->chunks[i];
879
		ib = &parser->job->ibs[j];
A
Alex Deucher 已提交
880 881 882 883 884
		chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;

		if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
			continue;

885 886
		if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX &&
		    (amdgpu_mcbp || amdgpu_sriov_vf(adev))) {
887
			if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
888 889 890 891
				if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
					ce_preempt++;
				else
					de_preempt++;
892
			}
893 894 895

			/* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
			if (ce_preempt > 1 || de_preempt > 1)
896
				return -EINVAL;
M
Monk Liu 已提交
897 898
		}

899 900 901
		r = amdgpu_ctx_get_entity(parser->ctx, chunk_ib->ip_type,
					  chunk_ib->ip_instance, chunk_ib->ring,
					  &entity);
902
		if (r)
A
Alex Deucher 已提交
903 904
			return r;

905 906 907
		if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE)
			parser->job->preamble_status |=
				AMDGPU_PREAMBLE_IB_PRESENT;
908

909
		if (parser->entity && parser->entity != entity)
910 911
			return -EINVAL;

912 913 914 915 916
		/* Return if there is no run queue associated with this entity.
		 * Possibly because of disabled HW IP*/
		if (entity->rq == NULL)
			return -EINVAL;

917
		parser->entity = entity;
918

919 920 921
		ring = to_amdgpu_ring(entity->rq->sched);
		r =  amdgpu_ib_get(adev, vm, ring->funcs->parse_cs ?
				   chunk_ib->ib_bytes : 0, ib);
922 923 924
		if (r) {
			DRM_ERROR("Failed to get ib !\n");
			return r;
A
Alex Deucher 已提交
925 926
		}

927
		ib->gpu_addr = chunk_ib->va_start;
928
		ib->length_dw = chunk_ib->ib_bytes / 4;
929
		ib->flags = chunk_ib->flags;
930

A
Alex Deucher 已提交
931 932 933
		j++;
	}

934
	/* MM engine doesn't support user fences */
935
	ring = to_amdgpu_ring(parser->entity->rq->sched);
936
	if (parser->job->uf_addr && ring->funcs->no_user_fence)
937
		return -EINVAL;
A
Alex Deucher 已提交
938

939
	return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->entity);
A
Alex Deucher 已提交
940 941
}

942 943
static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
				       struct amdgpu_cs_chunk *chunk)
944
{
945
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
946 947 948
	unsigned num_deps;
	int i, r;
	struct drm_amdgpu_cs_chunk_dep *deps;
949

950 951 952
	deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_dep);
953

954 955
	for (i = 0; i < num_deps; ++i) {
		struct amdgpu_ctx *ctx;
956
		struct drm_sched_entity *entity;
957
		struct dma_fence *fence;
958

959 960 961
		ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
		if (ctx == NULL)
			return -EINVAL;
962

963 964 965
		r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type,
					  deps[i].ip_instance,
					  deps[i].ring, &entity);
966 967 968 969
		if (r) {
			amdgpu_ctx_put(ctx);
			return r;
		}
970

971 972 973 974 975 976 977
		fence = amdgpu_ctx_get_fence(ctx, entity, deps[i].handle);
		amdgpu_ctx_put(ctx);

		if (IS_ERR(fence))
			return PTR_ERR(fence);
		else if (!fence)
			continue;
978 979

		if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) {
980
			struct drm_sched_fence *s_fence;
981 982
			struct dma_fence *old = fence;

983
			s_fence = to_drm_sched_fence(fence);
984 985 986 987
			fence = dma_fence_get(&s_fence->scheduled);
			dma_fence_put(old);
		}

988
		r = amdgpu_sync_fence(&p->job->sync, fence, true);
989 990
		dma_fence_put(fence);
		if (r)
991 992 993 994
			return r;
	}
	return 0;
}
995

996
static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
997 998
						 uint32_t handle, u64 point,
						 u64 flags)
999 1000
{
	struct dma_fence *fence;
1001 1002 1003 1004 1005 1006
	int r;

	r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence);
	if (r) {
		DRM_ERROR("syncobj %u failed to find fence @ %llu (%d)!\n",
			  handle, point, r);
1007
		return r;
1008
	}
1009

1010
	r = amdgpu_sync_fence(&p->job->sync, fence, true);
1011 1012 1013 1014 1015 1016 1017 1018
	dma_fence_put(fence);

	return r;
}

static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
					    struct amdgpu_cs_chunk *chunk)
{
1019
	struct drm_amdgpu_cs_chunk_sem *deps;
1020 1021 1022 1023 1024 1025
	unsigned num_deps;
	int i, r;

	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_sem);
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	for (i = 0; i < num_deps; ++i) {
		r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle,
							  0, 0);
		if (r)
			return r;
	}

	return 0;
}

1036

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static int amdgpu_cs_process_syncobj_timeline_in_dep(struct amdgpu_cs_parser *p,
						     struct amdgpu_cs_chunk *chunk)
{
	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
	unsigned num_deps;
	int i, r;

	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1047
	for (i = 0; i < num_deps; ++i) {
1048 1049 1050 1051
		r = amdgpu_syncobj_lookup_and_add_to_sync(p,
							  syncobj_deps[i].handle,
							  syncobj_deps[i].point,
							  syncobj_deps[i].flags);
1052 1053 1054
		if (r)
			return r;
	}
1055

1056 1057 1058 1059 1060 1061
	return 0;
}

static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
					     struct amdgpu_cs_chunk *chunk)
{
1062
	struct drm_amdgpu_cs_chunk_sem *deps;
1063 1064
	unsigned num_deps;
	int i;
1065

1066 1067 1068 1069
	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_sem);

1070 1071 1072
	if (p->post_deps)
		return -EINVAL;

1073 1074 1075
	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
				     GFP_KERNEL);
	p->num_post_deps = 0;
1076

1077
	if (!p->post_deps)
1078 1079
		return -ENOMEM;

1080

1081
	for (i = 0; i < num_deps; ++i) {
1082 1083 1084
		p->post_deps[i].syncobj =
			drm_syncobj_find(p->filp, deps[i].handle);
		if (!p->post_deps[i].syncobj)
1085
			return -EINVAL;
1086 1087 1088
		p->post_deps[i].chain = NULL;
		p->post_deps[i].point = 0;
		p->num_post_deps++;
1089
	}
1090 1091 1092 1093 1094 1095

	return 0;
}


static int amdgpu_cs_process_syncobj_timeline_out_dep(struct amdgpu_cs_parser *p,
1096
						      struct amdgpu_cs_chunk *chunk)
1097 1098 1099 1100 1101 1102 1103 1104 1105
{
	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
	unsigned num_deps;
	int i;

	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_syncobj);

1106 1107 1108
	if (p->post_deps)
		return -EINVAL;

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
				     GFP_KERNEL);
	p->num_post_deps = 0;

	if (!p->post_deps)
		return -ENOMEM;

	for (i = 0; i < num_deps; ++i) {
		struct amdgpu_cs_post_dep *dep = &p->post_deps[i];

		dep->chain = NULL;
		if (syncobj_deps[i].point) {
			dep->chain = kmalloc(sizeof(*dep->chain), GFP_KERNEL);
			if (!dep->chain)
				return -ENOMEM;
		}

		dep->syncobj = drm_syncobj_find(p->filp,
						syncobj_deps[i].handle);
		if (!dep->syncobj) {
			kfree(dep->chain);
			return -EINVAL;
		}
		dep->point = syncobj_deps[i].point;
		p->num_post_deps++;
	}

1136 1137 1138
	return 0;
}

1139 1140 1141 1142
static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
				  struct amdgpu_cs_parser *p)
{
	int i, r;
1143

1144 1145
	for (i = 0; i < p->nchunks; ++i) {
		struct amdgpu_cs_chunk *chunk;
1146

1147
		chunk = &p->chunks[i];
1148

1149 1150 1151
		switch (chunk->chunk_id) {
		case AMDGPU_CHUNK_ID_DEPENDENCIES:
		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
1152 1153 1154
			r = amdgpu_cs_process_fence_dep(p, chunk);
			if (r)
				return r;
1155 1156
			break;
		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
1157 1158 1159
			r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
			if (r)
				return r;
1160 1161
			break;
		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
1162 1163 1164
			r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
			if (r)
				return r;
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
			break;
		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
			r = amdgpu_cs_process_syncobj_timeline_in_dep(p, chunk);
			if (r)
				return r;
			break;
		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
			r = amdgpu_cs_process_syncobj_timeline_out_dep(p, chunk);
			if (r)
				return r;
			break;
1176 1177 1178 1179 1180 1181
		}
	}

	return 0;
}

1182 1183 1184 1185
static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
{
	int i;

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
	for (i = 0; i < p->num_post_deps; ++i) {
		if (p->post_deps[i].chain && p->post_deps[i].point) {
			drm_syncobj_add_point(p->post_deps[i].syncobj,
					      p->post_deps[i].chain,
					      p->fence, p->post_deps[i].point);
			p->post_deps[i].chain = NULL;
		} else {
			drm_syncobj_replace_fence(p->post_deps[i].syncobj,
						  p->fence);
		}
	}
1197 1198
}

1199 1200 1201
static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
			    union drm_amdgpu_cs *cs)
{
1202
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1203
	struct drm_sched_entity *entity = p->entity;
1204
	enum drm_sched_priority priority;
1205
	struct amdgpu_ring *ring;
1206
	struct amdgpu_bo_list_entry *e;
1207
	struct amdgpu_job *job;
1208
	uint64_t seq;
1209
	int r;
1210

1211 1212 1213 1214 1215 1216 1217
	job = p->job;
	p->job = NULL;

	r = drm_sched_job_init(&job->base, entity, p->filp);
	if (r)
		goto error_unlock;

1218 1219 1220
	/* No memory allocation is allowed while holding the notifier lock.
	 * The lock is held until amdgpu_cs_submit is finished and fence is
	 * added to BOs.
1221
	 */
1222
	mutex_lock(&p->adev->notifier_lock);
1223 1224 1225 1226

	/* If userptr are invalidated after amdgpu_cs_parser_bos(), return
	 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl.
	 */
1227
	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1228
		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
1229

1230 1231 1232 1233 1234
		r |= !amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
	}
	if (r) {
		r = -EAGAIN;
		goto error_abort;
1235 1236
	}

1237
	p->fence = dma_fence_get(&job->base.s_fence->finished);
1238

1239
	amdgpu_ctx_add_fence(p->ctx, entity, p->fence, &seq);
1240 1241
	amdgpu_cs_post_dependencies(p);

1242 1243 1244 1245 1246 1247
	if ((job->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) &&
	    !p->ctx->preamble_presented) {
		job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
		p->ctx->preamble_presented = true;
	}

1248 1249 1250
	cs->out.handle = seq;
	job->uf_sequence = seq;

1251
	amdgpu_job_free_resources(job);
1252 1253

	trace_amdgpu_cs_ioctl(job);
1254
	amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->ticket);
1255
	priority = job->base.s_priority;
1256
	drm_sched_entity_push_job(&job->base, entity);
1257

1258
	ring = to_amdgpu_ring(entity->rq->sched);
1259 1260
	amdgpu_ring_priority_get(ring, priority);

1261 1262
	amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm);

1263
	ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1264
	mutex_unlock(&p->adev->notifier_lock);
1265

1266
	return 0;
1267 1268

error_abort:
1269
	drm_sched_job_cleanup(&job->base);
1270
	mutex_unlock(&p->adev->notifier_lock);
1271 1272 1273 1274

error_unlock:
	amdgpu_job_free(job);
	return r;
1275 1276
}

C
Chunming Zhou 已提交
1277 1278 1279 1280
int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_cs *cs = data;
1281
	struct amdgpu_cs_parser parser = {};
1282 1283
	bool reserved_buffers = false;
	int i, r;
C
Chunming Zhou 已提交
1284

1285 1286 1287
	if (amdgpu_ras_intr_triggered())
		return -EHWPOISON;

1288
	if (!adev->accel_working)
C
Chunming Zhou 已提交
1289
		return -EBUSY;
1290

1291 1292 1293 1294
	parser.adev = adev;
	parser.filp = filp;

	r = amdgpu_cs_parser_init(&parser, data);
A
Alex Deucher 已提交
1295
	if (r) {
1296
		DRM_ERROR("Failed to initialize parser %d!\n", r);
1297
		goto out;
1298 1299
	}

1300 1301 1302 1303
	r = amdgpu_cs_ib_fill(adev, &parser);
	if (r)
		goto out;

1304 1305 1306 1307 1308 1309
	r = amdgpu_cs_dependencies(adev, &parser);
	if (r) {
		DRM_ERROR("Failed in the dependencies handling %d!\n", r);
		goto out;
	}

1310 1311 1312 1313
	r = amdgpu_cs_parser_bos(&parser, data);
	if (r) {
		if (r == -ENOMEM)
			DRM_ERROR("Not enough memory for command submission!\n");
1314
		else if (r != -ERESTARTSYS && r != -EAGAIN)
1315 1316
			DRM_ERROR("Failed to process the buffer list %d!\n", r);
		goto out;
1317 1318
	}

1319
	reserved_buffers = true;
1320

1321
	for (i = 0; i < parser.job->num_ibs; i++)
1322
		trace_amdgpu_cs(&parser, i);
1323

1324
	r = amdgpu_cs_vm_handling(&parser);
1325 1326 1327
	if (r)
		goto out;

C
Christian König 已提交
1328
	r = amdgpu_cs_submit(&parser, cs);
A
Alex Deucher 已提交
1329 1330

out:
1331
	amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1332

A
Alex Deucher 已提交
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	return r;
}

/**
 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
 *
 * @dev: drm device
 * @data: data from userspace
 * @filp: file private
 *
 * Wait for the command submission identified by handle to finish.
 */
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *filp)
{
	union drm_amdgpu_wait_cs *wait = data;
	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1350
	struct drm_sched_entity *entity;
1351
	struct amdgpu_ctx *ctx;
1352
	struct dma_fence *fence;
A
Alex Deucher 已提交
1353 1354
	long r;

1355 1356 1357
	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
	if (ctx == NULL)
		return -EINVAL;
A
Alex Deucher 已提交
1358

1359 1360
	r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance,
				  wait->in.ring, &entity);
1361 1362 1363 1364 1365
	if (r) {
		amdgpu_ctx_put(ctx);
		return r;
	}

1366
	fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle);
1367 1368 1369
	if (IS_ERR(fence))
		r = PTR_ERR(fence);
	else if (fence) {
1370
		r = dma_fence_wait_timeout(fence, true, timeout);
1371 1372
		if (r > 0 && fence->error)
			r = fence->error;
1373
		dma_fence_put(fence);
1374 1375
	} else
		r = 1;
C
Chunming Zhou 已提交
1376

1377
	amdgpu_ctx_put(ctx);
A
Alex Deucher 已提交
1378 1379 1380 1381 1382 1383 1384 1385 1386
	if (r < 0)
		return r;

	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r == 0);

	return 0;
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/**
 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
 *
 * @adev: amdgpu device
 * @filp: file private
 * @user: drm_amdgpu_fence copied from user space
 */
static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
					     struct drm_file *filp,
					     struct drm_amdgpu_fence *user)
{
1398
	struct drm_sched_entity *entity;
1399 1400 1401 1402 1403 1404 1405 1406
	struct amdgpu_ctx *ctx;
	struct dma_fence *fence;
	int r;

	ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
	if (ctx == NULL)
		return ERR_PTR(-EINVAL);

1407 1408
	r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance,
				  user->ring, &entity);
1409 1410 1411 1412 1413
	if (r) {
		amdgpu_ctx_put(ctx);
		return ERR_PTR(r);
	}

1414
	fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no);
1415 1416 1417 1418 1419
	amdgpu_ctx_put(ctx);

	return fence;
}

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_fence_to_handle *info = data;
	struct dma_fence *fence;
	struct drm_syncobj *syncobj;
	struct sync_file *sync_file;
	int fd, r;

	fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
	if (IS_ERR(fence))
		return PTR_ERR(fence);

1434 1435 1436
	if (!fence)
		fence = dma_fence_get_stub();

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	switch (info->in.what) {
	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
		r = drm_syncobj_create(&syncobj, 0, fence);
		dma_fence_put(fence);
		if (r)
			return r;
		r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
		drm_syncobj_put(syncobj);
		return r;

	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
		r = drm_syncobj_create(&syncobj, 0, fence);
		dma_fence_put(fence);
		if (r)
			return r;
		r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
		drm_syncobj_put(syncobj);
		return r;

	case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
		fd = get_unused_fd_flags(O_CLOEXEC);
		if (fd < 0) {
			dma_fence_put(fence);
			return fd;
		}

		sync_file = sync_file_create(fence);
		dma_fence_put(fence);
		if (!sync_file) {
			put_unused_fd(fd);
			return -ENOMEM;
		}

		fd_install(fd, sync_file->file);
		info->out.handle = fd;
		return 0;

	default:
		return -EINVAL;
	}
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
/**
 * amdgpu_cs_wait_all_fence - wait on all fences to signal
 *
 * @adev: amdgpu device
 * @filp: file private
 * @wait: wait parameters
 * @fences: array of drm_amdgpu_fence
 */
static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
				     struct drm_file *filp,
				     union drm_amdgpu_wait_fences *wait,
				     struct drm_amdgpu_fence *fences)
{
	uint32_t fence_count = wait->in.fence_count;
	unsigned int i;
	long r = 1;

	for (i = 0; i < fence_count; i++) {
		struct dma_fence *fence;
		unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);

		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
		if (IS_ERR(fence))
			return PTR_ERR(fence);
		else if (!fence)
			continue;

		r = dma_fence_wait_timeout(fence, true, timeout);
1507
		dma_fence_put(fence);
1508 1509 1510 1511 1512
		if (r < 0)
			return r;

		if (r == 0)
			break;
1513 1514 1515

		if (fence->error)
			return fence->error;
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	}

	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r > 0);

	return 0;
}

/**
 * amdgpu_cs_wait_any_fence - wait on any fence to signal
 *
 * @adev: amdgpu device
 * @filp: file private
 * @wait: wait parameters
 * @fences: array of drm_amdgpu_fence
 */
static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
				    struct drm_file *filp,
				    union drm_amdgpu_wait_fences *wait,
				    struct drm_amdgpu_fence *fences)
{
	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
	uint32_t fence_count = wait->in.fence_count;
	uint32_t first = ~0;
	struct dma_fence **array;
	unsigned int i;
	long r;

	/* Prepare the fence array */
	array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);

	if (array == NULL)
		return -ENOMEM;

	for (i = 0; i < fence_count; i++) {
		struct dma_fence *fence;

		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
		if (IS_ERR(fence)) {
			r = PTR_ERR(fence);
			goto err_free_fence_array;
		} else if (fence) {
			array[i] = fence;
		} else { /* NULL, the fence has been already signaled */
			r = 1;
M
Monk Liu 已提交
1561
			first = i;
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
			goto out;
		}
	}

	r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
				       &first);
	if (r < 0)
		goto err_free_fence_array;

out:
	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r > 0);
	wait->out.first_signaled = first;
1575

1576
	if (first < fence_count && array[first])
1577 1578 1579
		r = array[first]->error;
	else
		r = 0;
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611

err_free_fence_array:
	for (i = 0; i < fence_count; i++)
		dma_fence_put(array[i]);
	kfree(array);

	return r;
}

/**
 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
 *
 * @dev: drm device
 * @data: data from userspace
 * @filp: file private
 */
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_wait_fences *wait = data;
	uint32_t fence_count = wait->in.fence_count;
	struct drm_amdgpu_fence *fences_user;
	struct drm_amdgpu_fence *fences;
	int r;

	/* Get the fences from userspace */
	fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
			GFP_KERNEL);
	if (fences == NULL)
		return -ENOMEM;

1612
	fences_user = u64_to_user_ptr(wait->in.fences);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	if (copy_from_user(fences, fences_user,
		sizeof(struct drm_amdgpu_fence) * fence_count)) {
		r = -EFAULT;
		goto err_free_fences;
	}

	if (wait->in.wait_all)
		r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
	else
		r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);

err_free_fences:
	kfree(fences);

	return r;
}

A
Alex Deucher 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
/**
 * amdgpu_cs_find_bo_va - find bo_va for VM address
 *
 * @parser: command submission parser context
 * @addr: VM address
 * @bo: resulting BO of the mapping found
 *
 * Search the buffer objects in the command submission context for a certain
 * virtual memory address. Returns allocation structure when found, NULL
 * otherwise.
 */
1641 1642 1643
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **map)
A
Alex Deucher 已提交
1644
{
1645
	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1646
	struct ttm_operation_ctx ctx = { false, false };
1647
	struct amdgpu_vm *vm = &fpriv->vm;
A
Alex Deucher 已提交
1648
	struct amdgpu_bo_va_mapping *mapping;
1649 1650
	int r;

A
Alex Deucher 已提交
1651
	addr /= AMDGPU_GPU_PAGE_SIZE;
1652

1653 1654 1655
	mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
	if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
		return -EINVAL;
1656

1657 1658
	*bo = mapping->bo_va->base.bo;
	*map = mapping;
1659

1660
	/* Double check that the BO is reserved by this CS */
1661
	if (dma_resv_locking_ctx((*bo)->tbo.base.resv) != &parser->ticket)
1662
		return -EINVAL;
1663

1664 1665
	if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
		(*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1666
		amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains);
1667
		r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1668
		if (r)
1669
			return r;
1670 1671
	}

1672
	return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
1673
}