skge.c 105.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8 9 10
/*
 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
 * Ethernet adapters. Based on earlier sk98lin, e100 and
 * FreeBSD if_sk drivers.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
11
 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
12 13
 */

14 15
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

16
#include <linux/in.h>
17 18 19 20 21 22 23 24 25 26 27
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/if_vlan.h>
#include <linux/ip.h>
#include <linux/delay.h>
#include <linux/crc32.h>
A
Al Viro 已提交
28
#include <linux/dma-mapping.h>
S
Stephen Hemminger 已提交
29
#include <linux/debugfs.h>
30
#include <linux/sched.h>
S
Stephen Hemminger 已提交
31
#include <linux/seq_file.h>
32
#include <linux/mii.h>
33
#include <linux/slab.h>
S
Stanislaw Gruszka 已提交
34
#include <linux/dmi.h>
35
#include <linux/prefetch.h>
36 37 38 39 40
#include <asm/irq.h>

#include "skge.h"

#define DRV_NAME		"skge"
S
stephen hemminger 已提交
41
#define DRV_VERSION		"1.14"
42 43 44 45

#define DEFAULT_TX_RING_SIZE	128
#define DEFAULT_RX_RING_SIZE	512
#define MAX_TX_RING_SIZE	1024
46
#define TX_LOW_WATER		(MAX_SKB_FRAGS + 1)
47
#define MAX_RX_RING_SIZE	4096
48 49
#define RX_COPY_THRESHOLD	128
#define RX_BUF_SIZE		1536
50 51 52 53
#define PHY_RETRIES	        1000
#define ETH_JUMBO_MTU		9000
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
54
#define BLINK_MS		250
S
Stephen Hemminger 已提交
55
#define LINK_HZ			HZ
56

S
Stephen Hemminger 已提交
57 58 59
#define SKGE_EEPROM_MAGIC	0x9933aabb


60
MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
61
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
62 63 64
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

65 66 67
static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				NETIF_MSG_LINK | NETIF_MSG_IFUP |
				NETIF_MSG_IFDOWN);
68 69 70 71 72

static int debug = -1;	/* defaults above */
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

73
static const struct pci_device_id skge_id_table[] = {
S
stephen hemminger 已提交
74 75
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) },	  /* 3Com 3C940 */
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) },	  /* 3Com 3C940B */
76 77 78
#ifdef CONFIG_SKGE_GENESIS
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
#endif
S
stephen hemminger 已提交
79 80 81
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },	  /* D-Link DGE-530T (rev.B) */
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) },	  /* D-Link DGE-530T */
S
stephen hemminger 已提交
82
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) },	  /* D-Link DGE-530T Rev C1 */
S
stephen hemminger 已提交
83 84 85 86 87
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },	  /* Marvell Yukon 88E8001/8003/8010 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) },	  /* Belkin */
	{ PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, 	  /* CNet PowerG-2000 */
	{ PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) },	  /* Linksys EG1064 v2 */
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
88 89 90 91 92 93
	{ 0 }
};
MODULE_DEVICE_TABLE(pci, skge_id_table);

static int skge_up(struct net_device *dev);
static int skge_down(struct net_device *dev);
94
static void skge_phy_reset(struct skge_port *skge);
95
static void skge_tx_clean(struct net_device *dev);
96 97
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
98 99 100 101
static void genesis_get_stats(struct skge_port *skge, u64 *data);
static void yukon_get_stats(struct skge_port *skge, u64 *data);
static void yukon_init(struct skge_hw *hw, int port);
static void genesis_mac_init(struct skge_hw *hw, int port);
102
static void genesis_link_up(struct skge_port *skge);
103
static void skge_set_multicast(struct net_device *dev);
104
static irqreturn_t skge_intr(int irq, void *dev_id);
105

106
/* Avoid conditionals by using array */
107 108 109 110
static const int txqaddr[] = { Q_XA1, Q_XA2 };
static const int rxqaddr[] = { Q_R1, Q_R2 };
static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
111 112
static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
113

114 115 116 117 118 119 120 121 122
static inline bool is_genesis(const struct skge_hw *hw)
{
#ifdef CONFIG_SKGE_GENESIS
	return hw->chip_id == CHIP_ID_GENESIS;
#else
	return false;
#endif
}

123 124
static int skge_get_regs_len(struct net_device *dev)
{
125
	return 0x4000;
126 127 128
}

/*
129 130 131
 * Returns copy of whole control register region
 * Note: skip RAM address register because accessing it will
 * 	 cause bus hangs!
132 133 134 135 136 137 138 139
 */
static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct skge_port *skge = netdev_priv(dev);
	const void __iomem *io = skge->hw->regs;

	regs->version = 1;
140 141
	memset(p, 0, regs->len);
	memcpy_fromio(p, io, B3_RAM_ADDR);
142

143 144 145 146
	if (regs->len > B3_RI_WTO_R1) {
		memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
			      regs->len - B3_RI_WTO_R1);
	}
147 148
}

S
Stephen Hemminger 已提交
149
/* Wake on Lan only supported on Yukon chips with rev 1 or above */
S
Stephen Hemminger 已提交
150
static u32 wol_supported(const struct skge_hw *hw)
151
{
152
	if (is_genesis(hw))
S
Stephen Hemminger 已提交
153
		return 0;
154 155 156 157 158

	if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
		return 0;

	return WAKE_MAGIC | WAKE_PHY;
S
Stephen Hemminger 已提交
159 160 161 162 163 164
}

static void skge_wol_init(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
S
Stephen Hemminger 已提交
165
	u16 ctrl;
S
Stephen Hemminger 已提交
166 167 168 169

	skge_write16(hw, B0_CTST, CS_RST_CLR);
	skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

S
Stephen Hemminger 已提交
170 171 172
	/* Turn on Vaux */
	skge_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
S
Stephen Hemminger 已提交
173

S
Stephen Hemminger 已提交
174 175 176 177 178 179 180 181
	/* WA code for COMA mode -- clear PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		u32 reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9;
		reg &= ~GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
S
Stephen Hemminger 已提交
182

S
Stephen Hemminger 已提交
183 184 185 186
	skge_write32(hw, SK_REG(port, GPHY_CTRL),
		     GPC_DIS_SLEEP |
		     GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
		     GPC_ANEG_1 | GPC_RST_SET);
S
Stephen Hemminger 已提交
187

S
Stephen Hemminger 已提交
188 189 190 191 192 193 194 195 196
	skge_write32(hw, SK_REG(port, GPHY_CTRL),
		     GPC_DIS_SLEEP |
		     GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
		     GPC_ANEG_1 | GPC_RST_CLR);

	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100 skge_reset will re-enable on resume	 */
	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
197 198
		     (PHY_AN_100FULL | PHY_AN_100HALF |
		      PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
S
Stephen Hemminger 已提交
199 200 201 202 203
	/* no 1000 HD/FD */
	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
	gm_phy_write(hw, port, PHY_MARV_CTRL,
		     PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
		     PHY_CT_RE_CFG | PHY_CT_DUP_MD);
S
Stephen Hemminger 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225


	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    skge->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (skge->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (skge->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
226
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
S
Stephen Hemminger 已提交
227 228 229 230 231 232

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* block receiver */
	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
233 234 235 236 237 238
}

static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);

S
Stephen Hemminger 已提交
239 240
	wol->supported = wol_supported(skge->hw);
	wol->wolopts = skge->wol;
241 242 243 244 245 246 247
}

static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

248 249
	if ((wol->wolopts & ~wol_supported(hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
250 251
		return -EOPNOTSUPP;

S
Stephen Hemminger 已提交
252
	skge->wol = wol->wolopts;
253 254 255

	device_set_wakeup_enable(&hw->pdev->dev, skge->wol);

256 257 258
	return 0;
}

S
Stephen Hemminger 已提交
259 260
/* Determine supported/advertised modes based on hardware.
 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
261 262 263 264 265
 */
static u32 skge_supported_modes(const struct skge_hw *hw)
{
	u32 supported;

266
	if (hw->copper) {
267 268 269 270 271 272 273 274
		supported = (SUPPORTED_10baseT_Half |
			     SUPPORTED_10baseT_Full |
			     SUPPORTED_100baseT_Half |
			     SUPPORTED_100baseT_Full |
			     SUPPORTED_1000baseT_Half |
			     SUPPORTED_1000baseT_Full |
			     SUPPORTED_Autoneg |
			     SUPPORTED_TP);
275

276
		if (is_genesis(hw))
277 278 279 280
			supported &= ~(SUPPORTED_10baseT_Half |
				       SUPPORTED_10baseT_Full |
				       SUPPORTED_100baseT_Half |
				       SUPPORTED_100baseT_Full);
281 282 283 284

		else if (hw->chip_id == CHIP_ID_YUKON)
			supported &= ~SUPPORTED_1000baseT_Half;
	} else
285 286 287 288
		supported = (SUPPORTED_1000baseT_Full |
			     SUPPORTED_1000baseT_Half |
			     SUPPORTED_FIBRE |
			     SUPPORTED_Autoneg);
289 290 291

	return supported;
}
292

293 294
static int skge_get_link_ksettings(struct net_device *dev,
				   struct ethtool_link_ksettings *cmd)
295 296 297
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
298
	u32 supported, advertising;
299

300
	supported = skge_supported_modes(hw);
301

302
	if (hw->copper) {
303 304
		cmd->base.port = PORT_TP;
		cmd->base.phy_address = hw->phy_addr;
305
	} else
306 307 308 309 310 311 312 313 314 315 316
		cmd->base.port = PORT_FIBRE;

	advertising = skge->advertising;
	cmd->base.autoneg = skge->autoneg;
	cmd->base.speed = skge->speed;
	cmd->base.duplex = skge->duplex;

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
317 318 319 320

	return 0;
}

321 322
static int skge_set_link_ksettings(struct net_device *dev,
				   const struct ethtool_link_ksettings *cmd)
323 324 325
{
	struct skge_port *skge = netdev_priv(dev);
	const struct skge_hw *hw = skge->hw;
326
	u32 supported = skge_supported_modes(hw);
327
	int err = 0;
328 329 330 331
	u32 advertising;

	ethtool_convert_link_mode_to_legacy_u32(&advertising,
						cmd->link_modes.advertising);
332

333 334
	if (cmd->base.autoneg == AUTONEG_ENABLE) {
		advertising = supported;
335 336
		skge->duplex = -1;
		skge->speed = -1;
337
	} else {
338
		u32 setting;
339
		u32 speed = cmd->base.speed;
340

341
		switch (speed) {
342
		case SPEED_1000:
343
			if (cmd->base.duplex == DUPLEX_FULL)
344
				setting = SUPPORTED_1000baseT_Full;
345
			else if (cmd->base.duplex == DUPLEX_HALF)
346 347 348
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
349 350
			break;
		case SPEED_100:
351
			if (cmd->base.duplex == DUPLEX_FULL)
352
				setting = SUPPORTED_100baseT_Full;
353
			else if (cmd->base.duplex == DUPLEX_HALF)
354 355 356 357 358
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

359
		case SPEED_10:
360
			if (cmd->base.duplex == DUPLEX_FULL)
361
				setting = SUPPORTED_10baseT_Full;
362
			else if (cmd->base.duplex == DUPLEX_HALF)
363 364
				setting = SUPPORTED_10baseT_Half;
			else
365 366 367 368 369
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
370 371 372 373

		if ((setting & supported) == 0)
			return -EINVAL;

374
		skge->speed = speed;
375
		skge->duplex = cmd->base.duplex;
376 377
	}

378 379
	skge->autoneg = cmd->base.autoneg;
	skge->advertising = advertising;
380

381 382 383 384 385 386 387 388
	if (netif_running(dev)) {
		skge_down(dev);
		err = skge_up(dev);
		if (err) {
			dev_close(dev);
			return err;
		}
	}
389

390
	return 0;
391 392 393 394 395 396 397
}

static void skge_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct skge_port *skge = netdev_priv(dev);

398 399 400 401
	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(skge->hw->pdev),
		sizeof(info->bus_info));
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
}

static const struct skge_stat {
	char 	   name[ETH_GSTRING_LEN];
	u16	   xmac_offset;
	u16	   gma_offset;
} skge_stats[] = {
	{ "tx_bytes",		XM_TXO_OK_HI,  GM_TXO_OK_HI },
	{ "rx_bytes",		XM_RXO_OK_HI,  GM_RXO_OK_HI },

	{ "tx_broadcast",	XM_TXF_BC_OK,  GM_TXF_BC_OK },
	{ "rx_broadcast",	XM_RXF_BC_OK,  GM_RXF_BC_OK },
	{ "tx_multicast",	XM_TXF_MC_OK,  GM_TXF_MC_OK },
	{ "rx_multicast",	XM_RXF_MC_OK,  GM_RXF_MC_OK },
	{ "tx_unicast",		XM_TXF_UC_OK,  GM_TXF_UC_OK },
	{ "rx_unicast",		XM_RXF_UC_OK,  GM_RXF_UC_OK },
	{ "tx_mac_pause",	XM_TXF_MPAUSE, GM_TXF_MPAUSE },
	{ "rx_mac_pause",	XM_RXF_MPAUSE, GM_RXF_MPAUSE },

	{ "collisions",		XM_TXF_SNG_COL, GM_TXF_SNG_COL },
	{ "multi_collisions",	XM_TXF_MUL_COL, GM_TXF_MUL_COL },
	{ "aborted",		XM_TXF_ABO_COL, GM_TXF_ABO_COL },
	{ "late_collision",	XM_TXF_LAT_COL, GM_TXF_LAT_COL },
	{ "fifo_underrun",	XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
	{ "fifo_overflow",	XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },

	{ "rx_toolong",		XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_jabber",		XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
	{ "rx_runt",		XM_RXE_RUNT, 	GM_RXE_FRAG },
	{ "rx_too_long",	XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_fcs_error",	XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
};

435
static int skge_get_sset_count(struct net_device *dev, int sset)
436
{
437 438 439 440 441 442
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(skge_stats);
	default:
		return -EOPNOTSUPP;
	}
443 444 445 446 447 448 449
}

static void skge_get_ethtool_stats(struct net_device *dev,
				   struct ethtool_stats *stats, u64 *data)
{
	struct skge_port *skge = netdev_priv(dev);

450
	if (is_genesis(skge->hw))
451 452 453 454 455 456 457 458 459 460 461 462 463 464
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);
}

/* Use hardware MIB variables for critical path statistics and
 * transmit feedback not reported at interrupt.
 * Other errors are accounted for in interrupt handler.
 */
static struct net_device_stats *skge_get_stats(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	u64 data[ARRAY_SIZE(skge_stats)];

465
	if (is_genesis(skge->hw))
466 467 468 469
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);

S
Stephen Hemminger 已提交
470 471 472 473 474 475 476
	dev->stats.tx_bytes = data[0];
	dev->stats.rx_bytes = data[1];
	dev->stats.tx_packets = data[2] + data[4] + data[6];
	dev->stats.rx_packets = data[3] + data[5] + data[7];
	dev->stats.multicast = data[3] + data[5];
	dev->stats.collisions = data[10];
	dev->stats.tx_aborted_errors = data[12];
477

S
Stephen Hemminger 已提交
478
	return &dev->stats;
479 480 481 482 483 484
}

static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	int i;

485
	switch (stringset) {
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       skge_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static void skge_get_ring_param(struct net_device *dev,
				struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);

	p->rx_max_pending = MAX_RX_RING_SIZE;
	p->tx_max_pending = MAX_TX_RING_SIZE;

	p->rx_pending = skge->rx_ring.count;
	p->tx_pending = skge->tx_ring.count;
}

static int skge_set_ring_param(struct net_device *dev,
			       struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);
510
	int err = 0;
511 512

	if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
513
	    p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
514 515 516 517 518 519 520
		return -EINVAL;

	skge->rx_ring.count = p->rx_pending;
	skge->tx_ring.count = p->tx_pending;

	if (netif_running(dev)) {
		skge_down(dev);
521 522 523
		err = skge_up(dev);
		if (err)
			dev_close(dev);
524 525
	}

526
	return err;
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
}

static u32 skge_get_msglevel(struct net_device *netdev)
{
	struct skge_port *skge = netdev_priv(netdev);
	return skge->msg_enable;
}

static void skge_set_msglevel(struct net_device *netdev, u32 value)
{
	struct skge_port *skge = netdev_priv(netdev);
	skge->msg_enable = value;
}

static int skge_nway_reset(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
		return -EINVAL;

548
	skge_phy_reset(skge);
549 550 551 552 553 554 555 556
	return 0;
}

static void skge_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);

557 558 559 560
	ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
			  (skge->flow_control == FLOW_MODE_SYM_OR_REM));
	ecmd->tx_pause = (ecmd->rx_pause ||
			  (skge->flow_control == FLOW_MODE_LOC_SEND));
561

562
	ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
563 564 565 566 567 568
}

static int skge_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
569
	struct ethtool_pauseparam old;
570
	int err = 0;
571

572 573 574 575 576 577 578 579 580 581 582 583 584 585
	skge_get_pauseparam(dev, &old);

	if (ecmd->autoneg != old.autoneg)
		skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
	else {
		if (ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYMMETRIC;
		else if (ecmd->rx_pause && !ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYM_OR_REM;
		else if (!ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_LOC_SEND;
		else
			skge->flow_control = FLOW_MODE_NONE;
	}
586

587 588 589 590 591 592 593 594
	if (netif_running(dev)) {
		skge_down(dev);
		err = skge_up(dev);
		if (err) {
			dev_close(dev);
			return err;
		}
	}
595

596 597 598 599 600 601
	return 0;
}

/* Chip internal frequency for clock calculations */
static inline u32 hwkhz(const struct skge_hw *hw)
{
602
	return is_genesis(hw) ? 53125 : 78125;
603 604
}

S
Stephen Hemminger 已提交
605
/* Chip HZ to microseconds */
606 607 608 609 610
static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
{
	return (ticks * 1000) / hwkhz(hw);
}

S
Stephen Hemminger 已提交
611
/* Microseconds to chip HZ */
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
{
	return hwkhz(hw) * usec / 1000;
}

static int skge_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

	ecmd->rx_coalesce_usecs = 0;
	ecmd->tx_coalesce_usecs = 0;

	if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
		u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
		u32 msk = skge_read32(hw, B2_IRQM_MSK);

		if (msk & rxirqmask[port])
			ecmd->rx_coalesce_usecs = delay;
		if (msk & txirqmask[port])
			ecmd->tx_coalesce_usecs = delay;
	}

	return 0;
}

/* Note: interrupt timer is per board, but can turn on/off per port */
static int skge_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u32 msk = skge_read32(hw, B2_IRQM_MSK);
	u32 delay = 25;

	if (ecmd->rx_coalesce_usecs == 0)
		msk &= ~rxirqmask[port];
	else if (ecmd->rx_coalesce_usecs < 25 ||
		 ecmd->rx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= rxirqmask[port];
		delay = ecmd->rx_coalesce_usecs;
	}

	if (ecmd->tx_coalesce_usecs == 0)
		msk &= ~txirqmask[port];
	else if (ecmd->tx_coalesce_usecs < 25 ||
		 ecmd->tx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= txirqmask[port];
		delay = min(delay, ecmd->rx_coalesce_usecs);
	}

	skge_write32(hw, B2_IRQM_MSK, msk);
	if (msk == 0)
		skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
	else {
		skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
		skge_write32(hw, B2_IRQM_CTRL, TIM_START);
	}
	return 0;
}

680 681
enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
static void skge_led(struct skge_port *skge, enum led_mode mode)
682
{
683 684 685
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

686
	spin_lock_bh(&hw->phy_lock);
687
	if (is_genesis(hw)) {
688 689
		switch (mode) {
		case LED_MODE_OFF:
S
Stephen Hemminger 已提交
690 691 692 693 694 695
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
			else {
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
			}
696 697 698 699
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
			break;
700

701 702 703
		case LED_MODE_ON:
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
704

705 706
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
			skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
707

708
			break;
709

710 711 712 713
		case LED_MODE_TST:
			skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
714

S
Stephen Hemminger 已提交
715 716 717 718 719 720 721 722
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
			else {
				skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
			}

723
		}
724
	} else {
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
		switch (mode) {
		case LED_MODE_OFF:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_OFF)  |
				     PHY_M_LED_MO_10(MO_LED_OFF)   |
				     PHY_M_LED_MO_100(MO_LED_OFF)  |
				     PHY_M_LED_MO_1000(MO_LED_OFF) |
				     PHY_M_LED_MO_RX(MO_LED_OFF));
			break;
		case LED_MODE_ON:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
				     PHY_M_LED_PULS_DUR(PULS_170MS) |
				     PHY_M_LED_BLINK_RT(BLINK_84MS) |
				     PHY_M_LEDC_TX_CTRL |
				     PHY_M_LEDC_DP_CTRL);
741

742 743 744 745 746 747 748 749 750 751 752 753 754 755
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_RX(MO_LED_OFF) |
				     (skge->speed == SPEED_100 ?
				      PHY_M_LED_MO_100(MO_LED_ON) : 0));
			break;
		case LED_MODE_TST:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_ON)  |
				     PHY_M_LED_MO_10(MO_LED_ON)   |
				     PHY_M_LED_MO_100(MO_LED_ON)  |
				     PHY_M_LED_MO_1000(MO_LED_ON) |
				     PHY_M_LED_MO_RX(MO_LED_ON));
		}
756
	}
757
	spin_unlock_bh(&hw->phy_lock);
758 759 760
}

/* blink LED's for finding board */
S
stephen hemminger 已提交
761 762
static int skge_set_phys_id(struct net_device *dev,
			    enum ethtool_phys_id_state state)
763 764 765
{
	struct skge_port *skge = netdev_priv(dev);

S
stephen hemminger 已提交
766 767
	switch (state) {
	case ETHTOOL_ID_ACTIVE:
768
		return 2;	/* cycle on/off twice per second */
769

S
stephen hemminger 已提交
770 771 772
	case ETHTOOL_ID_ON:
		skge_led(skge, LED_MODE_TST);
		break;
773

S
stephen hemminger 已提交
774 775 776
	case ETHTOOL_ID_OFF:
		skge_led(skge, LED_MODE_OFF);
		break;
777

S
stephen hemminger 已提交
778 779 780 781
	case ETHTOOL_ID_INACTIVE:
		/* back to regular LED state */
		skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
	}
782 783 784 785

	return 0;
}

S
Stephen Hemminger 已提交
786 787 788 789 790 791
static int skge_get_eeprom_len(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	u32 reg2;

	pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
792
	return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
S
Stephen Hemminger 已提交
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
}

static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
{
	u32 val;

	pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);

	do {
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (!(offset & PCI_VPD_ADDR_F));

	pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
	return val;
}

static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
{
	pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
	pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
			      offset | PCI_VPD_ADDR_F);

	do {
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (offset & PCI_VPD_ADDR_F);
}

static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct pci_dev *pdev = skge->hw->pdev;
	int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKGE_EEPROM_MAGIC;

	while (length > 0) {
		u32 val = skge_vpd_read(pdev, cap, offset);
		int n = min_t(int, length, sizeof(val));

		memcpy(data, &val, n);
		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct pci_dev *pdev = skge->hw->pdev;
	int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKGE_EEPROM_MAGIC)
		return -EINVAL;

	while (length > 0) {
		u32 val;
		int n = min_t(int, length, sizeof(val));

		if (n < sizeof(val))
			val = skge_vpd_read(pdev, cap, offset);
		memcpy(&val, data, n);

		skge_vpd_write(pdev, cap, offset, val);

		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

878
static const struct ethtool_ops skge_ethtool_ops = {
879 880 881 882 883 884 885 886 887
	.get_drvinfo	= skge_get_drvinfo,
	.get_regs_len	= skge_get_regs_len,
	.get_regs	= skge_get_regs,
	.get_wol	= skge_get_wol,
	.set_wol	= skge_set_wol,
	.get_msglevel	= skge_get_msglevel,
	.set_msglevel	= skge_set_msglevel,
	.nway_reset	= skge_nway_reset,
	.get_link	= ethtool_op_get_link,
S
Stephen Hemminger 已提交
888 889 890
	.get_eeprom_len	= skge_get_eeprom_len,
	.get_eeprom	= skge_get_eeprom,
	.set_eeprom	= skge_set_eeprom,
891 892 893 894 895 896 897
	.get_ringparam	= skge_get_ring_param,
	.set_ringparam	= skge_set_ring_param,
	.get_pauseparam = skge_get_pauseparam,
	.set_pauseparam = skge_set_pauseparam,
	.get_coalesce	= skge_get_coalesce,
	.set_coalesce	= skge_set_coalesce,
	.get_strings	= skge_get_strings,
S
stephen hemminger 已提交
898
	.set_phys_id	= skge_set_phys_id,
899
	.get_sset_count = skge_get_sset_count,
900
	.get_ethtool_stats = skge_get_ethtool_stats,
901 902
	.get_link_ksettings = skge_get_link_ksettings,
	.set_link_ksettings = skge_set_link_ksettings,
903 904 905 906 907 908
};

/*
 * Allocate ring elements and chain them together
 * One-to-one association of board descriptors with ring elements
 */
909
static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
910 911 912 913 914
{
	struct skge_tx_desc *d;
	struct skge_element *e;
	int i;

915
	ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
	if (!ring->start)
		return -ENOMEM;

	for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
		e->desc = d;
		if (i == ring->count - 1) {
			e->next = ring->start;
			d->next_offset = base;
		} else {
			e->next = e + 1;
			d->next_offset = base + (i+1) * sizeof(*d);
		}
	}
	ring->to_use = ring->to_clean = ring->start;

	return 0;
}

934
/* Allocate and setup a new buffer for receiving */
S
stephen hemminger 已提交
935 936
static int skge_rx_setup(struct skge_port *skge, struct skge_element *e,
			 struct sk_buff *skb, unsigned int bufsize)
937 938
{
	struct skge_rx_desc *rd = e->desc;
S
stephen hemminger 已提交
939
	dma_addr_t map;
940

941
	map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
942 943
			     PCI_DMA_FROMDEVICE);

S
stephen hemminger 已提交
944 945 946
	if (pci_dma_mapping_error(skge->hw->pdev, map))
		return -1;

S
Stephen Hemminger 已提交
947 948
	rd->dma_lo = lower_32_bits(map);
	rd->dma_hi = upper_32_bits(map);
949 950 951 952 953 954 955 956 957
	e->skb = skb;
	rd->csum1_start = ETH_HLEN;
	rd->csum2_start = ETH_HLEN;
	rd->csum1 = 0;
	rd->csum2 = 0;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
958 959
	dma_unmap_addr_set(e, mapaddr, map);
	dma_unmap_len_set(e, maplen, bufsize);
S
stephen hemminger 已提交
960
	return 0;
961 962
}

963 964 965 966
/* Resume receiving using existing skb,
 * Note: DMA address is not changed by chip.
 * 	 MTU not changed while receiver active.
 */
967
static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
968 969 970 971 972 973 974 975 976 977 978 979 980
{
	struct skge_rx_desc *rd = e->desc;

	rd->csum2 = 0;
	rd->csum2_start = ETH_HLEN;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
}


/* Free all  buffers in receive ring, assumes receiver stopped */
981 982 983 984 985 986
static void skge_rx_clean(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

987 988
	e = ring->start;
	do {
989 990
		struct skge_rx_desc *rd = e->desc;
		rd->control = 0;
991 992
		if (e->skb) {
			pci_unmap_single(hw->pdev,
993 994
					 dma_unmap_addr(e, mapaddr),
					 dma_unmap_len(e, maplen),
995 996 997 998 999
					 PCI_DMA_FROMDEVICE);
			dev_kfree_skb(e->skb);
			e->skb = NULL;
		}
	} while ((e = e->next) != ring->start);
1000 1001
}

1002

1003
/* Allocate buffers for receive ring
1004
 * For receive:  to_clean is next received frame.
1005
 */
1006
static int skge_rx_fill(struct net_device *dev)
1007
{
1008
	struct skge_port *skge = netdev_priv(dev);
1009 1010 1011
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

1012 1013
	e = ring->start;
	do {
1014
		struct sk_buff *skb;
1015

1016 1017
		skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
					 GFP_KERNEL);
1018 1019 1020
		if (!skb)
			return -ENOMEM;

1021
		skb_reserve(skb, NET_IP_ALIGN);
S
stephen hemminger 已提交
1022 1023 1024 1025
		if (skge_rx_setup(skge, e, skb, skge->rx_buf_size) < 0) {
			dev_kfree_skb(skb);
			return -EIO;
		}
1026
	} while ((e = e->next) != ring->start);
1027

1028 1029
	ring->to_clean = ring->start;
	return 0;
1030 1031
}

1032 1033
static const char *skge_pause(enum pause_status status)
{
1034
	switch (status) {
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	case FLOW_STAT_NONE:
		return "none";
	case FLOW_STAT_REM_SEND:
		return "rx only";
	case FLOW_STAT_LOC_SEND:
		return "tx_only";
	case FLOW_STAT_SYMMETRIC:		/* Both station may send PAUSE */
		return "both";
	default:
		return "indeterminated";
	}
}


1049 1050
static void skge_link_up(struct skge_port *skge)
{
1051
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
1052
		    LED_BLK_OFF|LED_SYNC_OFF|LED_REG_ON);
1053

1054
	netif_carrier_on(skge->netdev);
1055
	netif_wake_queue(skge->netdev);
1056

1057 1058 1059 1060 1061
	netif_info(skge, link, skge->netdev,
		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
		   skge->speed,
		   skge->duplex == DUPLEX_FULL ? "full" : "half",
		   skge_pause(skge->flow_status));
1062 1063 1064 1065
}

static void skge_link_down(struct skge_port *skge)
{
1066
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
1067 1068 1069
	netif_carrier_off(skge->netdev);
	netif_stop_queue(skge->netdev);

1070
	netif_info(skge, link, skge->netdev, "Link is down\n");
1071 1072
}

1073 1074 1075 1076 1077
static void xm_link_down(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);

S
Stephen Hemminger 已提交
1078
	xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1079 1080 1081 1082 1083

	if (netif_carrier_ok(dev))
		skge_link_down(skge);
}

1084
static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1085 1086 1087
{
	int i;

1088
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1089
	*val = xm_read16(hw, port, XM_PHY_DATA);
1090

S
Stephen Hemminger 已提交
1091 1092 1093
	if (hw->phy_type == SK_PHY_XMAC)
		goto ready;

1094
	for (i = 0; i < PHY_RETRIES; i++) {
1095
		if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
1096
			goto ready;
1097
		udelay(1);
1098 1099
	}

1100
	return -ETIMEDOUT;
1101
 ready:
1102
	*val = xm_read16(hw, port, XM_PHY_DATA);
1103

1104 1105 1106 1107 1108 1109 1110
	return 0;
}

static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__xm_phy_read(hw, port, reg, &v))
1111
		pr_warn("%s: phy read timed out\n", hw->dev[port]->name);
1112 1113 1114
	return v;
}

1115
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1116 1117 1118
{
	int i;

1119
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1120
	for (i = 0; i < PHY_RETRIES; i++) {
1121
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1122
			goto ready;
1123
		udelay(1);
1124
	}
1125
	return -EIO;
1126 1127

 ready:
1128
	xm_write16(hw, port, XM_PHY_DATA, val);
1129 1130 1131 1132 1133 1134
	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
			return 0;
		udelay(1);
	}
	return -ETIMEDOUT;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
}

static void genesis_init(struct skge_hw *hw)
{
	/* set blink source counter */
	skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
	skge_write8(hw, B2_BSC_CTRL, BSC_START);

	/* configure mac arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure mac arbiter timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* configure packet arbiter timeout */
	skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
	skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
}

static void genesis_reset(struct skge_hw *hw, int port)
{
J
Joe Perches 已提交
1167
	static const u8 zero[8]  = { 0 };
S
Stephen Hemminger 已提交
1168
	u32 reg;
1169

1170 1171
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);

1172
	/* reset the statistics module */
1173
	xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
S
Stephen Hemminger 已提交
1174
	xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1175 1176 1177
	xm_write32(hw, port, XM_MODE, 0);		/* clear Mode Reg */
	xm_write16(hw, port, XM_TX_CMD, 0);	/* reset TX CMD Reg */
	xm_write16(hw, port, XM_RX_CMD, 0);	/* reset RX CMD Reg */
1178

1179
	/* disable Broadcom PHY IRQ */
S
Stephen Hemminger 已提交
1180 1181
	if (hw->phy_type == SK_PHY_BCOM)
		xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
1182

1183
	xm_outhash(hw, port, XM_HSM, zero);
S
Stephen Hemminger 已提交
1184 1185 1186 1187 1188

	/* Flush TX and RX fifo */
	reg = xm_read32(hw, port, XM_MODE);
	xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
	xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
1189 1190
}

1191 1192 1193 1194 1195
/* Convert mode to MII values  */
static const u16 phy_pause_map[] = {
	[FLOW_MODE_NONE] =	0,
	[FLOW_MODE_LOC_SEND] =	PHY_AN_PAUSE_ASYM,
	[FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1196
	[FLOW_MODE_SYM_OR_REM]  = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1197 1198
};

1199 1200 1201 1202 1203
/* special defines for FIBER (88E1011S only) */
static const u16 fiber_pause_map[] = {
	[FLOW_MODE_NONE]	= PHY_X_P_NO_PAUSE,
	[FLOW_MODE_LOC_SEND]	= PHY_X_P_ASYM_MD,
	[FLOW_MODE_SYMMETRIC]	= PHY_X_P_SYM_MD,
1204
	[FLOW_MODE_SYM_OR_REM]	= PHY_X_P_BOTH_MD,
1205 1206
};

1207 1208 1209

/* Check status of Broadcom phy link */
static void bcom_check_link(struct skge_hw *hw, int port)
1210
{
1211 1212 1213 1214 1215
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	u16 status;

	/* read twice because of latch */
S
Stephen Hemminger 已提交
1216
	xm_phy_read(hw, port, PHY_BCOM_STAT);
1217 1218 1219
	status = xm_phy_read(hw, port, PHY_BCOM_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1220
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1221 1222
		return;
	}
1223

S
Stephen Hemminger 已提交
1224 1225
	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, aux;
1226

S
Stephen Hemminger 已提交
1227 1228
		if (!(status & PHY_ST_AN_OVER))
			return;
1229

S
Stephen Hemminger 已提交
1230 1231
		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
1232
			netdev_notice(dev, "remote fault\n");
S
Stephen Hemminger 已提交
1233 1234
			return;
		}
1235

S
Stephen Hemminger 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
		aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);

		/* Check Duplex mismatch */
		switch (aux & PHY_B_AS_AN_RES_MSK) {
		case PHY_B_RES_1000FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_B_RES_1000HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
1247
			netdev_notice(dev, "duplex mismatch\n");
S
Stephen Hemminger 已提交
1248
			return;
1249 1250
		}

S
Stephen Hemminger 已提交
1251 1252 1253
		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (aux & PHY_B_AS_PAUSE_MSK) {
		case PHY_B_AS_PAUSE_MSK:
1254
			skge->flow_status = FLOW_STAT_SYMMETRIC;
S
Stephen Hemminger 已提交
1255 1256
			break;
		case PHY_B_AS_PRR:
1257
			skge->flow_status = FLOW_STAT_REM_SEND;
S
Stephen Hemminger 已提交
1258 1259
			break;
		case PHY_B_AS_PRT:
1260
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1261 1262
			break;
		default:
1263
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1264 1265
		}
		skge->speed = SPEED_1000;
1266
	}
S
Stephen Hemminger 已提交
1267 1268 1269

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
1270 1271 1272 1273 1274
}

/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
 * Phy on for 100 or 10Mbit operation
 */
S
Stephen Hemminger 已提交
1275
static void bcom_phy_init(struct skge_port *skge)
1276 1277 1278
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1279
	int i;
1280
	u16 id1, r, ext, ctl;
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

	/* magic workaround patterns for Broadcom */
	static const struct {
		u16 reg;
		u16 val;
	} A1hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
		{ 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
		{ 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
		{ 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
	}, C0hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
		{ 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
	};

1296 1297 1298 1299 1300 1301
	/* read Id from external PHY (all have the same address) */
	id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);

	/* Optimize MDIO transfer by suppressing preamble. */
	r = xm_read16(hw, port, XM_MMU_CMD);
	r |=  XM_MMU_NO_PRE;
1302
	xm_write16(hw, port, XM_MMU_CMD, r);
1303

1304
	switch (id1) {
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	case PHY_BCOM_ID1_C0:
		/*
		 * Workaround BCOM Errata for the C0 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(C0hack); i++)
			xm_phy_write(hw, port,
				     C0hack[i].reg, C0hack[i].val);

		break;
	case PHY_BCOM_ID1_A1:
		/*
		 * Workaround BCOM Errata for the A1 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(A1hack); i++)
			xm_phy_write(hw, port,
				     A1hack[i].reg, A1hack[i].val);
		break;
	}

	/*
	 * Workaround BCOM Errata (#10523) for all BCom PHYs.
	 * Disable Power Management after reset.
	 */
	r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
	r |= PHY_B_AC_DIS_PM;
	xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);

	/* Dummy read */
	xm_read16(hw, port, XM_ISRC);

	ext = PHY_B_PEC_EN_LTR; /* enable tx led */
	ctl = PHY_CT_SP1000;	/* always 1000mbit */

	if (skge->autoneg == AUTONEG_ENABLE) {
		/*
		 * Workaround BCOM Errata #1 for the C5 type.
		 * 1000Base-T Link Acquisition Failure in Slave Mode
		 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
		 */
		u16 adv = PHY_B_1000C_RD;
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			adv |= PHY_B_1000C_AHD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			adv |= PHY_B_1000C_AFD;
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);

		ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		if (skge->duplex == DUPLEX_FULL)
			ctl |= PHY_CT_DUP_MD;
		/* Force to slave */
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
	}

	/* Set autonegotiation pause parameters */
	xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
		     phy_pause_map[skge->flow_control] | PHY_AN_CSMA);

	/* Handle Jumbo frames */
S
Stephen Hemminger 已提交
1366
	if (hw->dev[port]->mtu > ETH_DATA_LEN) {
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);

		ext |= PHY_B_PEC_HIGH_LA;

	}

	xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
	xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);

S
Stephen Hemminger 已提交
1377
	/* Use link status change interrupt */
1378
	xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
S
Stephen Hemminger 已提交
1379
}
1380

S
Stephen Hemminger 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
static void xm_phy_init(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 ctrl = 0;

	if (skge->autoneg == AUTONEG_ENABLE) {
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			ctrl |= PHY_X_AN_HD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			ctrl |= PHY_X_AN_FD;

1393
		ctrl |= fiber_pause_map[skge->flow_control];
S
Stephen Hemminger 已提交
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411

		xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);

		/* Restart Auto-negotiation */
		ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* Set DuplexMode in Config register */
		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;
		/*
		 * Do NOT enable Auto-negotiation here. This would hold
		 * the link down because no IDLEs are transmitted
		 */
	}

	xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);

	/* Poll PHY for status changes */
1412
	mod_timer(&skge->link_timer, jiffies + LINK_HZ);
S
Stephen Hemminger 已提交
1413 1414
}

S
Stephen Hemminger 已提交
1415
static int xm_check_link(struct net_device *dev)
S
Stephen Hemminger 已提交
1416 1417 1418 1419 1420 1421 1422
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 status;

	/* read twice because of latch */
S
Stephen Hemminger 已提交
1423
	xm_phy_read(hw, port, PHY_XMAC_STAT);
S
Stephen Hemminger 已提交
1424 1425 1426
	status = xm_phy_read(hw, port, PHY_XMAC_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1427
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1428
		return 0;
S
Stephen Hemminger 已提交
1429 1430 1431 1432 1433 1434
	}

	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, res;

		if (!(status & PHY_ST_AN_OVER))
S
Stephen Hemminger 已提交
1435
			return 0;
S
Stephen Hemminger 已提交
1436 1437 1438

		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
1439
			netdev_notice(dev, "remote fault\n");
S
Stephen Hemminger 已提交
1440
			return 0;
S
Stephen Hemminger 已提交
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
		}

		res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);

		/* Check Duplex mismatch */
		switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
		case PHY_X_RS_FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_X_RS_HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
1454
			netdev_notice(dev, "duplex mismatch\n");
S
Stephen Hemminger 已提交
1455
			return 0;
S
Stephen Hemminger 已提交
1456 1457 1458
		}

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
		if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
		     skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
		    (lpa & PHY_X_P_SYM_MD))
			skge->flow_status = FLOW_STAT_SYMMETRIC;
		else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
			/* Enable PAUSE receive, disable PAUSE transmit */
			skge->flow_status  = FLOW_STAT_REM_SEND;
		else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
			/* Disable PAUSE receive, enable PAUSE transmit */
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1471
		else
1472
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1473 1474 1475 1476 1477 1478

		skge->speed = SPEED_1000;
	}

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
S
Stephen Hemminger 已提交
1479
	return 1;
S
Stephen Hemminger 已提交
1480 1481 1482
}

/* Poll to check for link coming up.
S
Stephen Hemminger 已提交
1483
 *
S
Stephen Hemminger 已提交
1484
 * Since internal PHY is wired to a level triggered pin, can't
S
Stephen Hemminger 已提交
1485 1486
 * get an interrupt when carrier is detected, need to poll for
 * link coming up.
S
Stephen Hemminger 已提交
1487
 */
1488
static void xm_link_timer(struct timer_list *t)
S
Stephen Hemminger 已提交
1489
{
1490
	struct skge_port *skge = from_timer(skge, t, link_timer);
D
David Howells 已提交
1491
	struct net_device *dev = skge->netdev;
1492
	struct skge_hw *hw = skge->hw;
S
Stephen Hemminger 已提交
1493
	int port = skge->port;
S
Stephen Hemminger 已提交
1494 1495
	int i;
	unsigned long flags;
S
Stephen Hemminger 已提交
1496 1497 1498 1499

	if (!netif_running(dev))
		return;

S
Stephen Hemminger 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	spin_lock_irqsave(&hw->phy_lock, flags);

	/*
	 * Verify that the link by checking GPIO register three times.
	 * This pin has the signal from the link_sync pin connected to it.
	 */
	for (i = 0; i < 3; i++) {
		if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
			goto link_down;
	}

1511
	/* Re-enable interrupt to detect link down */
S
Stephen Hemminger 已提交
1512 1513 1514 1515
	if (xm_check_link(dev)) {
		u16 msk = xm_read16(hw, port, XM_IMSK);
		msk &= ~XM_IS_INP_ASS;
		xm_write16(hw, port, XM_IMSK, msk);
S
Stephen Hemminger 已提交
1516 1517
		xm_read16(hw, port, XM_ISRC);
	} else {
S
Stephen Hemminger 已提交
1518 1519 1520
link_down:
		mod_timer(&skge->link_timer,
			  round_jiffies(jiffies + LINK_HZ));
S
Stephen Hemminger 已提交
1521
	}
S
Stephen Hemminger 已提交
1522
	spin_unlock_irqrestore(&hw->phy_lock, flags);
1523 1524 1525 1526 1527 1528 1529 1530 1531
}

static void genesis_mac_init(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
	int i;
	u32 r;
J
Joe Perches 已提交
1532
	static const u8 zero[6]  = { 0 };
1533

1534 1535 1536 1537 1538 1539 1540
	for (i = 0; i < 10; i++) {
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
			     MFF_SET_MAC_RST);
		if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
			goto reset_ok;
		udelay(1);
	}
1541

1542
	netdev_warn(dev, "genesis reset failed\n");
1543 1544

 reset_ok:
1545
	/* Unreset the XMAC. */
1546
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1547 1548 1549 1550 1551 1552

	/*
	 * Perform additional initialization for external PHYs,
	 * namely for the 1000baseTX cards that use the XMAC's
	 * GMII mode.
	 */
S
Stephen Hemminger 已提交
1553 1554 1555 1556 1557 1558 1559
	if (hw->phy_type != SK_PHY_XMAC) {
		/* Take external Phy out of reset */
		r = skge_read32(hw, B2_GP_IO);
		if (port == 0)
			r |= GP_DIR_0|GP_IO_0;
		else
			r |= GP_DIR_2|GP_IO_2;
1560

S
Stephen Hemminger 已提交
1561
		skge_write32(hw, B2_GP_IO, r);
1562

S
Stephen Hemminger 已提交
1563 1564 1565
		/* Enable GMII interface */
		xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
	}
1566 1567


1568
	switch (hw->phy_type) {
S
Stephen Hemminger 已提交
1569 1570 1571 1572 1573 1574 1575
	case SK_PHY_XMAC:
		xm_phy_init(skge);
		break;
	case SK_PHY_BCOM:
		bcom_phy_init(skge);
		bcom_check_link(hw, port);
	}
1576

1577 1578
	/* Set Station Address */
	xm_outaddr(hw, port, XM_SA, dev->dev_addr);
1579

1580 1581 1582 1583
	/* We don't use match addresses so clear */
	for (i = 1; i < 16; i++)
		xm_outaddr(hw, port, XM_EXM(i), zero);

1584 1585 1586 1587 1588 1589 1590
	/* Clear MIB counters */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);
	/* Clear two times according to Errata #3 */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);

1591 1592 1593 1594 1595 1596 1597
	/* configure Rx High Water Mark (XM_RX_HI_WM) */
	xm_write16(hw, port, XM_RX_HI_WM, 1450);

	/* We don't need the FCS appended to the packet. */
	r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
	if (jumbo)
		r |= XM_RX_BIG_PK_OK;
1598

1599
	if (skge->duplex == DUPLEX_HALF) {
1600
		/*
1601 1602 1603
		 * If in manual half duplex mode the other side might be in
		 * full duplex mode, so ignore if a carrier extension is not seen
		 * on frames received
1604
		 */
1605
		r |= XM_RX_DIS_CEXT;
1606
	}
1607
	xm_write16(hw, port, XM_RX_CMD, r);
1608 1609

	/* We want short frames padded to 60 bytes. */
1610 1611
	xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);

1612 1613 1614 1615 1616
	/* Increase threshold for jumbo frames on dual port */
	if (hw->ports > 1 && jumbo)
		xm_write16(hw, port, XM_TX_THR, 1020);
	else
		xm_write16(hw, port, XM_TX_THR, 512);
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628

	/*
	 * Enable the reception of all error frames. This is is
	 * a necessary evil due to the design of the XMAC. The
	 * XMAC's receive FIFO is only 8K in size, however jumbo
	 * frames can be up to 9000 bytes in length. When bad
	 * frame filtering is enabled, the XMAC's RX FIFO operates
	 * in 'store and forward' mode. For this to work, the
	 * entire frame has to fit into the FIFO, but that means
	 * that jumbo frames larger than 8192 bytes will be
	 * truncated. Disabling all bad frame filtering causes
	 * the RX FIFO to operate in streaming mode, in which
S
Stephen Hemminger 已提交
1629
	 * case the XMAC will start transferring frames out of the
1630 1631
	 * RX FIFO as soon as the FIFO threshold is reached.
	 */
1632
	xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
1633 1634 1635


	/*
1636 1637 1638
	 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Rx OK Low CntOv'
	 *	  and 'Octets Rx OK Hi Cnt Ov'.
1639
	 */
1640 1641 1642 1643 1644 1645 1646 1647
	xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);

	/*
	 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Tx OK Low CntOv'
	 *	  and 'Octets Tx OK Hi Cnt Ov'.
	 */
	xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663

	/* Configure MAC arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, 72);
	skge_write8(hw, B3_MA_TOINI_RX2, 72);
	skge_write8(hw, B3_MA_TOINI_TX1, 72);
	skge_write8(hw, B3_MA_TOINI_TX2, 72);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* Configure Rx MAC FIFO */
1664 1665 1666
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
1667 1668

	/* Configure Tx MAC FIFO */
1669 1670 1671
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
1672

1673
	if (jumbo) {
1674
		/* Enable frame flushing if jumbo frames used */
1675
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
1676 1677 1678
	} else {
		/* enable timeout timers if normal frames */
		skge_write16(hw, B3_PA_CTRL,
1679
			     (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
1680 1681 1682 1683 1684 1685 1686
	}
}

static void genesis_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
S
Stephen Hemminger 已提交
1687
	unsigned retries = 1000;
S
Stephen Hemminger 已提交
1688 1689
	u16 cmd;

1690
	/* Disable Tx and Rx */
S
Stephen Hemminger 已提交
1691 1692 1693
	cmd = xm_read16(hw, port, XM_MMU_CMD);
	cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	xm_write16(hw, port, XM_MMU_CMD, cmd);
1694

1695 1696
	genesis_reset(hw, port);

1697 1698 1699 1700 1701
	/* Clear Tx packet arbiter timeout IRQ */
	skge_write16(hw, B3_PA_CTRL,
		     port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);

	/* Reset the MAC */
S
Stephen Hemminger 已提交
1702 1703 1704 1705 1706 1707
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
	do {
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
		if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
			break;
	} while (--retries > 0);
1708 1709

	/* For external PHYs there must be special handling */
S
Stephen Hemminger 已提交
1710
	if (hw->phy_type != SK_PHY_XMAC) {
S
Stephen Hemminger 已提交
1711
		u32 reg = skge_read32(hw, B2_GP_IO);
S
Stephen Hemminger 已提交
1712 1713 1714 1715 1716 1717 1718 1719 1720
		if (port == 0) {
			reg |= GP_DIR_0;
			reg &= ~GP_IO_0;
		} else {
			reg |= GP_DIR_2;
			reg &= ~GP_IO_2;
		}
		skge_write32(hw, B2_GP_IO, reg);
		skge_read32(hw, B2_GP_IO);
1721 1722
	}

1723 1724
	xm_write16(hw, port, XM_MMU_CMD,
			xm_read16(hw, port, XM_MMU_CMD)
1725 1726
			& ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));

1727
	xm_read16(hw, port, XM_MMU_CMD);
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
}


static void genesis_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;
	unsigned long timeout = jiffies + HZ;

1738
	xm_write16(hw, port,
1739 1740 1741
			XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);

	/* wait for update to complete */
1742
	while (xm_read16(hw, port, XM_STAT_CMD)
1743 1744 1745 1746 1747 1748 1749
	       & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
		if (time_after(jiffies, timeout))
			break;
		udelay(10);
	}

	/* special case for 64 bit octet counter */
1750 1751 1752 1753
	data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
		| xm_read32(hw, port, XM_TXO_OK_LO);
	data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
		| xm_read32(hw, port, XM_RXO_OK_LO);
1754 1755

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
1756
		data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
1757 1758 1759 1760
}

static void genesis_mac_intr(struct skge_hw *hw, int port)
{
S
Stephen Hemminger 已提交
1761 1762
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
1763
	u16 status = xm_read16(hw, port, XM_ISRC);
1764

1765 1766
	netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
		     "mac interrupt status 0x%x\n", status);
1767

S
Stephen Hemminger 已提交
1768
	if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1769
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1770 1771
		mod_timer(&skge->link_timer, jiffies + 1);
	}
1772

1773
	if (status & XM_IS_TXF_UR) {
1774
		xm_write32(hw, port, XM_MODE, XM_MD_FTF);
S
Stephen Hemminger 已提交
1775
		++dev->stats.tx_fifo_errors;
1776 1777 1778 1779 1780 1781 1782
	}
}

static void genesis_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1783
	u16 cmd, msk;
S
Stephen Hemminger 已提交
1784
	u32 mode;
1785

1786
	cmd = xm_read16(hw, port, XM_MMU_CMD);
1787 1788 1789 1790 1791

	/*
	 * enabling pause frame reception is required for 1000BT
	 * because the XMAC is not reset if the link is going down
	 */
1792 1793
	if (skge->flow_status == FLOW_STAT_NONE ||
	    skge->flow_status == FLOW_STAT_LOC_SEND)
1794
		/* Disable Pause Frame Reception */
1795 1796 1797 1798 1799
		cmd |= XM_MMU_IGN_PF;
	else
		/* Enable Pause Frame Reception */
		cmd &= ~XM_MMU_IGN_PF;

1800
	xm_write16(hw, port, XM_MMU_CMD, cmd);
1801

1802
	mode = xm_read32(hw, port, XM_MODE);
1803
	if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
1804
	    skge->flow_status == FLOW_STAT_LOC_SEND) {
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
		/*
		 * Configure Pause Frame Generation
		 * Use internal and external Pause Frame Generation.
		 * Sending pause frames is edge triggered.
		 * Send a Pause frame with the maximum pause time if
		 * internal oder external FIFO full condition occurs.
		 * Send a zero pause time frame to re-start transmission.
		 */
		/* XM_PAUSE_DA = '010000C28001' (default) */
		/* XM_MAC_PTIME = 0xffff (maximum) */
		/* remember this value is defined in big endian (!) */
1816
		xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
1817 1818

		mode |= XM_PAUSE_MODE;
1819
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
1820 1821 1822 1823 1824 1825 1826 1827
	} else {
		/*
		 * disable pause frame generation is required for 1000BT
		 * because the XMAC is not reset if the link is going down
		 */
		/* Disable Pause Mode in Mode Register */
		mode &= ~XM_PAUSE_MODE;

1828
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
1829 1830
	}

1831
	xm_write32(hw, port, XM_MODE, mode);
1832

S
Stephen Hemminger 已提交
1833
	/* Turn on detection of Tx underrun */
S
Stephen Hemminger 已提交
1834
	msk = xm_read16(hw, port, XM_IMSK);
S
Stephen Hemminger 已提交
1835
	msk &= ~XM_IS_TXF_UR;
1836
	xm_write16(hw, port, XM_IMSK, msk);
S
Stephen Hemminger 已提交
1837

1838
	xm_read16(hw, port, XM_ISRC);
1839 1840

	/* get MMU Command Reg. */
1841
	cmd = xm_read16(hw, port, XM_MMU_CMD);
S
Stephen Hemminger 已提交
1842
	if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
1843 1844
		cmd |= XM_MMU_GMII_FD;

1845 1846 1847 1848
	/*
	 * Workaround BCOM Errata (#10523) for all BCom Phys
	 * Enable Power Management after link up
	 */
S
Stephen Hemminger 已提交
1849 1850 1851 1852 1853 1854
	if (hw->phy_type == SK_PHY_BCOM) {
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
			     & ~PHY_B_AC_DIS_PM);
		xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
	}
1855 1856

	/* enable Rx/Tx */
1857
	xm_write16(hw, port, XM_MMU_CMD,
1858 1859 1860 1861 1862
			cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	skge_link_up(skge);
}


1863
static inline void bcom_phy_intr(struct skge_port *skge)
1864 1865 1866
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1867 1868 1869
	u16 isrc;

	isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
1870 1871
	netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
		     "phy interrupt status 0x%x\n", isrc);
1872

1873
	if (isrc & PHY_B_IS_PSE)
1874
		pr_err("%s: uncorrectable pair swap error\n",
1875
		       hw->dev[port]->name);
1876 1877 1878 1879

	/* Workaround BCom Errata:
	 *	enable and disable loopback mode if "NO HCD" occurs.
	 */
1880
	if (isrc & PHY_B_IS_NO_HDCL) {
1881 1882
		u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1883
				  ctrl | PHY_CT_LOOP);
1884
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1885 1886 1887
				  ctrl & ~PHY_CT_LOOP);
	}

1888 1889
	if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
		bcom_check_link(hw, port);
1890 1891 1892

}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);

		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
			return 0;
	}

1907
	pr_warn("%s: phy write timeout\n", hw->dev[port]->name);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
	return -EIO;
}

static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
{
	int i;

	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr)
			 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
			goto ready;
	}

	return -ETIMEDOUT;
 ready:
	*val = gma_read16(hw, port, GM_SMI_DATA);
	return 0;
}

static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__gm_phy_read(hw, port, reg, &v))
1935
		pr_warn("%s: phy read timeout\n", hw->dev[port]->name);
1936 1937 1938
	return v;
}

S
Stephen Hemminger 已提交
1939
/* Marvell Phy Initialization */
1940 1941 1942 1943 1944 1945
static void yukon_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	u16 ctrl, ct1000, adv;

	if (skge->autoneg == AUTONEG_ENABLE) {
1946
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
1947 1948 1949 1950 1951

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
			  PHY_M_EC_MAC_S_MSK);
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

1952
		ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
1953

1954
		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
1955 1956
	}

1957
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1958 1959 1960 1961
	if (skge->autoneg == AUTONEG_DISABLE)
		ctrl &= ~PHY_CT_ANE;

	ctrl |= PHY_CT_RESET;
1962
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1963 1964 1965

	ctrl = 0;
	ct1000 = 0;
1966
	adv = PHY_AN_CSMA;
1967 1968

	if (skge->autoneg == AUTONEG_ENABLE) {
1969
		if (hw->copper) {
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (skge->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (skge->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (skge->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (skge->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
			/* Set Flow-control capabilities */
			adv |= phy_pause_map[skge->flow_control];
		} else {
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;

			adv |= fiber_pause_map[skge->flow_control];
		}
1993

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;

		switch (skge->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
			break;
		}

		ctrl |= PHY_CT_RESET;
	}

2015
	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
2016

2017 2018
	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2019 2020 2021

	/* Enable phy interrupt on autonegotiation complete (or link up) */
	if (skge->autoneg == AUTONEG_ENABLE)
2022
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
2023
	else
2024
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2025 2026 2027 2028
}

static void yukon_reset(struct skge_hw *hw, int port)
{
2029 2030 2031 2032 2033
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);
2034

2035 2036
	gma_write16(hw, port, GM_RX_CTRL,
			 gma_read16(hw, port, GM_RX_CTRL)
2037 2038 2039
			 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
static int is_yukon_lite_a0(struct skge_hw *hw)
{
	u32 reg;
	int ret;

	if (hw->chip_id != CHIP_ID_YUKON)
		return 0;

	reg = skge_read32(hw, B2_FAR);
	skge_write8(hw, B2_FAR + 3, 0xff);
	ret = (skge_read8(hw, B2_FAR + 3) != 0);
	skge_write32(hw, B2_FAR, reg);
	return ret;
}

2056 2057 2058 2059 2060 2061 2062 2063 2064
static void yukon_mac_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	int i;
	u32 reg;
	const u8 *addr = hw->dev[port]->dev_addr;

	/* WA code for COMA mode -- set PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2065 2066 2067 2068 2069
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9 | GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
2070 2071

	/* hard reset */
2072 2073
	skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2074 2075 2076

	/* WA code for COMA mode -- clear PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2077 2078 2079 2080 2081 2082
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9;
		reg &= ~GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
2083 2084 2085 2086

	/* Set hardware config mode */
	reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
		GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
2087
	reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
2088 2089

	/* Clear GMC reset */
2090 2091 2092
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
S
Stephen Hemminger 已提交
2093

2094 2095
	if (skge->autoneg == AUTONEG_DISABLE) {
		reg = GM_GPCR_AU_ALL_DIS;
2096 2097
		gma_write16(hw, port, GM_GP_CTRL,
				 gma_read16(hw, port, GM_GP_CTRL) | reg);
2098 2099 2100

		switch (skge->speed) {
		case SPEED_1000:
S
Stephen Hemminger 已提交
2101
			reg &= ~GM_GPCR_SPEED_100;
2102
			reg |= GM_GPCR_SPEED_1000;
S
Stephen Hemminger 已提交
2103
			break;
2104
		case SPEED_100:
S
Stephen Hemminger 已提交
2105
			reg &= ~GM_GPCR_SPEED_1000;
2106
			reg |= GM_GPCR_SPEED_100;
S
Stephen Hemminger 已提交
2107 2108 2109 2110
			break;
		case SPEED_10:
			reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
			break;
2111 2112 2113 2114 2115 2116
		}

		if (skge->duplex == DUPLEX_FULL)
			reg |= GM_GPCR_DUP_FULL;
	} else
		reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
S
Stephen Hemminger 已提交
2117

2118 2119
	switch (skge->flow_control) {
	case FLOW_MODE_NONE:
2120
		skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2121 2122 2123 2124 2125
		reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
		break;
	case FLOW_MODE_LOC_SEND:
		/* disable Rx flow-control */
		reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2126 2127 2128 2129 2130
		break;
	case FLOW_MODE_SYMMETRIC:
	case FLOW_MODE_SYM_OR_REM:
		/* enable Tx & Rx flow-control */
		break;
2131 2132
	}

2133
	gma_write16(hw, port, GM_GP_CTRL, reg);
2134
	skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
2135 2136 2137 2138

	yukon_init(hw, port);

	/* MIB clear */
2139 2140
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
2141 2142

	for (i = 0; i < GM_MIB_CNT_SIZE; i++)
2143 2144
		gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
	gma_write16(hw, port, GM_PHY_ADDR, reg);
2145 2146

	/* transmit control */
2147
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
2148 2149

	/* receive control reg: unicast + multicast + no FCS  */
2150
	gma_write16(hw, port, GM_RX_CTRL,
2151 2152 2153
			 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);

	/* transmit flow control */
2154
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
2155 2156

	/* transmit parameter */
2157
	gma_write16(hw, port, GM_TX_PARAM,
2158 2159 2160 2161
			 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
			 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
			 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));

2162 2163 2164 2165 2166 2167
	/* configure the Serial Mode Register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
		| GM_SMOD_VLAN_ENA
		| IPG_DATA_VAL(IPG_DATA_DEF);

	if (hw->dev[port]->mtu > ETH_DATA_LEN)
2168 2169
		reg |= GM_SMOD_JUMBO_ENA;

2170
	gma_write16(hw, port, GM_SERIAL_MODE, reg);
2171 2172

	/* physical address: used for pause frames */
2173
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
2174
	/* virtual address for data */
2175
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
2176 2177

	/* enable interrupt mask for counter overflows */
2178 2179 2180
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
2181 2182 2183 2184

	/* Initialize Mac Fifo */

	/* Configure Rx MAC FIFO */
2185
	skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
2186
	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
2187 2188 2189

	/* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
	if (is_yukon_lite_a0(hw))
2190
		reg &= ~GMF_RX_F_FL_ON;
2191

2192 2193
	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
2194 2195 2196 2197 2198 2199
	/*
	 * because Pause Packet Truncation in GMAC is not working
	 * we have to increase the Flush Threshold to 64 bytes
	 * in order to flush pause packets in Rx FIFO on Yukon-1
	 */
	skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
2200 2201

	/* Configure Tx MAC FIFO */
2202 2203
	skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
2204 2205
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
/* Go into power down mode */
static void yukon_suspend(struct skge_hw *hw, int port)
{
	u16 ctrl;

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
	ctrl |= PHY_M_PC_POL_R_DIS;
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_RESET;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* switch IEEE compatible power down mode on */
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_PDOWN;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
}

2225 2226 2227 2228 2229
static void yukon_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2230 2231
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	yukon_reset(hw, port);
2232

2233 2234
	gma_write16(hw, port, GM_GP_CTRL,
			 gma_read16(hw, port, GM_GP_CTRL)
2235
			 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
2236
	gma_read16(hw, port, GM_GP_CTRL);
2237

2238
	yukon_suspend(hw, port);
2239

2240
	/* set GPHY Control reset */
2241 2242
	skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2243 2244 2245 2246 2247 2248 2249 2250
}

static void yukon_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;

2251 2252 2253 2254
	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
		| gma_read32(hw, port, GM_TXO_OK_LO);
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
		| gma_read32(hw, port, GM_RXO_OK_LO);
2255 2256

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
2257
		data[i] = gma_read32(hw, port,
2258 2259 2260 2261 2262
					  skge_stats[i].gma_offset);
}

static void yukon_mac_intr(struct skge_hw *hw, int port)
{
2263 2264
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
2265
	u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2266

2267 2268
	netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
		     "mac interrupt status 0x%x\n", status);
2269

2270
	if (status & GM_IS_RX_FF_OR) {
S
Stephen Hemminger 已提交
2271
		++dev->stats.rx_fifo_errors;
2272
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2273
	}
2274

2275
	if (status & GM_IS_TX_FF_UR) {
S
Stephen Hemminger 已提交
2276
		++dev->stats.tx_fifo_errors;
2277
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2278 2279 2280 2281 2282 2283
	}

}

static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
{
2284
	switch (aux & PHY_M_PS_SPEED_MSK) {
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void yukon_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 reg;

	/* Enable Transmit FIFO Underrun */
2301
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
2302

2303
	reg = gma_read16(hw, port, GM_GP_CTRL);
2304 2305 2306 2307 2308
	if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
		reg |= GM_GPCR_DUP_FULL;

	/* enable Rx/Tx */
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2309
	gma_write16(hw, port, GM_GP_CTRL, reg);
2310

2311
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2312 2313 2314 2315 2316 2317 2318
	skge_link_up(skge);
}

static void yukon_link_down(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2319
	u16 ctrl;
2320

2321 2322 2323
	ctrl = gma_read16(hw, port, GM_GP_CTRL);
	ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, ctrl);
2324

2325 2326 2327
	if (skge->flow_status == FLOW_STAT_REM_SEND) {
		ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
		ctrl |= PHY_M_AN_ASP;
2328
		/* restore Asymmetric Pause bit */
2329
		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
	}

	skge_link_down(skge);

	yukon_init(hw, port);
}

static void yukon_phy_intr(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	const char *reason = NULL;
	u16 istatus, phystat;

2344 2345
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2346

2347 2348
	netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
		     "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
2349 2350

	if (istatus & PHY_M_IS_AN_COMPL) {
2351
		if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
2352 2353 2354 2355 2356
		    & PHY_M_AN_RF) {
			reason = "remote fault";
			goto failed;
		}

2357
		if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
			reason = "master/slave fault";
			goto failed;
		}

		if (!(phystat & PHY_M_PS_SPDUP_RES)) {
			reason = "speed/duplex";
			goto failed;
		}

		skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
			? DUPLEX_FULL : DUPLEX_HALF;
		skge->speed = yukon_speed(hw, phystat);

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (phystat & PHY_M_PS_PAUSE_MSK) {
		case PHY_M_PS_PAUSE_MSK:
2374
			skge->flow_status = FLOW_STAT_SYMMETRIC;
2375 2376
			break;
		case PHY_M_PS_RX_P_EN:
2377
			skge->flow_status = FLOW_STAT_REM_SEND;
2378 2379
			break;
		case PHY_M_PS_TX_P_EN:
2380
			skge->flow_status = FLOW_STAT_LOC_SEND;
2381 2382
			break;
		default:
2383
			skge->flow_status = FLOW_STAT_NONE;
2384 2385
		}

2386
		if (skge->flow_status == FLOW_STAT_NONE ||
2387
		    (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
2388
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2389
		else
2390
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
		yukon_link_up(skge);
		return;
	}

	if (istatus & PHY_M_IS_LSP_CHANGE)
		skge->speed = yukon_speed(hw, phystat);

	if (istatus & PHY_M_IS_DUP_CHANGE)
		skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
			yukon_link_up(skge);
		else
			yukon_link_down(skge);
	}
	return;
 failed:
2408
	pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
2409 2410 2411 2412

	/* XXX restart autonegotiation? */
}

2413 2414 2415 2416
static void skge_phy_reset(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
J
Jeff Garzik 已提交
2417
	struct net_device *dev = hw->dev[port];
2418 2419 2420 2421

	netif_stop_queue(skge->netdev);
	netif_carrier_off(skge->netdev);

2422
	spin_lock_bh(&hw->phy_lock);
2423
	if (is_genesis(hw)) {
2424 2425 2426 2427 2428 2429
		genesis_reset(hw, port);
		genesis_mac_init(hw, port);
	} else {
		yukon_reset(hw, port);
		yukon_init(hw, port);
	}
2430
	spin_unlock_bh(&hw->phy_lock);
2431

2432
	skge_set_multicast(dev);
2433 2434
}

2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
/* Basic MII support */
static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

2446
	switch (cmd) {
2447 2448 2449 2450 2451 2452
	case SIOCGMIIPHY:
		data->phy_id = hw->phy_addr;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
2453
		spin_lock_bh(&hw->phy_lock);
2454 2455

		if (is_genesis(hw))
2456 2457 2458
			err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
		else
			err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2459
		spin_unlock_bh(&hw->phy_lock);
2460 2461 2462 2463 2464
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
2465
		spin_lock_bh(&hw->phy_lock);
2466
		if (is_genesis(hw))
2467 2468 2469 2470 2471
			err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
		else
			err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
2472
		spin_unlock_bh(&hw->phy_lock);
2473 2474 2475 2476 2477
		break;
	}
	return err;
}

2478
static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2479 2480 2481
{
	u32 end;

2482 2483 2484
	start /= 8;
	len /= 8;
	end = start + len - 1;
2485 2486 2487 2488 2489

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	skge_write32(hw, RB_ADDR(q, RB_START), start);
	skge_write32(hw, RB_ADDR(q, RB_WP), start);
	skge_write32(hw, RB_ADDR(q, RB_RP), start);
2490
	skge_write32(hw, RB_ADDR(q, RB_END), end);
2491 2492 2493

	if (q == Q_R1 || q == Q_R2) {
		/* Set thresholds on receive queue's */
2494 2495 2496 2497 2498 2499 2500 2501
		skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
			     start + (2*len)/3);
		skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
			     start + (len/3));
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 4K on Genesis and 1K on Yukon
		 */
2502
		skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2503
	}
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
}

/* Setup Bus Memory Interface */
static void skge_qset(struct skge_port *skge, u16 q,
		      const struct skge_element *e)
{
	struct skge_hw *hw = skge->hw;
	u32 watermark = 0x600;
	u64 base = skge->dma + (e->desc - skge->mem);

	/* optimization to reduce window on 32bit/33mhz */
	if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
		watermark /= 2;

	skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
	skge_write32(hw, Q_ADDR(q, Q_F), watermark);
	skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
	skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
}

static int skge_up(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2531
	u32 chunk, ram_addr;
2532 2533 2534
	size_t rx_size, tx_size;
	int err;

2535 2536 2537
	if (!is_valid_ether_addr(dev->dev_addr))
		return -EINVAL;

2538
	netif_info(skge, ifup, skge->netdev, "enabling interface\n");
2539

2540
	if (dev->mtu > RX_BUF_SIZE)
2541
		skge->rx_buf_size = dev->mtu + ETH_HLEN;
2542 2543 2544 2545
	else
		skge->rx_buf_size = RX_BUF_SIZE;


2546 2547 2548 2549 2550 2551 2552
	rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
	tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
	skge->mem_size = tx_size + rx_size;
	skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
	if (!skge->mem)
		return -ENOMEM;

2553 2554
	BUG_ON(skge->dma & 7);

S
Stephen Hemminger 已提交
2555
	if (upper_32_bits(skge->dma) != upper_32_bits(skge->dma + skge->mem_size)) {
S
Stephen Hemminger 已提交
2556
		dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
2557 2558 2559 2560
		err = -EINVAL;
		goto free_pci_mem;
	}

2561 2562
	err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
	if (err)
2563 2564
		goto free_pci_mem;

2565
	err = skge_rx_fill(dev);
2566
	if (err)
2567 2568
		goto free_rx_ring;

2569 2570 2571
	err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
			      skge->dma + rx_size);
	if (err)
2572 2573
		goto free_rx_ring;

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
	if (hw->ports == 1) {
		err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
				  dev->name, hw);
		if (err) {
			netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
				   hw->pdev->irq, err);
			goto free_tx_ring;
		}
	}

S
Stephen Hemminger 已提交
2584
	/* Initialize MAC */
2585
	netif_carrier_off(dev);
2586
	spin_lock_bh(&hw->phy_lock);
2587
	if (is_genesis(hw))
2588 2589 2590
		genesis_mac_init(hw, port);
	else
		yukon_mac_init(hw, port);
2591
	spin_unlock_bh(&hw->phy_lock);
2592

2593 2594
	/* Configure RAMbuffers - equally between ports and tx/rx */
	chunk = (hw->ram_size  - hw->ram_offset) / (hw->ports * 2);
2595
	ram_addr = hw->ram_offset + 2 * chunk * port;
2596

2597
	skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2598
	skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2599

2600
	BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2601
	skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2602 2603 2604 2605 2606
	skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);

	/* Start receiver BMU */
	wmb();
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2607
	skge_led(skge, LED_MODE_ON);
2608

2609 2610 2611
	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask |= portmask[port];
	skge_write32(hw, B0_IMSK, hw->intr_mask);
2612
	skge_read32(hw, B0_IMSK);
2613 2614
	spin_unlock_irq(&hw->hw_lock);

2615
	napi_enable(&skge->napi);
2616 2617 2618

	skge_set_multicast(dev);

2619 2620
	return 0;

2621 2622
 free_tx_ring:
	kfree(skge->tx_ring.start);
2623 2624 2625 2626 2627
 free_rx_ring:
	skge_rx_clean(skge);
	kfree(skge->rx_ring.start);
 free_pci_mem:
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2628
	skge->mem = NULL;
2629 2630 2631 2632

	return err;
}

2633 2634 2635 2636 2637 2638 2639 2640 2641
/* stop receiver */
static void skge_rx_stop(struct skge_hw *hw, int port)
{
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);
	skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
}

2642 2643 2644 2645 2646 2647
static int skge_down(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2648
	if (!skge->mem)
2649 2650
		return 0;

2651
	netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
2652

2653
	netif_tx_disable(dev);
S
Stephen Hemminger 已提交
2654

2655
	if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
2656
		del_timer_sync(&skge->link_timer);
2657

2658
	napi_disable(&skge->napi);
S
Stephen Hemminger 已提交
2659
	netif_carrier_off(dev);
2660 2661 2662

	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask &= ~portmask[port];
2663 2664
	skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
	skge_read32(hw, B0_IMSK);
2665 2666
	spin_unlock_irq(&hw->hw_lock);

2667 2668 2669
	if (hw->ports == 1)
		free_irq(hw->pdev->irq, hw);

2670
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
2671
	if (is_genesis(hw))
2672 2673 2674 2675
		genesis_stop(skge);
	else
		yukon_stop(skge);

2676 2677 2678 2679 2680 2681 2682
	/* Stop transmitter */
	skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);


	/* Disable Force Sync bit and Enable Alloc bit */
2683
	skge_write8(hw, SK_REG(port, TXA_CTRL),
2684 2685 2686
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
2687 2688
	skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2689 2690 2691 2692 2693 2694 2695

	/* Reset PCI FIFO */
	skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

	/* Reset the RAM Buffer async Tx queue */
	skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2696 2697

	skge_rx_stop(hw, port);
2698

2699
	if (is_genesis(hw)) {
2700 2701
		skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
		skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
2702
	} else {
2703 2704
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2705 2706
	}

2707
	skge_led(skge, LED_MODE_OFF);
2708

S
Stephen Hemminger 已提交
2709
	netif_tx_lock_bh(dev);
2710
	skge_tx_clean(dev);
S
Stephen Hemminger 已提交
2711 2712
	netif_tx_unlock_bh(dev);

2713 2714 2715 2716 2717
	skge_rx_clean(skge);

	kfree(skge->rx_ring.start);
	kfree(skge->tx_ring.start);
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2718
	skge->mem = NULL;
2719 2720 2721
	return 0;
}

2722 2723
static inline int skge_avail(const struct skge_ring *ring)
{
2724
	smp_mb();
2725 2726 2727 2728
	return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
		+ (ring->to_clean - ring->to_use) - 1;
}

2729 2730
static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
2731 2732 2733 2734 2735 2736 2737
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	struct skge_element *e;
	struct skge_tx_desc *td;
	int i;
	u32 control, len;
S
stephen hemminger 已提交
2738
	dma_addr_t map;
2739

2740
	if (skb_padto(skb, ETH_ZLEN))
2741 2742
		return NETDEV_TX_OK;

2743
	if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
2744 2745
		return NETDEV_TX_BUSY;

2746
	e = skge->tx_ring.to_use;
2747
	td = e->desc;
2748
	BUG_ON(td->control & BMU_OWN);
2749 2750 2751
	e->skb = skb;
	len = skb_headlen(skb);
	map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
stephen hemminger 已提交
2752 2753 2754
	if (pci_dma_mapping_error(hw->pdev, map))
		goto mapping_error;

2755 2756
	dma_unmap_addr_set(e, mapaddr, map);
	dma_unmap_len_set(e, maplen, len);
2757

S
Stephen Hemminger 已提交
2758 2759
	td->dma_lo = lower_32_bits(map);
	td->dma_hi = upper_32_bits(map);
2760

2761
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
2762
		const int offset = skb_checksum_start_offset(skb);
2763 2764 2765 2766

		/* This seems backwards, but it is what the sk98lin
		 * does.  Looks like hardware is wrong?
		 */
2767
		if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
2768
		    hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
2769 2770 2771 2772 2773 2774
			control = BMU_TCP_CHECK;
		else
			control = BMU_UDP_CHECK;

		td->csum_offs = 0;
		td->csum_start = offset;
A
Al Viro 已提交
2775
		td->csum_write = offset + skb->csum_offset;
2776 2777 2778 2779
	} else
		control = BMU_CHECK;

	if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2780
		control |= BMU_EOF | BMU_IRQ_EOF;
2781 2782 2783 2784 2785
	else {
		struct skge_tx_desc *tf = td;

		control |= BMU_STFWD;
		for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
E
Eric Dumazet 已提交
2786
			const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2787

2788
			map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
E
Eric Dumazet 已提交
2789
					       skb_frag_size(frag), DMA_TO_DEVICE);
S
stephen hemminger 已提交
2790 2791
			if (dma_mapping_error(&hw->pdev->dev, map))
				goto mapping_unwind;
2792 2793

			e = e->next;
2794
			e->skb = skb;
2795
			tf = e->desc;
2796 2797
			BUG_ON(tf->control & BMU_OWN);

S
Stephen Hemminger 已提交
2798 2799
			tf->dma_lo = lower_32_bits(map);
			tf->dma_hi = upper_32_bits(map);
2800
			dma_unmap_addr_set(e, mapaddr, map);
E
Eric Dumazet 已提交
2801
			dma_unmap_len_set(e, maplen, skb_frag_size(frag));
2802

E
Eric Dumazet 已提交
2803
			tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
2804 2805 2806 2807 2808 2809 2810 2811
		}
		tf->control |= BMU_EOF | BMU_IRQ_EOF;
	}
	/* Make sure all the descriptors written */
	wmb();
	td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
	wmb();

2812 2813
	netdev_sent_queue(dev, skb->len);

2814 2815
	skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);

2816 2817 2818
	netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
		     "tx queued, slot %td, len %d\n",
		     e - skge->tx_ring.start, skb->len);
2819

2820
	skge->tx_ring.to_use = e->next;
2821 2822
	smp_wmb();

2823
	if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
2824
		netdev_dbg(dev, "transmit queue full\n");
2825 2826 2827 2828
		netif_stop_queue(dev);
	}

	return NETDEV_TX_OK;
S
stephen hemminger 已提交
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846

mapping_unwind:
	e = skge->tx_ring.to_use;
	pci_unmap_single(hw->pdev,
			 dma_unmap_addr(e, mapaddr),
			 dma_unmap_len(e, maplen),
			 PCI_DMA_TODEVICE);
	while (i-- > 0) {
		e = e->next;
		pci_unmap_page(hw->pdev,
			       dma_unmap_addr(e, mapaddr),
			       dma_unmap_len(e, maplen),
			       PCI_DMA_TODEVICE);
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
2847
	dev_kfree_skb_any(skb);
S
stephen hemminger 已提交
2848
	return NETDEV_TX_OK;
2849 2850
}

2851 2852

/* Free resources associated with this reing element */
2853 2854
static inline void skge_tx_unmap(struct pci_dev *pdev, struct skge_element *e,
				 u32 control)
2855
{
2856 2857
	/* skb header vs. fragment */
	if (control & BMU_STF)
2858 2859
		pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
				 dma_unmap_len(e, maplen),
2860 2861
				 PCI_DMA_TODEVICE);
	else
2862 2863
		pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
			       dma_unmap_len(e, maplen),
2864
			       PCI_DMA_TODEVICE);
2865 2866
}

2867
/* Free all buffers in transmit ring */
2868
static void skge_tx_clean(struct net_device *dev)
2869
{
2870
	struct skge_port *skge = netdev_priv(dev);
2871
	struct skge_element *e;
2872

2873 2874
	for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
		struct skge_tx_desc *td = e->desc;
2875 2876 2877 2878 2879

		skge_tx_unmap(skge->hw->pdev, e, td->control);

		if (td->control & BMU_EOF)
			dev_kfree_skb(e->skb);
2880 2881 2882
		td->control = 0;
	}

2883
	netdev_reset_queue(dev);
2884
	skge->tx_ring.to_clean = e;
2885 2886 2887 2888 2889 2890
}

static void skge_tx_timeout(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

2891
	netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
2892 2893

	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2894
	skge_tx_clean(dev);
2895
	netif_wake_queue(dev);
2896 2897 2898 2899
}

static int skge_change_mtu(struct net_device *dev, int new_mtu)
{
2900
	int err;
2901

2902 2903 2904 2905 2906
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

S
Stephen Hemminger 已提交
2907
	skge_down(dev);
2908

2909
	dev->mtu = new_mtu;
2910

S
Stephen Hemminger 已提交
2911
	err = skge_up(dev);
2912 2913
	if (err)
		dev_close(dev);
2914 2915 2916 2917

	return err;
}

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };

static void genesis_add_filter(u8 filter[8], const u8 *addr)
{
	u32 crc, bit;

	crc = ether_crc_le(ETH_ALEN, addr);
	bit = ~crc & 0x3f;
	filter[bit/8] |= 1 << (bit%8);
}

2929 2930 2931 2932 2933
static void genesis_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2934
	struct netdev_hw_addr *ha;
2935 2936 2937
	u32 mode;
	u8 filter[8];

2938
	mode = xm_read32(hw, port, XM_MODE);
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
	mode |= XM_MD_ENA_HASH;
	if (dev->flags & IFF_PROMISC)
		mode |= XM_MD_ENA_PROM;
	else
		mode &= ~XM_MD_ENA_PROM;

	if (dev->flags & IFF_ALLMULTI)
		memset(filter, 0xff, sizeof(filter));
	else {
		memset(filter, 0, sizeof(filter));
2949

2950 2951
		if (skge->flow_status == FLOW_STAT_REM_SEND ||
		    skge->flow_status == FLOW_STAT_SYMMETRIC)
2952 2953
			genesis_add_filter(filter, pause_mc_addr);

2954 2955
		netdev_for_each_mc_addr(ha, dev)
			genesis_add_filter(filter, ha->addr);
2956 2957
	}

2958
	xm_write32(hw, port, XM_MODE, mode);
2959
	xm_outhash(hw, port, XM_HSM, filter);
2960 2961
}

2962 2963 2964 2965 2966 2967
static void yukon_add_filter(u8 filter[8], const u8 *addr)
{
	 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
	 filter[bit/8] |= 1 << (bit%8);
}

2968 2969 2970 2971 2972
static void yukon_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2973
	struct netdev_hw_addr *ha;
2974 2975
	int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
			skge->flow_status == FLOW_STAT_SYMMETRIC);
2976 2977 2978 2979 2980
	u16 reg;
	u8 filter[8];

	memset(filter, 0, sizeof(filter));

2981
	reg = gma_read16(hw, port, GM_RX_CTRL);
2982 2983
	reg |= GM_RXCR_UCF_ENA;

S
Stephen Hemminger 已提交
2984
	if (dev->flags & IFF_PROMISC) 		/* promiscuous */
2985 2986 2987
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
	else if (dev->flags & IFF_ALLMULTI)	/* all multicast */
		memset(filter, 0xff, sizeof(filter));
2988
	else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
2989 2990 2991 2992
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		reg |= GM_RXCR_MCF_ENA;

2993 2994 2995
		if (rx_pause)
			yukon_add_filter(filter, pause_mc_addr);

2996 2997
		netdev_for_each_mc_addr(ha, dev)
			yukon_add_filter(filter, ha->addr);
2998 2999 3000
	}


3001
	gma_write16(hw, port, GM_MC_ADDR_H1,
3002
			 (u16)filter[0] | ((u16)filter[1] << 8));
3003
	gma_write16(hw, port, GM_MC_ADDR_H2,
3004
			 (u16)filter[2] | ((u16)filter[3] << 8));
3005
	gma_write16(hw, port, GM_MC_ADDR_H3,
3006
			 (u16)filter[4] | ((u16)filter[5] << 8));
3007
	gma_write16(hw, port, GM_MC_ADDR_H4,
3008 3009
			 (u16)filter[6] | ((u16)filter[7] << 8));

3010
	gma_write16(hw, port, GM_RX_CTRL, reg);
3011 3012
}

3013 3014
static inline u16 phy_length(const struct skge_hw *hw, u32 status)
{
3015
	if (is_genesis(hw))
3016 3017 3018 3019 3020
		return status >> XMR_FS_LEN_SHIFT;
	else
		return status >> GMR_FS_LEN_SHIFT;
}

3021 3022
static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
{
3023
	if (is_genesis(hw))
3024 3025 3026 3027 3028 3029
		return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
	else
		return (status & GMR_FS_ANY_ERR) ||
			(status & GMR_FS_RX_OK) == 0;
}

3030 3031 3032 3033
static void skge_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

3034
	if (is_genesis(skge->hw))
3035 3036 3037 3038 3039 3040
		genesis_set_multicast(dev);
	else
		yukon_set_multicast(dev);

}

3041 3042 3043 3044

/* Get receive buffer from descriptor.
 * Handles copy of small buffers and reallocation failures
 */
3045 3046 3047
static struct sk_buff *skge_rx_get(struct net_device *dev,
				   struct skge_element *e,
				   u32 control, u32 status, u16 csum)
3048
{
3049
	struct skge_port *skge = netdev_priv(dev);
3050 3051 3052
	struct sk_buff *skb;
	u16 len = control & BMU_BBC;

3053 3054 3055
	netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
		     "rx slot %td status 0x%x len %d\n",
		     e - skge->rx_ring.start, status, len);
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067

	if (len > skge->rx_buf_size)
		goto error;

	if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
		goto error;

	if (bad_phy_status(skge->hw, status))
		goto error;

	if (phy_length(skge->hw, status) != len)
		goto error;
3068 3069

	if (len < RX_COPY_THRESHOLD) {
3070
		skb = netdev_alloc_skb_ip_align(dev, len);
3071 3072
		if (!skb)
			goto resubmit;
3073 3074

		pci_dma_sync_single_for_cpu(skge->hw->pdev,
3075
					    dma_unmap_addr(e, mapaddr),
3076 3077
					    dma_unmap_len(e, maplen),
					    PCI_DMA_FROMDEVICE);
3078
		skb_copy_from_linear_data(e->skb, skb->data, len);
3079
		pci_dma_sync_single_for_device(skge->hw->pdev,
3080
					       dma_unmap_addr(e, mapaddr),
3081 3082
					       dma_unmap_len(e, maplen),
					       PCI_DMA_FROMDEVICE);
3083 3084
		skge_rx_reuse(e, skge->rx_buf_size);
	} else {
3085
		struct skge_element ee;
3086
		struct sk_buff *nskb;
3087 3088

		nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
3089 3090
		if (!nskb)
			goto resubmit;
3091

3092 3093 3094
		ee = *e;

		skb = ee.skb;
M
Mikulas Patocka 已提交
3095 3096
		prefetch(skb->data);

S
stephen hemminger 已提交
3097 3098 3099 3100 3101
		if (skge_rx_setup(skge, e, nskb, skge->rx_buf_size) < 0) {
			dev_kfree_skb(nskb);
			goto resubmit;
		}

3102
		pci_unmap_single(skge->hw->pdev,
3103 3104
				 dma_unmap_addr(&ee, mapaddr),
				 dma_unmap_len(&ee, maplen),
3105
				 PCI_DMA_FROMDEVICE);
3106
	}
3107 3108

	skb_put(skb, len);
M
Michał Mirosław 已提交
3109 3110

	if (dev->features & NETIF_F_RXCSUM) {
3111
		skb->csum = le16_to_cpu(csum);
3112
		skb->ip_summed = CHECKSUM_COMPLETE;
3113 3114
	}

3115
	skb->protocol = eth_type_trans(skb, dev);
3116 3117 3118 3119

	return skb;
error:

3120 3121 3122
	netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
		     "rx err, slot %td control 0x%x status 0x%x\n",
		     e - skge->rx_ring.start, control, status);
3123

3124
	if (is_genesis(skge->hw)) {
3125
		if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
S
Stephen Hemminger 已提交
3126
			dev->stats.rx_length_errors++;
3127
		if (status & XMR_FS_FRA_ERR)
S
Stephen Hemminger 已提交
3128
			dev->stats.rx_frame_errors++;
3129
		if (status & XMR_FS_FCS_ERR)
S
Stephen Hemminger 已提交
3130
			dev->stats.rx_crc_errors++;
3131 3132
	} else {
		if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
S
Stephen Hemminger 已提交
3133
			dev->stats.rx_length_errors++;
3134
		if (status & GMR_FS_FRAGMENT)
S
Stephen Hemminger 已提交
3135
			dev->stats.rx_frame_errors++;
3136
		if (status & GMR_FS_CRC_ERR)
S
Stephen Hemminger 已提交
3137
			dev->stats.rx_crc_errors++;
3138 3139 3140 3141 3142
	}

resubmit:
	skge_rx_reuse(e, skge->rx_buf_size);
	return NULL;
3143 3144
}

3145
/* Free all buffers in Tx ring which are no longer owned by device */
3146
static void skge_tx_done(struct net_device *dev)
3147
{
3148
	struct skge_port *skge = netdev_priv(dev);
3149
	struct skge_ring *ring = &skge->tx_ring;
3150
	struct skge_element *e;
3151
	unsigned int bytes_compl = 0, pkts_compl = 0;
3152

3153
	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3154

3155
	for (e = ring->to_clean; e != ring->to_use; e = e->next) {
3156
		u32 control = ((const struct skge_tx_desc *) e->desc)->control;
3157

3158
		if (control & BMU_OWN)
3159 3160
			break;

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170
		skge_tx_unmap(skge->hw->pdev, e, control);

		if (control & BMU_EOF) {
			netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
				     "tx done slot %td\n",
				     e - skge->tx_ring.start);

			pkts_compl++;
			bytes_compl += e->skb->len;

3171
			dev_consume_skb_any(e->skb);
3172
		}
3173
	}
3174
	netdev_completed_queue(dev, pkts_compl, bytes_compl);
3175
	skge->tx_ring.to_clean = e;
3176

3177 3178 3179 3180 3181 3182 3183 3184 3185
	/* Can run lockless until we need to synchronize to restart queue. */
	smp_mb();

	if (unlikely(netif_queue_stopped(dev) &&
		     skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
		netif_tx_lock(dev);
		if (unlikely(netif_queue_stopped(dev) &&
			     skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
			netif_wake_queue(dev);
3186

3187 3188 3189
		}
		netif_tx_unlock(dev);
	}
3190
}
3191

E
Eric Dumazet 已提交
3192
static int skge_poll(struct napi_struct *napi, int budget)
3193
{
3194 3195
	struct skge_port *skge = container_of(napi, struct skge_port, napi);
	struct net_device *dev = skge->netdev;
3196 3197 3198
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;
3199 3200
	int work_done = 0;

3201 3202 3203 3204
	skge_tx_done(dev);

	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);

E
Eric Dumazet 已提交
3205
	for (e = ring->to_clean; prefetch(e->next), work_done < budget; e = e->next) {
3206
		struct skge_rx_desc *rd = e->desc;
3207
		struct sk_buff *skb;
3208
		u32 control;
3209 3210 3211 3212 3213 3214

		rmb();
		control = rd->control;
		if (control & BMU_OWN)
			break;

3215
		skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
3216
		if (likely(skb)) {
E
Eric Dumazet 已提交
3217
			napi_gro_receive(napi, skb);
3218
			++work_done;
3219
		}
3220 3221 3222 3223 3224
	}
	ring->to_clean = e;

	/* restart receiver */
	wmb();
S
Stephen Hemminger 已提交
3225
	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
3226

E
Eric Dumazet 已提交
3227
	if (work_done < budget && napi_complete_done(napi, work_done)) {
M
Marin Mitov 已提交
3228
		unsigned long flags;
3229

M
Marin Mitov 已提交
3230
		spin_lock_irqsave(&hw->hw_lock, flags);
3231 3232 3233
		hw->intr_mask |= napimask[skge->port];
		skge_write32(hw, B0_IMSK, hw->intr_mask);
		skge_read32(hw, B0_IMSK);
M
Marin Mitov 已提交
3234
		spin_unlock_irqrestore(&hw->hw_lock, flags);
3235
	}
3236

3237
	return work_done;
3238 3239
}

3240 3241 3242
/* Parity errors seem to happen when Genesis is connected to a switch
 * with no other ports present. Heartbeat error??
 */
3243 3244
static void skge_mac_parity(struct skge_hw *hw, int port)
{
3245 3246
	struct net_device *dev = hw->dev[port];

S
Stephen Hemminger 已提交
3247
	++dev->stats.tx_heartbeat_errors;
3248

3249
	if (is_genesis(hw))
3250
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
3251 3252 3253
			     MFF_CLR_PERR);
	else
		/* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
3254
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
3255
			    (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
3256 3257 3258 3259 3260
			    ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
}

static void skge_mac_intr(struct skge_hw *hw, int port)
{
3261
	if (is_genesis(hw))
3262 3263 3264 3265 3266 3267 3268 3269
		genesis_mac_intr(hw, port);
	else
		yukon_mac_intr(hw, port);
}

/* Handle device specific framing and timeout interrupts */
static void skge_error_irq(struct skge_hw *hw)
{
S
Stephen Hemminger 已提交
3270
	struct pci_dev *pdev = hw->pdev;
3271 3272
	u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);

3273
	if (is_genesis(hw)) {
3274 3275
		/* clear xmac errors */
		if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
3276
			skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
3277
		if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
3278
			skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
3279 3280 3281 3282 3283 3284 3285
	} else {
		/* Timestamp (unused) overflow */
		if (hwstatus & IS_IRQ_TIST_OV)
			skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
	}

	if (hwstatus & IS_RAM_RD_PAR) {
S
Stephen Hemminger 已提交
3286
		dev_err(&pdev->dev, "Ram read data parity error\n");
3287 3288 3289 3290
		skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
	}

	if (hwstatus & IS_RAM_WR_PAR) {
S
Stephen Hemminger 已提交
3291
		dev_err(&pdev->dev, "Ram write data parity error\n");
3292 3293 3294 3295 3296 3297 3298 3299 3300
		skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
	}

	if (hwstatus & IS_M1_PAR_ERR)
		skge_mac_parity(hw, 0);

	if (hwstatus & IS_M2_PAR_ERR)
		skge_mac_parity(hw, 1);

3301
	if (hwstatus & IS_R1_PAR_ERR) {
S
Stephen Hemminger 已提交
3302 3303
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[0]->name);
3304
		skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
3305
	}
3306

3307
	if (hwstatus & IS_R2_PAR_ERR) {
S
Stephen Hemminger 已提交
3308 3309
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[1]->name);
3310
		skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
3311
	}
3312 3313

	if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
3314 3315
		u16 pci_status, pci_cmd;

S
Stephen Hemminger 已提交
3316 3317
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3318

S
Stephen Hemminger 已提交
3319 3320
		dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
			pci_cmd, pci_status);
3321 3322 3323 3324

		/* Write the error bits back to clear them. */
		pci_status &= PCI_STATUS_ERROR_BITS;
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3325
		pci_write_config_word(pdev, PCI_COMMAND,
3326
				      pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
S
Stephen Hemminger 已提交
3327
		pci_write_config_word(pdev, PCI_STATUS, pci_status);
3328
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3329

3330
		/* if error still set then just ignore it */
3331 3332
		hwstatus = skge_read32(hw, B0_HWE_ISRC);
		if (hwstatus & IS_IRQ_STAT) {
S
Stephen Hemminger 已提交
3333
			dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
3334 3335 3336 3337 3338 3339
			hw->intr_mask &= ~IS_HW_ERR;
		}
	}
}

/*
3340
 * Interrupt from PHY are handled in tasklet (softirq)
3341 3342 3343
 * because accessing phy registers requires spin wait which might
 * cause excess interrupt latency.
 */
3344
static void skge_extirq(unsigned long arg)
3345
{
3346
	struct skge_hw *hw = (struct skge_hw *) arg;
3347 3348
	int port;

3349
	for (port = 0; port < hw->ports; port++) {
3350 3351
		struct net_device *dev = hw->dev[port];

3352
		if (netif_running(dev)) {
3353 3354 3355
			struct skge_port *skge = netdev_priv(dev);

			spin_lock(&hw->phy_lock);
3356
			if (!is_genesis(hw))
3357
				yukon_phy_intr(skge);
S
Stephen Hemminger 已提交
3358
			else if (hw->phy_type == SK_PHY_BCOM)
3359
				bcom_phy_intr(skge);
3360
			spin_unlock(&hw->phy_lock);
3361 3362 3363
		}
	}

3364
	spin_lock_irq(&hw->hw_lock);
3365 3366
	hw->intr_mask |= IS_EXT_REG;
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3367
	skge_read32(hw, B0_IMSK);
3368
	spin_unlock_irq(&hw->hw_lock);
3369 3370
}

3371
static irqreturn_t skge_intr(int irq, void *dev_id)
3372 3373
{
	struct skge_hw *hw = dev_id;
3374
	u32 status;
S
Stephen Hemminger 已提交
3375
	int handled = 0;
3376

S
Stephen Hemminger 已提交
3377
	spin_lock(&hw->hw_lock);
3378 3379
	/* Reading this register masks IRQ */
	status = skge_read32(hw, B0_SP_ISRC);
3380
	if (status == 0 || status == ~0)
S
Stephen Hemminger 已提交
3381
		goto out;
3382

S
Stephen Hemminger 已提交
3383
	handled = 1;
3384
	status &= hw->intr_mask;
3385 3386
	if (status & IS_EXT_REG) {
		hw->intr_mask &= ~IS_EXT_REG;
3387
		tasklet_schedule(&hw->phy_task);
3388 3389
	}

3390
	if (status & (IS_XA1_F|IS_R1_F)) {
3391
		struct skge_port *skge = netdev_priv(hw->dev[0]);
3392
		hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
3393
		napi_schedule(&skge->napi);
3394 3395
	}

3396 3397
	if (status & IS_PA_TO_TX1)
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3398

3399
	if (status & IS_PA_TO_RX1) {
S
Stephen Hemminger 已提交
3400
		++hw->dev[0]->stats.rx_over_errors;
3401
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3402 3403 3404
	}


3405 3406
	if (status & IS_MAC1)
		skge_mac_intr(hw, 0);
3407

3408
	if (hw->dev[1]) {
3409 3410
		struct skge_port *skge = netdev_priv(hw->dev[1]);

3411 3412
		if (status & (IS_XA2_F|IS_R2_F)) {
			hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
3413
			napi_schedule(&skge->napi);
3414 3415 3416
		}

		if (status & IS_PA_TO_RX2) {
S
Stephen Hemminger 已提交
3417
			++hw->dev[1]->stats.rx_over_errors;
3418 3419 3420 3421 3422 3423 3424 3425 3426
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
		}

		if (status & IS_PA_TO_TX2)
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);

		if (status & IS_MAC2)
			skge_mac_intr(hw, 1);
	}
3427 3428 3429

	if (status & IS_HW_ERR)
		skge_error_irq(hw);
3430
out:
3431
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3432
	skge_read32(hw, B0_IMSK);
3433
	spin_unlock(&hw->hw_lock);
3434

S
Stephen Hemminger 已提交
3435
	return IRQ_RETVAL(handled);
3436 3437 3438 3439 3440 3441 3442 3443
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void skge_netpoll(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	disable_irq(dev->irq);
3444
	skge_intr(dev->irq, skge->hw);
3445 3446 3447 3448 3449 3450 3451
	enable_irq(dev->irq);
}
#endif

static int skge_set_mac_address(struct net_device *dev, void *p)
{
	struct skge_port *skge = netdev_priv(dev);
3452 3453 3454
	struct skge_hw *hw = skge->hw;
	unsigned port = skge->port;
	const struct sockaddr *addr = p;
3455
	u16 ctrl;
3456 3457 3458 3459 3460

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3461

3462 3463 3464 3465 3466 3467 3468 3469
	if (!netif_running(dev)) {
		memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
		memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
	} else {
		/* disable Rx */
		spin_lock_bh(&hw->phy_lock);
		ctrl = gma_read16(hw, port, GM_GP_CTRL);
		gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
3470

3471 3472
		memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
		memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3473

3474
		if (is_genesis(hw))
3475 3476 3477 3478 3479 3480
			xm_outaddr(hw, port, XM_SA, dev->dev_addr);
		else {
			gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
			gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
		}

3481 3482 3483
		gma_write16(hw, port, GM_GP_CTRL, ctrl);
		spin_unlock_bh(&hw->phy_lock);
	}
3484 3485

	return 0;
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
}

static const struct {
	u8 id;
	const char *name;
} skge_chips[] = {
	{ CHIP_ID_GENESIS,	"Genesis" },
	{ CHIP_ID_YUKON,	 "Yukon" },
	{ CHIP_ID_YUKON_LITE,	 "Yukon-Lite"},
	{ CHIP_ID_YUKON_LP,	 "Yukon-LP"},
};

static const char *skge_board_name(const struct skge_hw *hw)
{
	int i;
	static char buf[16];

	for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
		if (skge_chips[i].id == hw->chip_id)
			return skge_chips[i].name;

3507
	snprintf(buf, sizeof(buf), "chipid 0x%x", hw->chip_id);
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
	return buf;
}


/*
 * Setup the board data structure, but don't bring up
 * the port(s)
 */
static int skge_reset(struct skge_hw *hw)
{
3518
	u32 reg;
3519
	u16 ctst, pci_status;
S
Stephen Hemminger 已提交
3520
	u8 t8, mac_cfg, pmd_type;
3521
	int i;
3522 3523 3524 3525 3526 3527 3528 3529

	ctst = skge_read16(hw, B0_CTST);

	/* do a SW reset */
	skge_write8(hw, B0_CTST, CS_RST_SET);
	skge_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
3530 3531
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	skge_write8(hw, B2_TST_CTRL2, 0);
3532

3533 3534 3535 3536
	pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
	pci_write_config_word(hw->pdev, PCI_STATUS,
			      pci_status | PCI_STATUS_ERROR_BITS);
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3537 3538 3539 3540 3541 3542 3543
	skge_write8(hw, B0_CTST, CS_MRST_CLR);

	/* restore CLK_RUN bits (for Yukon-Lite) */
	skge_write16(hw, B0_CTST,
		     ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));

	hw->chip_id = skge_read8(hw, B2_CHIP_ID);
S
Stephen Hemminger 已提交
3544
	hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
3545 3546
	pmd_type = skge_read8(hw, B2_PMD_TYP);
	hw->copper = (pmd_type == 'T' || pmd_type == '1');
3547

3548
	switch (hw->chip_id) {
3549
	case CHIP_ID_GENESIS:
3550
#ifdef CONFIG_SKGE_GENESIS
S
Stephen Hemminger 已提交
3551 3552 3553 3554
		switch (hw->phy_type) {
		case SK_PHY_XMAC:
			hw->phy_addr = PHY_ADDR_XMAC;
			break;
3555 3556 3557 3558
		case SK_PHY_BCOM:
			hw->phy_addr = PHY_ADDR_BCOM;
			break;
		default:
S
Stephen Hemminger 已提交
3559 3560
			dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
			       hw->phy_type);
3561 3562 3563
			return -EOPNOTSUPP;
		}
		break;
3564 3565 3566 3567
#else
		dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
		return -EOPNOTSUPP;
#endif
3568 3569 3570 3571

	case CHIP_ID_YUKON:
	case CHIP_ID_YUKON_LITE:
	case CHIP_ID_YUKON_LP:
S
Stephen Hemminger 已提交
3572
		if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3573
			hw->copper = 1;
3574 3575 3576 3577 3578

		hw->phy_addr = PHY_ADDR_MARV;
		break;

	default:
S
Stephen Hemminger 已提交
3579 3580
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
		       hw->chip_id);
3581 3582 3583
		return -EOPNOTSUPP;
	}

3584 3585 3586
	mac_cfg = skge_read8(hw, B2_MAC_CFG);
	hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
	hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
3587 3588 3589

	/* read the adapters RAM size */
	t8 = skge_read8(hw, B2_E_0);
3590
	if (is_genesis(hw)) {
3591 3592
		if (t8 == 3) {
			/* special case: 4 x 64k x 36, offset = 0x80000 */
3593 3594
			hw->ram_size = 0x100000;
			hw->ram_offset = 0x80000;
3595 3596
		} else
			hw->ram_size = t8 * 512;
3597
	} else if (t8 == 0)
3598 3599 3600
		hw->ram_size = 0x20000;
	else
		hw->ram_size = t8 * 4096;
3601

3602
	hw->intr_mask = IS_HW_ERR;
3603

3604
	/* Use PHY IRQ for all but fiber based Genesis board */
3605
	if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
S
Stephen Hemminger 已提交
3606 3607
		hw->intr_mask |= IS_EXT_REG;

3608
	if (is_genesis(hw))
3609 3610 3611 3612 3613
		genesis_init(hw);
	else {
		/* switch power to VCC (WA for VAUX problem) */
		skge_write8(hw, B0_POWER_CTRL,
			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
3614

3615 3616 3617
		/* avoid boards with stuck Hardware error bits */
		if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
		    (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
S
Stephen Hemminger 已提交
3618
			dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
3619 3620 3621
			hw->intr_mask &= ~IS_HW_ERR;
		}

3622 3623 3624 3625 3626 3627 3628 3629
		/* Clear PHY COMA */
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
		pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
		reg &= ~PCI_PHY_COMA;
		pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);


3630
		for (i = 0; i < hw->ports; i++) {
3631 3632
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3633 3634 3635 3636 3637 3638 3639 3640 3641
		}
	}

	/* turn off hardware timer (unused) */
	skge_write8(hw, B2_TI_CTRL, TIM_STOP);
	skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
	skge_write8(hw, B0_LED, LED_STAT_ON);

	/* enable the Tx Arbiters */
3642
	for (i = 0; i < hw->ports; i++)
3643
		skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669

	/* Initialize ram interface */
	skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);

	skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);

	skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);

	/* Set interrupt moderation for Transmit only
	 * Receive interrupts avoided by NAPI
	 */
	skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
	skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
	skge_write32(hw, B2_IRQM_CTRL, TIM_START);

3670 3671
	/* Leave irq disabled until first port is brought up. */
	skge_write32(hw, B0_IMSK, 0);
3672

3673
	for (i = 0; i < hw->ports; i++) {
3674
		if (is_genesis(hw))
3675 3676 3677 3678 3679 3680 3681 3682
			genesis_reset(hw, i);
		else
			yukon_reset(hw, i);
	}

	return 0;
}

S
Stephen Hemminger 已提交
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708

#ifdef CONFIG_SKGE_DEBUG

static struct dentry *skge_debug;

static int skge_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct skge_port *skge = netdev_priv(dev);
	const struct skge_hw *hw = skge->hw;
	const struct skge_element *e;

	if (!netif_running(dev))
		return -ENETDOWN;

	seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
		   skge_read32(hw, B0_IMSK));

	seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
	for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
		const struct skge_tx_desc *t = e->desc;
		seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
			   t->control, t->dma_hi, t->dma_lo, t->status,
			   t->csum_offs, t->csum_write, t->csum_start);
	}

3709
	seq_puts(seq, "\nRx Ring:\n");
S
Stephen Hemminger 已提交
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
	for (e = skge->rx_ring.to_clean; ; e = e->next) {
		const struct skge_rx_desc *r = e->desc;

		if (r->control & BMU_OWN)
			break;

		seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
			   r->control, r->dma_hi, r->dma_lo, r->status,
			   r->timestamp, r->csum1, r->csum1_start);
	}

	return 0;
}
3723
DEFINE_SHOW_ATTRIBUTE(skge_debug);
S
Stephen Hemminger 已提交
3724 3725 3726 3727 3728 3729 3730 3731

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int skge_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
3732
	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
S
Stephen Hemminger 已提交
3733 3734
	struct skge_port *skge;

3735
	if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
S
Stephen Hemminger 已提交
3736 3737 3738
		goto done;

	skge = netdev_priv(dev);
3739
	switch (event) {
S
Stephen Hemminger 已提交
3740
	case NETDEV_CHANGENAME:
3741 3742 3743 3744
		if (skge->debugfs)
			skge->debugfs = debugfs_rename(skge_debug,
						       skge->debugfs,
						       skge_debug, dev->name);
S
Stephen Hemminger 已提交
3745 3746 3747
		break;

	case NETDEV_GOING_DOWN:
3748 3749
		debugfs_remove(skge->debugfs);
		skge->debugfs = NULL;
S
Stephen Hemminger 已提交
3750 3751 3752
		break;

	case NETDEV_UP:
3753 3754
		skge->debugfs = debugfs_create_file(dev->name, 0444, skge_debug,
						    dev, &skge_debug_fops);
S
Stephen Hemminger 已提交
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768
		break;
	}

done:
	return NOTIFY_DONE;
}

static struct notifier_block skge_notifier = {
	.notifier_call = skge_device_event,
};


static __init void skge_debug_init(void)
{
3769
	skge_debug = debugfs_create_dir("skge", NULL);
S
Stephen Hemminger 已提交
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787

	register_netdevice_notifier(&skge_notifier);
}

static __exit void skge_debug_cleanup(void)
{
	if (skge_debug) {
		unregister_netdevice_notifier(&skge_notifier);
		debugfs_remove(skge_debug);
		skge_debug = NULL;
	}
}

#else
#define skge_debug_init()
#define skge_debug_cleanup()
#endif

3788 3789 3790
static const struct net_device_ops skge_netdev_ops = {
	.ndo_open		= skge_up,
	.ndo_stop		= skge_down,
3791
	.ndo_start_xmit		= skge_xmit_frame,
3792 3793 3794 3795 3796
	.ndo_do_ioctl		= skge_ioctl,
	.ndo_get_stats		= skge_get_stats,
	.ndo_tx_timeout		= skge_tx_timeout,
	.ndo_change_mtu		= skge_change_mtu,
	.ndo_validate_addr	= eth_validate_addr,
3797
	.ndo_set_rx_mode	= skge_set_multicast,
3798 3799 3800 3801 3802 3803 3804
	.ndo_set_mac_address	= skge_set_mac_address,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= skge_netpoll,
#endif
};


3805
/* Initialize network device */
3806 3807
static struct net_device *skge_devinit(struct skge_hw *hw, int port,
				       int highmem)
3808 3809 3810 3811
{
	struct skge_port *skge;
	struct net_device *dev = alloc_etherdev(sizeof(*skge));

3812
	if (!dev)
3813 3814 3815
		return NULL;

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3816 3817
	dev->netdev_ops = &skge_netdev_ops;
	dev->ethtool_ops = &skge_ethtool_ops;
3818 3819
	dev->watchdog_timeo = TX_WATCHDOG;
	dev->irq = hw->pdev->irq;
3820

3821 3822 3823 3824
	/* MTU range: 60 - 9000 */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = ETH_JUMBO_MTU;

3825 3826
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;
3827 3828

	skge = netdev_priv(dev);
3829
	netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
3830 3831 3832
	skge->netdev = dev;
	skge->hw = hw;
	skge->msg_enable = netif_msg_init(debug, default_msg);
3833

3834 3835 3836 3837 3838
	skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
	skge->rx_ring.count = DEFAULT_RX_RING_SIZE;

	/* Auto speed and flow control */
	skge->autoneg = AUTONEG_ENABLE;
3839
	skge->flow_control = FLOW_MODE_SYM_OR_REM;
3840 3841
	skge->duplex = -1;
	skge->speed = -1;
3842
	skge->advertising = skge_supported_modes(hw);
3843

3844
	if (device_can_wakeup(&hw->pdev->dev)) {
3845
		skge->wol = wol_supported(hw) & WAKE_MAGIC;
3846 3847
		device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
	}
3848 3849 3850 3851 3852

	hw->dev[port] = dev;

	skge->port = port;

S
Stephen Hemminger 已提交
3853
	/* Only used for Genesis XMAC */
3854
	if (is_genesis(hw))
3855
	    timer_setup(&skge->link_timer, xm_link_timer, 0);
3856
	else {
M
Michał Mirosław 已提交
3857 3858 3859
		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
		                   NETIF_F_RXCSUM;
		dev->features |= dev->hw_features;
3860 3861 3862 3863 3864 3865 3866 3867
	}

	/* read the mac address */
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);

	return dev;
}

B
Bill Pemberton 已提交
3868
static void skge_show_addr(struct net_device *dev)
3869 3870 3871
{
	const struct skge_port *skge = netdev_priv(dev);

3872
	netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
3873 3874
}

S
Stanislaw Gruszka 已提交
3875 3876
static int only_32bit_dma;

3877
static int skge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3878 3879 3880 3881 3882
{
	struct net_device *dev, *dev1;
	struct skge_hw *hw;
	int err, using_dac = 0;

3883 3884
	err = pci_enable_device(pdev);
	if (err) {
S
Stephen Hemminger 已提交
3885
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3886 3887 3888
		goto err_out;
	}

3889 3890
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
S
Stephen Hemminger 已提交
3891
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3892 3893 3894 3895 3896
		goto err_out_disable_pdev;
	}

	pci_set_master(pdev);

S
Stanislaw Gruszka 已提交
3897
	if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
3898
		using_dac = 1;
3899
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3900
	} else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
3901
		using_dac = 0;
3902
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3903 3904 3905
	}

	if (err) {
S
Stephen Hemminger 已提交
3906
		dev_err(&pdev->dev, "no usable DMA configuration\n");
3907
		goto err_out_free_regions;
3908 3909 3910
	}

#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3911
	/* byte swap descriptors in hardware */
3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
	{
		u32 reg;

		pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
		reg |= PCI_REV_DESC;
		pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
	}
#endif

	err = -ENOMEM;
M
Michal Schmidt 已提交
3922
	/* space for skge@pci:0000:04:00.0 */
3923
	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
M
Michal Schmidt 已提交
3924
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
3925
	if (!hw)
3926
		goto err_out_free_regions;
3927

M
Michal Schmidt 已提交
3928
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
3929 3930

	hw->pdev = pdev;
3931
	spin_lock_init(&hw->hw_lock);
3932
	spin_lock_init(&hw->phy_lock);
3933
	tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
3934 3935 3936

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
S
Stephen Hemminger 已提交
3937
		dev_err(&pdev->dev, "cannot map device registers\n");
3938 3939 3940 3941 3942
		goto err_out_free_hw;
	}

	err = skge_reset(hw);
	if (err)
3943
		goto err_out_iounmap;
3944

3945 3946 3947 3948
	pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
		DRV_VERSION,
		(unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
		skge_board_name(hw), hw->chip_rev);
3949

3950
	dev = skge_devinit(hw, 0, using_dac);
3951 3952
	if (!dev) {
		err = -ENOMEM;
3953
		goto err_out_led_off;
3954
	}
3955

3956
	/* Some motherboards are broken and has zero in ROM. */
S
Stephen Hemminger 已提交
3957 3958
	if (!is_valid_ether_addr(dev->dev_addr))
		dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
3959

3960 3961
	err = register_netdev(dev);
	if (err) {
S
Stephen Hemminger 已提交
3962
		dev_err(&pdev->dev, "cannot register net device\n");
3963 3964 3965 3966 3967
		goto err_out_free_netdev;
	}

	skge_show_addr(dev);

3968 3969
	if (hw->ports > 1) {
		dev1 = skge_devinit(hw, 1, using_dac);
3970 3971 3972
		if (!dev1) {
			err = -ENOMEM;
			goto err_out_unregister;
3973
		}
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989

		err = register_netdev(dev1);
		if (err) {
			dev_err(&pdev->dev, "cannot register second net device\n");
			goto err_out_free_dev1;
		}

		err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
				  hw->irq_name, hw);
		if (err) {
			dev_err(&pdev->dev, "cannot assign irq %d\n",
				pdev->irq);
			goto err_out_unregister_dev1;
		}

		skge_show_addr(dev1);
3990
	}
3991
	pci_set_drvdata(pdev, hw);
3992 3993 3994

	return 0;

3995 3996 3997 3998
err_out_unregister_dev1:
	unregister_netdev(dev1);
err_out_free_dev1:
	free_netdev(dev1);
3999 4000
err_out_unregister:
	unregister_netdev(dev);
4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
err_out_free_netdev:
	free_netdev(dev);
err_out_led_off:
	skge_write16(hw, B0_LED, LED_STAT_OFF);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
err_out_disable_pdev:
	pci_disable_device(pdev);
err_out:
	return err;
}

B
Bill Pemberton 已提交
4017
static void skge_remove(struct pci_dev *pdev)
4018 4019 4020 4021
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
	struct net_device *dev0, *dev1;

4022
	if (!hw)
4023 4024
		return;

4025 4026
	dev1 = hw->dev[1];
	if (dev1)
4027 4028 4029 4030
		unregister_netdev(dev1);
	dev0 = hw->dev[0];
	unregister_netdev(dev0);

4031
	tasklet_kill(&hw->phy_task);
4032

4033 4034
	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask = 0;
4035 4036 4037 4038 4039

	if (hw->ports > 1) {
		skge_write32(hw, B0_IMSK, 0);
		skge_read32(hw, B0_IMSK);
	}
4040 4041
	spin_unlock_irq(&hw->hw_lock);

4042 4043 4044
	skge_write16(hw, B0_LED, LED_STAT_OFF);
	skge_write8(hw, B0_CTST, CS_RST_SET);

4045 4046
	if (hw->ports > 1)
		free_irq(pdev->irq, hw);
4047 4048 4049 4050 4051
	pci_release_regions(pdev);
	pci_disable_device(pdev);
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
4052

4053 4054 4055 4056
	iounmap(hw->regs);
	kfree(hw);
}

4057
#ifdef CONFIG_PM_SLEEP
4058
static int skge_suspend(struct device *dev)
4059
{
4060
	struct skge_hw *hw  = dev_get_drvdata(dev);
4061
	int i;
S
Stephen Hemminger 已提交
4062

4063 4064 4065
	if (!hw)
		return 0;

4066
	for (i = 0; i < hw->ports; i++) {
4067
		struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
4068
		struct skge_port *skge = netdev_priv(dev);
4069

S
Stephen Hemminger 已提交
4070 4071
		if (netif_running(dev))
			skge_down(dev);
4072

S
Stephen Hemminger 已提交
4073 4074
		if (skge->wol)
			skge_wol_init(skge);
4075 4076
	}

4077
	skge_write32(hw, B0_IMSK, 0);
4078

4079 4080 4081
	return 0;
}

4082
static int skge_resume(struct device *dev)
4083
{
4084
	struct skge_hw *hw  = dev_get_drvdata(dev);
4085
	int i, err;
4086

4087 4088 4089
	if (!hw)
		return 0;

4090 4091 4092
	err = skge_reset(hw);
	if (err)
		goto out;
4093

4094
	for (i = 0; i < hw->ports; i++) {
4095
		struct net_device *dev = hw->dev[i];
4096 4097 4098 4099 4100

		if (netif_running(dev)) {
			err = skge_up(dev);

			if (err) {
4101
				netdev_err(dev, "could not up: %d\n", err);
4102
				dev_close(dev);
4103 4104
				goto out;
			}
4105 4106
		}
	}
4107 4108
out:
	return err;
4109
}
4110 4111 4112 4113 4114 4115 4116

static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
#define SKGE_PM_OPS (&skge_pm_ops)

#else

#define SKGE_PM_OPS NULL
4117
#endif /* CONFIG_PM_SLEEP */
4118

S
Stephen Hemminger 已提交
4119 4120 4121
static void skge_shutdown(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
4122
	int i;
S
Stephen Hemminger 已提交
4123

4124 4125 4126
	if (!hw)
		return;

S
Stephen Hemminger 已提交
4127 4128 4129 4130 4131 4132 4133 4134
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct skge_port *skge = netdev_priv(dev);

		if (skge->wol)
			skge_wol_init(skge);
	}

4135
	pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
S
Stephen Hemminger 已提交
4136 4137 4138
	pci_set_power_state(pdev, PCI_D3hot);
}

4139 4140 4141 4142
static struct pci_driver skge_driver = {
	.name =         DRV_NAME,
	.id_table =     skge_id_table,
	.probe =        skge_probe,
B
Bill Pemberton 已提交
4143
	.remove =       skge_remove,
S
Stephen Hemminger 已提交
4144
	.shutdown =	skge_shutdown,
4145
	.driver.pm =	SKGE_PM_OPS,
4146 4147
};

4148
static const struct dmi_system_id skge_32bit_dma_boards[] = {
S
Stanislaw Gruszka 已提交
4149 4150 4151 4152 4153 4154 4155
	{
		.ident = "Gigabyte nForce boards",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
			DMI_MATCH(DMI_BOARD_NAME, "nForce"),
		},
	},
4156 4157 4158 4159 4160 4161 4162
	{
		.ident = "ASUS P5NSLI",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "P5NSLI")
		},
	},
4163 4164 4165 4166 4167 4168 4169
	{
		.ident = "FUJITSU SIEMENS A8NE-FM",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTek Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "A8NE-FM")
		},
	},
S
Stanislaw Gruszka 已提交
4170 4171 4172
	{}
};

4173 4174
static int __init skge_init_module(void)
{
S
Stanislaw Gruszka 已提交
4175 4176
	if (dmi_check_system(skge_32bit_dma_boards))
		only_32bit_dma = 1;
S
Stephen Hemminger 已提交
4177
	skge_debug_init();
4178
	return pci_register_driver(&skge_driver);
4179 4180 4181 4182 4183
}

static void __exit skge_cleanup_module(void)
{
	pci_unregister_driver(&skge_driver);
S
Stephen Hemminger 已提交
4184
	skge_debug_cleanup();
4185 4186 4187 4188
}

module_init(skge_init_module);
module_exit(skge_cleanup_module);