selftest_lrc.c 82.5 KB
Newer Older
1 2 3 4 5 6
/*
 * SPDX-License-Identifier: MIT
 *
 * Copyright © 2018 Intel Corporation
 */

7 8
#include <linux/prime_numbers.h>

9
#include "gem/i915_gem_pm.h"
10
#include "gt/intel_engine_heartbeat.h"
11
#include "gt/intel_reset.h"
12

13 14 15 16 17
#include "i915_selftest.h"
#include "selftests/i915_random.h"
#include "selftests/igt_flush_test.h"
#include "selftests/igt_live_test.h"
#include "selftests/igt_spinner.h"
18
#include "selftests/lib_sw_fence.h"
19 20 21

#include "gem/selftests/igt_gem_utils.h"
#include "gem/selftests/mock_context.h"
22

23 24 25
#define CS_GPR(engine, n) ((engine)->mmio_base + 0x600 + (n) * 4)
#define NUM_GPR_DW (16 * 2) /* each GPR is 2 dwords */

26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
static struct i915_vma *create_scratch(struct intel_gt *gt)
{
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	int err;

	obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE);
	if (IS_ERR(obj))
		return ERR_CAST(obj);

	i915_gem_object_set_cache_coherency(obj, I915_CACHING_CACHED);

	vma = i915_vma_instance(obj, &gt->ggtt->vm, NULL);
	if (IS_ERR(vma)) {
		i915_gem_object_put(obj);
		return vma;
	}

	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL);
	if (err) {
		i915_gem_object_put(obj);
		return ERR_PTR(err);
	}

	return vma;
}

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
static void engine_heartbeat_disable(struct intel_engine_cs *engine,
				     unsigned long *saved)
{
	*saved = engine->props.heartbeat_interval_ms;
	engine->props.heartbeat_interval_ms = 0;

	intel_engine_pm_get(engine);
	intel_engine_park_heartbeat(engine);
}

static void engine_heartbeat_enable(struct intel_engine_cs *engine,
				    unsigned long saved)
{
	intel_engine_pm_put(engine);

	engine->props.heartbeat_interval_ms = saved;
}

71 72
static int live_sanitycheck(void *arg)
{
73
	struct intel_gt *gt = arg;
74 75
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
76
	struct igt_spinner spin;
77
	int err = 0;
78

79
	if (!HAS_LOGICAL_RING_CONTEXTS(gt->i915))
80 81
		return 0;

82
	if (igt_spinner_init(&spin, gt))
83
		return -ENOMEM;
84

85 86
	for_each_engine(engine, gt, id) {
		struct intel_context *ce;
87 88
		struct i915_request *rq;

89 90 91 92 93 94
		ce = intel_context_create(engine);
		if (IS_ERR(ce)) {
			err = PTR_ERR(ce);
			break;
		}

95
		rq = igt_spinner_create_request(&spin, ce, MI_NOOP);
96 97
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
98
			goto out_ctx;
99 100 101
		}

		i915_request_add(rq);
102
		if (!igt_wait_for_spinner(&spin, rq)) {
103 104
			GEM_TRACE("spinner failed to start\n");
			GEM_TRACE_DUMP();
105
			intel_gt_set_wedged(gt);
106
			err = -EIO;
107
			goto out_ctx;
108 109
		}

110
		igt_spinner_end(&spin);
111
		if (igt_flush_test(gt->i915)) {
112
			err = -EIO;
113
			goto out_ctx;
114
		}
115 116 117 118 119

out_ctx:
		intel_context_put(ce);
		if (err)
			break;
120 121
	}

122
	igt_spinner_fini(&spin);
123 124 125
	return err;
}

126
static int live_unlite_restore(struct intel_gt *gt, int prio)
127 128 129 130 131 132 133 134 135 136 137
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	struct igt_spinner spin;
	int err = -ENOMEM;

	/*
	 * Check that we can correctly context switch between 2 instances
	 * on the same engine from the same parent context.
	 */

138
	if (igt_spinner_init(&spin, gt))
139
		return err;
140 141

	err = 0;
142
	for_each_engine(engine, gt, id) {
143 144 145
		struct intel_context *ce[2] = {};
		struct i915_request *rq[2];
		struct igt_live_test t;
146
		unsigned long saved;
147 148 149 150 151 152 153 154
		int n;

		if (prio && !intel_engine_has_preemption(engine))
			continue;

		if (!intel_engine_can_store_dword(engine))
			continue;

155
		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name)) {
156 157 158
			err = -EIO;
			break;
		}
159
		engine_heartbeat_disable(engine, &saved);
160 161 162 163

		for (n = 0; n < ARRAY_SIZE(ce); n++) {
			struct intel_context *tmp;

164
			tmp = intel_context_create(engine);
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
			if (IS_ERR(tmp)) {
				err = PTR_ERR(tmp);
				goto err_ce;
			}

			err = intel_context_pin(tmp);
			if (err) {
				intel_context_put(tmp);
				goto err_ce;
			}

			/*
			 * Setup the pair of contexts such that if we
			 * lite-restore using the RING_TAIL from ce[1] it
			 * will execute garbage from ce[0]->ring.
			 */
			memset(tmp->ring->vaddr,
			       POISON_INUSE, /* IPEHR: 0x5a5a5a5a [hung!] */
			       tmp->ring->vma->size);

			ce[n] = tmp;
		}
		GEM_BUG_ON(!ce[1]->ring->size);
		intel_ring_reset(ce[1]->ring, ce[1]->ring->size / 2);
		__execlists_update_reg_state(ce[1], engine);

		rq[0] = igt_spinner_create_request(&spin, ce[0], MI_ARB_CHECK);
		if (IS_ERR(rq[0])) {
			err = PTR_ERR(rq[0]);
			goto err_ce;
		}

		i915_request_get(rq[0]);
		i915_request_add(rq[0]);
		GEM_BUG_ON(rq[0]->postfix > ce[1]->ring->emit);

		if (!igt_wait_for_spinner(&spin, rq[0])) {
			i915_request_put(rq[0]);
			goto err_ce;
		}

		rq[1] = i915_request_create(ce[1]);
		if (IS_ERR(rq[1])) {
			err = PTR_ERR(rq[1]);
			i915_request_put(rq[0]);
			goto err_ce;
		}

		if (!prio) {
			/*
			 * Ensure we do the switch to ce[1] on completion.
			 *
			 * rq[0] is already submitted, so this should reduce
			 * to a no-op (a wait on a request on the same engine
			 * uses the submit fence, not the completion fence),
			 * but it will install a dependency on rq[1] for rq[0]
			 * that will prevent the pair being reordered by
			 * timeslicing.
			 */
			i915_request_await_dma_fence(rq[1], &rq[0]->fence);
		}

		i915_request_get(rq[1]);
		i915_request_add(rq[1]);
		GEM_BUG_ON(rq[1]->postfix <= rq[0]->postfix);
		i915_request_put(rq[0]);

		if (prio) {
			struct i915_sched_attr attr = {
				.priority = prio,
			};

			/* Alternatively preempt the spinner with ce[1] */
			engine->schedule(rq[1], &attr);
		}

		/* And switch back to ce[0] for good measure */
		rq[0] = i915_request_create(ce[0]);
		if (IS_ERR(rq[0])) {
			err = PTR_ERR(rq[0]);
			i915_request_put(rq[1]);
			goto err_ce;
		}

		i915_request_await_dma_fence(rq[0], &rq[1]->fence);
		i915_request_get(rq[0]);
		i915_request_add(rq[0]);
		GEM_BUG_ON(rq[0]->postfix > rq[1]->postfix);
		i915_request_put(rq[1]);
		i915_request_put(rq[0]);

err_ce:
		tasklet_kill(&engine->execlists.tasklet); /* flush submission */
		igt_spinner_end(&spin);
		for (n = 0; n < ARRAY_SIZE(ce); n++) {
			if (IS_ERR_OR_NULL(ce[n]))
				break;

			intel_context_unpin(ce[n]);
			intel_context_put(ce[n]);
		}

267
		engine_heartbeat_enable(engine, saved);
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
		if (igt_live_test_end(&t))
			err = -EIO;
		if (err)
			break;
	}

	igt_spinner_fini(&spin);
	return err;
}

static int live_unlite_switch(void *arg)
{
	return live_unlite_restore(arg, 0);
}

static int live_unlite_preempt(void *arg)
{
	return live_unlite_restore(arg, I915_USER_PRIORITY(I915_PRIORITY_MAX));
}

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
static int
emit_semaphore_chain(struct i915_request *rq, struct i915_vma *vma, int idx)
{
	u32 *cs;

	cs = intel_ring_begin(rq, 10);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;

	*cs++ = MI_SEMAPHORE_WAIT |
		MI_SEMAPHORE_GLOBAL_GTT |
		MI_SEMAPHORE_POLL |
		MI_SEMAPHORE_SAD_NEQ_SDD;
	*cs++ = 0;
	*cs++ = i915_ggtt_offset(vma) + 4 * idx;
	*cs++ = 0;

	if (idx > 0) {
		*cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
		*cs++ = i915_ggtt_offset(vma) + 4 * (idx - 1);
		*cs++ = 0;
		*cs++ = 1;
	} else {
		*cs++ = MI_NOOP;
		*cs++ = MI_NOOP;
		*cs++ = MI_NOOP;
		*cs++ = MI_NOOP;
	}

	*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;

	intel_ring_advance(rq, cs);
	return 0;
}

static struct i915_request *
semaphore_queue(struct intel_engine_cs *engine, struct i915_vma *vma, int idx)
{
328
	struct intel_context *ce;
329 330 331
	struct i915_request *rq;
	int err;

332 333 334
	ce = intel_context_create(engine);
	if (IS_ERR(ce))
		return ERR_CAST(ce);
335

336
	rq = intel_context_create_request(ce);
337
	if (IS_ERR(rq))
338
		goto out_ce;
339

340 341 342 343 344 345 346
	err = 0;
	if (rq->engine->emit_init_breadcrumb)
		err = rq->engine->emit_init_breadcrumb(rq);
	if (err == 0)
		err = emit_semaphore_chain(rq, vma, idx);
	if (err == 0)
		i915_request_get(rq);
347 348 349 350
	i915_request_add(rq);
	if (err)
		rq = ERR_PTR(err);

351 352
out_ce:
	intel_context_put(ce);
353 354 355 356 357 358
	return rq;
}

static int
release_queue(struct intel_engine_cs *engine,
	      struct i915_vma *vma,
359
	      int idx, int prio)
360 361
{
	struct i915_sched_attr attr = {
362
		.priority = prio,
363 364 365 366
	};
	struct i915_request *rq;
	u32 *cs;

367
	rq = intel_engine_create_kernel_request(engine);
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
	if (IS_ERR(rq))
		return PTR_ERR(rq);

	cs = intel_ring_begin(rq, 4);
	if (IS_ERR(cs)) {
		i915_request_add(rq);
		return PTR_ERR(cs);
	}

	*cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
	*cs++ = i915_ggtt_offset(vma) + 4 * (idx - 1);
	*cs++ = 0;
	*cs++ = 1;

	intel_ring_advance(rq, cs);
383 384

	i915_request_get(rq);
385 386
	i915_request_add(rq);

387
	local_bh_disable();
388
	engine->schedule(rq, &attr);
389 390 391
	local_bh_enable(); /* kick tasklet */

	i915_request_put(rq);
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409

	return 0;
}

static int
slice_semaphore_queue(struct intel_engine_cs *outer,
		      struct i915_vma *vma,
		      int count)
{
	struct intel_engine_cs *engine;
	struct i915_request *head;
	enum intel_engine_id id;
	int err, i, n = 0;

	head = semaphore_queue(outer, vma, n++);
	if (IS_ERR(head))
		return PTR_ERR(head);

410
	for_each_engine(engine, outer->gt, id) {
411 412 413 414 415 416 417 418
		for (i = 0; i < count; i++) {
			struct i915_request *rq;

			rq = semaphore_queue(engine, vma, n++);
			if (IS_ERR(rq)) {
				err = PTR_ERR(rq);
				goto out;
			}
419 420

			i915_request_put(rq);
421 422 423
		}
	}

424
	err = release_queue(outer, vma, n, INT_MAX);
425 426 427
	if (err)
		goto out;

428
	if (i915_request_wait(head, 0,
429 430 431 432
			      2 * RUNTIME_INFO(outer->i915)->num_engines * (count + 2) * (count + 3)) < 0) {
		pr_err("Failed to slice along semaphore chain of length (%d, %d)!\n",
		       count, n);
		GEM_TRACE_DUMP();
433
		intel_gt_set_wedged(outer->gt);
434 435 436 437 438 439 440 441 442 443
		err = -EIO;
	}

out:
	i915_request_put(head);
	return err;
}

static int live_timeslice_preempt(void *arg)
{
444
	struct intel_gt *gt = arg;
445 446 447 448 449 450 451 452 453 454 455 456 457 458
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	void *vaddr;
	int err = 0;
	int count;

	/*
	 * If a request takes too long, we would like to give other users
	 * a fair go on the GPU. In particular, users may create batches
	 * that wait upon external input, where that input may even be
	 * supplied by another GPU job. To avoid blocking forever, we
	 * need to preempt the current task and replace it with another
	 * ready task.
	 */
459 460
	if (!IS_ACTIVE(CONFIG_DRM_I915_TIMESLICE_DURATION))
		return 0;
461

462
	obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE);
463 464
	if (IS_ERR(obj))
		return PTR_ERR(obj);
465

466
	vma = i915_vma_instance(obj, &gt->ggtt->vm, NULL);
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}

	vaddr = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(vaddr)) {
		err = PTR_ERR(vaddr);
		goto err_obj;
	}

	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL);
	if (err)
		goto err_map;

	for_each_prime_number_from(count, 1, 16) {
		struct intel_engine_cs *engine;
		enum intel_engine_id id;

486
		for_each_engine(engine, gt, id) {
487 488
			unsigned long saved;

489 490 491
			if (!intel_engine_has_preemption(engine))
				continue;

492 493
			memset(vaddr, 0, PAGE_SIZE);

494
			engine_heartbeat_disable(engine, &saved);
495
			err = slice_semaphore_queue(engine, vma, count);
496
			engine_heartbeat_enable(engine, saved);
497 498 499
			if (err)
				goto err_pin;

500
			if (igt_flush_test(gt->i915)) {
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
				err = -EIO;
				goto err_pin;
			}
		}
	}

err_pin:
	i915_vma_unpin(vma);
err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
	return err;
}

516 517 518 519
static struct i915_request *nop_request(struct intel_engine_cs *engine)
{
	struct i915_request *rq;

520
	rq = intel_engine_create_kernel_request(engine);
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
	if (IS_ERR(rq))
		return rq;

	i915_request_get(rq);
	i915_request_add(rq);

	return rq;
}

static void wait_for_submit(struct intel_engine_cs *engine,
			    struct i915_request *rq)
{
	do {
		cond_resched();
		intel_engine_flush_submission(engine);
	} while (!i915_request_is_active(rq));
}

539 540 541 542 543
static long timeslice_threshold(const struct intel_engine_cs *engine)
{
	return 2 * msecs_to_jiffies_timeout(timeslice(engine)) + 1;
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
static int live_timeslice_queue(void *arg)
{
	struct intel_gt *gt = arg;
	struct drm_i915_gem_object *obj;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	struct i915_vma *vma;
	void *vaddr;
	int err = 0;

	/*
	 * Make sure that even if ELSP[0] and ELSP[1] are filled with
	 * timeslicing between them disabled, we *do* enable timeslicing
	 * if the queue demands it. (Normally, we do not submit if
	 * ELSP[1] is already occupied, so must rely on timeslicing to
	 * eject ELSP[0] in favour of the queue.)
	 */
561 562
	if (!IS_ACTIVE(CONFIG_DRM_I915_TIMESLICE_DURATION))
		return 0;
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588

	obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE);
	if (IS_ERR(obj))
		return PTR_ERR(obj);

	vma = i915_vma_instance(obj, &gt->ggtt->vm, NULL);
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}

	vaddr = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(vaddr)) {
		err = PTR_ERR(vaddr);
		goto err_obj;
	}

	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL);
	if (err)
		goto err_map;

	for_each_engine(engine, gt, id) {
		struct i915_sched_attr attr = {
			.priority = I915_USER_PRIORITY(I915_PRIORITY_MAX),
		};
		struct i915_request *rq, *nop;
589
		unsigned long saved;
590 591 592 593

		if (!intel_engine_has_preemption(engine))
			continue;

594
		engine_heartbeat_disable(engine, &saved);
595 596 597 598 599 600
		memset(vaddr, 0, PAGE_SIZE);

		/* ELSP[0]: semaphore wait */
		rq = semaphore_queue(engine, vma, 0);
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
601
			goto err_heartbeat;
602 603 604 605 606 607 608 609
		}
		engine->schedule(rq, &attr);
		wait_for_submit(engine, rq);

		/* ELSP[1]: nop request */
		nop = nop_request(engine);
		if (IS_ERR(nop)) {
			err = PTR_ERR(nop);
610
			goto err_rq;
611 612 613 614 615 616 617 618 619
		}
		wait_for_submit(engine, nop);
		i915_request_put(nop);

		GEM_BUG_ON(i915_request_completed(rq));
		GEM_BUG_ON(execlists_active(&engine->execlists) != rq);

		/* Queue: semaphore signal, matching priority as semaphore */
		err = release_queue(engine, vma, 1, effective_prio(rq));
620 621
		if (err)
			goto err_rq;
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638

		intel_engine_flush_submission(engine);
		if (!READ_ONCE(engine->execlists.timer.expires) &&
		    !i915_request_completed(rq)) {
			struct drm_printer p =
				drm_info_printer(gt->i915->drm.dev);

			GEM_TRACE_ERR("%s: Failed to enable timeslicing!\n",
				      engine->name);
			intel_engine_dump(engine, &p,
					  "%s\n", engine->name);
			GEM_TRACE_DUMP();

			memset(vaddr, 0xff, PAGE_SIZE);
			err = -EINVAL;
		}

639 640
		/* Timeslice every jiffy, so within 2 we should signal */
		if (i915_request_wait(rq, 0, timeslice_threshold(engine)) < 0) {
641 642 643 644 645 646 647 648 649 650 651
			struct drm_printer p =
				drm_info_printer(gt->i915->drm.dev);

			pr_err("%s: Failed to timeslice into queue\n",
			       engine->name);
			intel_engine_dump(engine, &p,
					  "%s\n", engine->name);

			memset(vaddr, 0xff, PAGE_SIZE);
			err = -EIO;
		}
652
err_rq:
653
		i915_request_put(rq);
654 655
err_heartbeat:
		engine_heartbeat_enable(engine, saved);
656 657 658 659 660 661 662 663 664 665 666 667
		if (err)
			break;
	}

	i915_vma_unpin(vma);
err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
	return err;
}

668 669
static int live_busywait_preempt(void *arg)
{
670
	struct intel_gt *gt = arg;
671 672 673 674 675 676 677 678 679 680 681 682 683
	struct i915_gem_context *ctx_hi, *ctx_lo;
	struct intel_engine_cs *engine;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	enum intel_engine_id id;
	int err = -ENOMEM;
	u32 *map;

	/*
	 * Verify that even without HAS_LOGICAL_RING_PREEMPTION, we can
	 * preempt the busywaits used to synchronise between rings.
	 */

684
	ctx_hi = kernel_context(gt->i915);
685
	if (!ctx_hi)
686
		return -ENOMEM;
687 688
	ctx_hi->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MAX_USER_PRIORITY);
689

690
	ctx_lo = kernel_context(gt->i915);
691 692
	if (!ctx_lo)
		goto err_ctx_hi;
693 694
	ctx_lo->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MIN_USER_PRIORITY);
695

696
	obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE);
697 698 699 700 701 702 703 704 705 706 707
	if (IS_ERR(obj)) {
		err = PTR_ERR(obj);
		goto err_ctx_lo;
	}

	map = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(map)) {
		err = PTR_ERR(map);
		goto err_obj;
	}

708
	vma = i915_vma_instance(obj, &gt->ggtt->vm, NULL);
709 710 711 712 713 714 715 716 717
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_map;
	}

	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL);
	if (err)
		goto err_map;

718
	for_each_engine(engine, gt, id) {
719 720 721 722
		struct i915_request *lo, *hi;
		struct igt_live_test t;
		u32 *cs;

723 724 725
		if (!intel_engine_has_preemption(engine))
			continue;

726 727 728
		if (!intel_engine_can_store_dword(engine))
			continue;

729
		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name)) {
730 731 732 733 734 735 736 737 738 739 740 741 742
			err = -EIO;
			goto err_vma;
		}

		/*
		 * We create two requests. The low priority request
		 * busywaits on a semaphore (inside the ringbuffer where
		 * is should be preemptible) and the high priority requests
		 * uses a MI_STORE_DWORD_IMM to update the semaphore value
		 * allowing the first request to complete. If preemption
		 * fails, we hang instead.
		 */

743
		lo = igt_request_alloc(ctx_lo, engine);
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
		if (IS_ERR(lo)) {
			err = PTR_ERR(lo);
			goto err_vma;
		}

		cs = intel_ring_begin(lo, 8);
		if (IS_ERR(cs)) {
			err = PTR_ERR(cs);
			i915_request_add(lo);
			goto err_vma;
		}

		*cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
		*cs++ = i915_ggtt_offset(vma);
		*cs++ = 0;
		*cs++ = 1;

		/* XXX Do we need a flush + invalidate here? */

		*cs++ = MI_SEMAPHORE_WAIT |
			MI_SEMAPHORE_GLOBAL_GTT |
			MI_SEMAPHORE_POLL |
			MI_SEMAPHORE_SAD_EQ_SDD;
		*cs++ = 0;
		*cs++ = i915_ggtt_offset(vma);
		*cs++ = 0;

		intel_ring_advance(lo, cs);
772 773

		i915_request_get(lo);
774 775 776
		i915_request_add(lo);

		if (wait_for(READ_ONCE(*map), 10)) {
777
			i915_request_put(lo);
778 779 780 781 782
			err = -ETIMEDOUT;
			goto err_vma;
		}

		/* Low priority request should be busywaiting now */
783
		if (i915_request_wait(lo, 0, 1) != -ETIME) {
784
			i915_request_put(lo);
785 786 787 788 789 790
			pr_err("%s: Busywaiting request did not!\n",
			       engine->name);
			err = -EIO;
			goto err_vma;
		}

791
		hi = igt_request_alloc(ctx_hi, engine);
792 793
		if (IS_ERR(hi)) {
			err = PTR_ERR(hi);
794
			i915_request_put(lo);
795 796 797 798 799 800 801
			goto err_vma;
		}

		cs = intel_ring_begin(hi, 4);
		if (IS_ERR(cs)) {
			err = PTR_ERR(cs);
			i915_request_add(hi);
802
			i915_request_put(lo);
803 804 805 806 807 808 809 810 811 812 813
			goto err_vma;
		}

		*cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
		*cs++ = i915_ggtt_offset(vma);
		*cs++ = 0;
		*cs++ = 0;

		intel_ring_advance(hi, cs);
		i915_request_add(hi);

814
		if (i915_request_wait(lo, 0, HZ / 5) < 0) {
815
			struct drm_printer p = drm_info_printer(gt->i915->drm.dev);
816 817 818 819 820 821 822

			pr_err("%s: Failed to preempt semaphore busywait!\n",
			       engine->name);

			intel_engine_dump(engine, &p, "%s\n", engine->name);
			GEM_TRACE_DUMP();

823
			i915_request_put(lo);
824
			intel_gt_set_wedged(gt);
825 826 827 828
			err = -EIO;
			goto err_vma;
		}
		GEM_BUG_ON(READ_ONCE(*map));
829
		i915_request_put(lo);
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850

		if (igt_live_test_end(&t)) {
			err = -EIO;
			goto err_vma;
		}
	}

	err = 0;
err_vma:
	i915_vma_unpin(vma);
err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
err_ctx_lo:
	kernel_context_close(ctx_lo);
err_ctx_hi:
	kernel_context_close(ctx_hi);
	return err;
}

851 852 853 854 855 856 857 858 859
static struct i915_request *
spinner_create_request(struct igt_spinner *spin,
		       struct i915_gem_context *ctx,
		       struct intel_engine_cs *engine,
		       u32 arb)
{
	struct intel_context *ce;
	struct i915_request *rq;

860
	ce = i915_gem_context_get_engine(ctx, engine->legacy_idx);
861 862 863 864 865 866 867 868
	if (IS_ERR(ce))
		return ERR_CAST(ce);

	rq = igt_spinner_create_request(spin, ce, arb);
	intel_context_put(ce);
	return rq;
}

869 870
static int live_preempt(void *arg)
{
871
	struct intel_gt *gt = arg;
872
	struct i915_gem_context *ctx_hi, *ctx_lo;
873
	struct igt_spinner spin_hi, spin_lo;
874 875 876 877
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = -ENOMEM;

878
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
879 880
		return 0;

881
	if (!(gt->i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
882 883
		pr_err("Logical preemption supported, but not exposed\n");

884
	if (igt_spinner_init(&spin_hi, gt))
885
		return -ENOMEM;
886

887
	if (igt_spinner_init(&spin_lo, gt))
888 889
		goto err_spin_hi;

890
	ctx_hi = kernel_context(gt->i915);
891 892
	if (!ctx_hi)
		goto err_spin_lo;
893 894
	ctx_hi->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MAX_USER_PRIORITY);
895

896
	ctx_lo = kernel_context(gt->i915);
897 898
	if (!ctx_lo)
		goto err_ctx_hi;
899 900
	ctx_lo->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MIN_USER_PRIORITY);
901

902
	for_each_engine(engine, gt, id) {
903
		struct igt_live_test t;
904 905
		struct i915_request *rq;

906 907 908
		if (!intel_engine_has_preemption(engine))
			continue;

909
		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name)) {
910 911 912 913
			err = -EIO;
			goto err_ctx_lo;
		}

914 915
		rq = spinner_create_request(&spin_lo, ctx_lo, engine,
					    MI_ARB_CHECK);
916 917 918 919 920 921
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
922
		if (!igt_wait_for_spinner(&spin_lo, rq)) {
923 924
			GEM_TRACE("lo spinner failed to start\n");
			GEM_TRACE_DUMP();
925
			intel_gt_set_wedged(gt);
926 927 928 929
			err = -EIO;
			goto err_ctx_lo;
		}

930 931
		rq = spinner_create_request(&spin_hi, ctx_hi, engine,
					    MI_ARB_CHECK);
932
		if (IS_ERR(rq)) {
933
			igt_spinner_end(&spin_lo);
934 935 936 937 938
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
939
		if (!igt_wait_for_spinner(&spin_hi, rq)) {
940 941
			GEM_TRACE("hi spinner failed to start\n");
			GEM_TRACE_DUMP();
942
			intel_gt_set_wedged(gt);
943 944 945 946
			err = -EIO;
			goto err_ctx_lo;
		}

947 948
		igt_spinner_end(&spin_hi);
		igt_spinner_end(&spin_lo);
949 950

		if (igt_live_test_end(&t)) {
951 952 953 954 955 956 957 958 959 960 961
			err = -EIO;
			goto err_ctx_lo;
		}
	}

	err = 0;
err_ctx_lo:
	kernel_context_close(ctx_lo);
err_ctx_hi:
	kernel_context_close(ctx_hi);
err_spin_lo:
962
	igt_spinner_fini(&spin_lo);
963
err_spin_hi:
964
	igt_spinner_fini(&spin_hi);
965 966 967 968 969
	return err;
}

static int live_late_preempt(void *arg)
{
970
	struct intel_gt *gt = arg;
971
	struct i915_gem_context *ctx_hi, *ctx_lo;
972
	struct igt_spinner spin_hi, spin_lo;
973
	struct intel_engine_cs *engine;
974
	struct i915_sched_attr attr = {};
975 976 977
	enum intel_engine_id id;
	int err = -ENOMEM;

978
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
979 980
		return 0;

981
	if (igt_spinner_init(&spin_hi, gt))
982
		return -ENOMEM;
983

984
	if (igt_spinner_init(&spin_lo, gt))
985 986
		goto err_spin_hi;

987
	ctx_hi = kernel_context(gt->i915);
988 989 990
	if (!ctx_hi)
		goto err_spin_lo;

991
	ctx_lo = kernel_context(gt->i915);
992 993 994
	if (!ctx_lo)
		goto err_ctx_hi;

995 996 997
	/* Make sure ctx_lo stays before ctx_hi until we trigger preemption. */
	ctx_lo->sched.priority = I915_USER_PRIORITY(1);

998
	for_each_engine(engine, gt, id) {
999
		struct igt_live_test t;
1000 1001
		struct i915_request *rq;

1002 1003 1004
		if (!intel_engine_has_preemption(engine))
			continue;

1005
		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name)) {
1006 1007 1008 1009
			err = -EIO;
			goto err_ctx_lo;
		}

1010 1011
		rq = spinner_create_request(&spin_lo, ctx_lo, engine,
					    MI_ARB_CHECK);
1012 1013 1014 1015 1016 1017
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
1018
		if (!igt_wait_for_spinner(&spin_lo, rq)) {
1019 1020 1021 1022
			pr_err("First context failed to start\n");
			goto err_wedged;
		}

1023 1024
		rq = spinner_create_request(&spin_hi, ctx_hi, engine,
					    MI_NOOP);
1025
		if (IS_ERR(rq)) {
1026
			igt_spinner_end(&spin_lo);
1027 1028 1029 1030 1031
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
1032
		if (igt_wait_for_spinner(&spin_hi, rq)) {
1033 1034 1035 1036
			pr_err("Second context overtook first?\n");
			goto err_wedged;
		}

1037
		attr.priority = I915_USER_PRIORITY(I915_PRIORITY_MAX);
1038
		engine->schedule(rq, &attr);
1039

1040
		if (!igt_wait_for_spinner(&spin_hi, rq)) {
1041 1042 1043 1044 1045
			pr_err("High priority context failed to preempt the low priority context\n");
			GEM_TRACE_DUMP();
			goto err_wedged;
		}

1046 1047
		igt_spinner_end(&spin_hi);
		igt_spinner_end(&spin_lo);
1048 1049

		if (igt_live_test_end(&t)) {
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
			err = -EIO;
			goto err_ctx_lo;
		}
	}

	err = 0;
err_ctx_lo:
	kernel_context_close(ctx_lo);
err_ctx_hi:
	kernel_context_close(ctx_hi);
err_spin_lo:
1061
	igt_spinner_fini(&spin_lo);
1062
err_spin_hi:
1063
	igt_spinner_fini(&spin_hi);
1064 1065 1066
	return err;

err_wedged:
1067 1068
	igt_spinner_end(&spin_hi);
	igt_spinner_end(&spin_lo);
1069
	intel_gt_set_wedged(gt);
1070 1071 1072 1073
	err = -EIO;
	goto err_ctx_lo;
}

1074 1075 1076 1077 1078
struct preempt_client {
	struct igt_spinner spin;
	struct i915_gem_context *ctx;
};

1079
static int preempt_client_init(struct intel_gt *gt, struct preempt_client *c)
1080
{
1081
	c->ctx = kernel_context(gt->i915);
1082 1083 1084
	if (!c->ctx)
		return -ENOMEM;

1085
	if (igt_spinner_init(&c->spin, gt))
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		goto err_ctx;

	return 0;

err_ctx:
	kernel_context_close(c->ctx);
	return -ENOMEM;
}

static void preempt_client_fini(struct preempt_client *c)
{
	igt_spinner_fini(&c->spin);
	kernel_context_close(c->ctx);
}

1101 1102
static int live_nopreempt(void *arg)
{
1103
	struct intel_gt *gt = arg;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	struct intel_engine_cs *engine;
	struct preempt_client a, b;
	enum intel_engine_id id;
	int err = -ENOMEM;

	/*
	 * Verify that we can disable preemption for an individual request
	 * that may be being observed and not want to be interrupted.
	 */

1114
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
1115 1116
		return 0;

1117
	if (preempt_client_init(gt, &a))
1118
		return -ENOMEM;
1119
	if (preempt_client_init(gt, &b))
1120 1121 1122
		goto err_client_a;
	b.ctx->sched.priority = I915_USER_PRIORITY(I915_PRIORITY_MAX);

1123
	for_each_engine(engine, gt, id) {
1124 1125 1126 1127 1128 1129 1130
		struct i915_request *rq_a, *rq_b;

		if (!intel_engine_has_preemption(engine))
			continue;

		engine->execlists.preempt_hang.count = 0;

1131 1132 1133
		rq_a = spinner_create_request(&a.spin,
					      a.ctx, engine,
					      MI_ARB_CHECK);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		if (IS_ERR(rq_a)) {
			err = PTR_ERR(rq_a);
			goto err_client_b;
		}

		/* Low priority client, but unpreemptable! */
		rq_a->flags |= I915_REQUEST_NOPREEMPT;

		i915_request_add(rq_a);
		if (!igt_wait_for_spinner(&a.spin, rq_a)) {
			pr_err("First client failed to start\n");
			goto err_wedged;
		}

1148 1149 1150
		rq_b = spinner_create_request(&b.spin,
					      b.ctx, engine,
					      MI_ARB_CHECK);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
		if (IS_ERR(rq_b)) {
			err = PTR_ERR(rq_b);
			goto err_client_b;
		}

		i915_request_add(rq_b);

		/* B is much more important than A! (But A is unpreemptable.) */
		GEM_BUG_ON(rq_prio(rq_b) <= rq_prio(rq_a));

		/* Wait long enough for preemption and timeslicing */
		if (igt_wait_for_spinner(&b.spin, rq_b)) {
			pr_err("Second client started too early!\n");
			goto err_wedged;
		}

		igt_spinner_end(&a.spin);

		if (!igt_wait_for_spinner(&b.spin, rq_b)) {
			pr_err("Second client failed to start\n");
			goto err_wedged;
		}

		igt_spinner_end(&b.spin);

		if (engine->execlists.preempt_hang.count) {
			pr_err("Preemption recorded x%d; should have been suppressed!\n",
			       engine->execlists.preempt_hang.count);
			err = -EINVAL;
			goto err_wedged;
		}

1183
		if (igt_flush_test(gt->i915))
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
			goto err_wedged;
	}

	err = 0;
err_client_b:
	preempt_client_fini(&b);
err_client_a:
	preempt_client_fini(&a);
	return err;

err_wedged:
	igt_spinner_end(&b.spin);
	igt_spinner_end(&a.spin);
1197
	intel_gt_set_wedged(gt);
1198 1199 1200 1201
	err = -EIO;
	goto err_client_b;
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
struct live_preempt_cancel {
	struct intel_engine_cs *engine;
	struct preempt_client a, b;
};

static int __cancel_active0(struct live_preempt_cancel *arg)
{
	struct i915_request *rq;
	struct igt_live_test t;
	int err;

	/* Preempt cancel of ELSP0 */
	GEM_TRACE("%s(%s)\n", __func__, arg->engine->name);
	if (igt_live_test_begin(&t, arg->engine->i915,
				__func__, arg->engine->name))
		return -EIO;

	rq = spinner_create_request(&arg->a.spin,
				    arg->a.ctx, arg->engine,
				    MI_ARB_CHECK);
	if (IS_ERR(rq))
		return PTR_ERR(rq);

1225
	clear_bit(CONTEXT_BANNED, &rq->context->flags);
1226 1227 1228 1229 1230 1231 1232
	i915_request_get(rq);
	i915_request_add(rq);
	if (!igt_wait_for_spinner(&arg->a.spin, rq)) {
		err = -EIO;
		goto out;
	}

1233
	intel_context_set_banned(rq->context);
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	err = intel_engine_pulse(arg->engine);
	if (err)
		goto out;

	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
		err = -EIO;
		goto out;
	}

	if (rq->fence.error != -EIO) {
		pr_err("Cancelled inflight0 request did not report -EIO\n");
		err = -EINVAL;
		goto out;
	}

out:
	i915_request_put(rq);
	if (igt_live_test_end(&t))
		err = -EIO;
	return err;
}

static int __cancel_active1(struct live_preempt_cancel *arg)
{
	struct i915_request *rq[2] = {};
	struct igt_live_test t;
	int err;

	/* Preempt cancel of ELSP1 */
	GEM_TRACE("%s(%s)\n", __func__, arg->engine->name);
	if (igt_live_test_begin(&t, arg->engine->i915,
				__func__, arg->engine->name))
		return -EIO;

	rq[0] = spinner_create_request(&arg->a.spin,
				       arg->a.ctx, arg->engine,
				       MI_NOOP); /* no preemption */
	if (IS_ERR(rq[0]))
		return PTR_ERR(rq[0]);

1274
	clear_bit(CONTEXT_BANNED, &rq[0]->context->flags);
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	i915_request_get(rq[0]);
	i915_request_add(rq[0]);
	if (!igt_wait_for_spinner(&arg->a.spin, rq[0])) {
		err = -EIO;
		goto out;
	}

	rq[1] = spinner_create_request(&arg->b.spin,
				       arg->b.ctx, arg->engine,
				       MI_ARB_CHECK);
	if (IS_ERR(rq[1])) {
		err = PTR_ERR(rq[1]);
		goto out;
	}

1290
	clear_bit(CONTEXT_BANNED, &rq[1]->context->flags);
1291 1292 1293 1294 1295 1296
	i915_request_get(rq[1]);
	err = i915_request_await_dma_fence(rq[1], &rq[0]->fence);
	i915_request_add(rq[1]);
	if (err)
		goto out;

1297
	intel_context_set_banned(rq[1]->context);
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	err = intel_engine_pulse(arg->engine);
	if (err)
		goto out;

	igt_spinner_end(&arg->a.spin);
	if (i915_request_wait(rq[1], 0, HZ / 5) < 0) {
		err = -EIO;
		goto out;
	}

	if (rq[0]->fence.error != 0) {
		pr_err("Normal inflight0 request did not complete\n");
		err = -EINVAL;
		goto out;
	}

	if (rq[1]->fence.error != -EIO) {
		pr_err("Cancelled inflight1 request did not report -EIO\n");
		err = -EINVAL;
		goto out;
	}

out:
	i915_request_put(rq[1]);
	i915_request_put(rq[0]);
	if (igt_live_test_end(&t))
		err = -EIO;
	return err;
}

static int __cancel_queued(struct live_preempt_cancel *arg)
{
	struct i915_request *rq[3] = {};
	struct igt_live_test t;
	int err;

	/* Full ELSP and one in the wings */
	GEM_TRACE("%s(%s)\n", __func__, arg->engine->name);
	if (igt_live_test_begin(&t, arg->engine->i915,
				__func__, arg->engine->name))
		return -EIO;

	rq[0] = spinner_create_request(&arg->a.spin,
				       arg->a.ctx, arg->engine,
				       MI_ARB_CHECK);
	if (IS_ERR(rq[0]))
		return PTR_ERR(rq[0]);

1346
	clear_bit(CONTEXT_BANNED, &rq[0]->context->flags);
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	i915_request_get(rq[0]);
	i915_request_add(rq[0]);
	if (!igt_wait_for_spinner(&arg->a.spin, rq[0])) {
		err = -EIO;
		goto out;
	}

	rq[1] = igt_request_alloc(arg->b.ctx, arg->engine);
	if (IS_ERR(rq[1])) {
		err = PTR_ERR(rq[1]);
		goto out;
	}

1360
	clear_bit(CONTEXT_BANNED, &rq[1]->context->flags);
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
	i915_request_get(rq[1]);
	err = i915_request_await_dma_fence(rq[1], &rq[0]->fence);
	i915_request_add(rq[1]);
	if (err)
		goto out;

	rq[2] = spinner_create_request(&arg->b.spin,
				       arg->a.ctx, arg->engine,
				       MI_ARB_CHECK);
	if (IS_ERR(rq[2])) {
		err = PTR_ERR(rq[2]);
		goto out;
	}

	i915_request_get(rq[2]);
	err = i915_request_await_dma_fence(rq[2], &rq[1]->fence);
	i915_request_add(rq[2]);
	if (err)
		goto out;

1381
	intel_context_set_banned(rq[2]->context);
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	err = intel_engine_pulse(arg->engine);
	if (err)
		goto out;

	if (i915_request_wait(rq[2], 0, HZ / 5) < 0) {
		err = -EIO;
		goto out;
	}

	if (rq[0]->fence.error != -EIO) {
		pr_err("Cancelled inflight0 request did not report -EIO\n");
		err = -EINVAL;
		goto out;
	}

	if (rq[1]->fence.error != 0) {
		pr_err("Normal inflight1 request did not complete\n");
		err = -EINVAL;
		goto out;
	}

	if (rq[2]->fence.error != -EIO) {
		pr_err("Cancelled queued request did not report -EIO\n");
		err = -EINVAL;
		goto out;
	}

out:
	i915_request_put(rq[2]);
	i915_request_put(rq[1]);
	i915_request_put(rq[0]);
	if (igt_live_test_end(&t))
		err = -EIO;
	return err;
}

static int __cancel_hostile(struct live_preempt_cancel *arg)
{
	struct i915_request *rq;
	int err;

	/* Preempt cancel non-preemptible spinner in ELSP0 */
1424
	if (!IS_ACTIVE(CONFIG_DRM_I915_PREEMPT_TIMEOUT))
1425 1426 1427 1428 1429 1430 1431 1432 1433
		return 0;

	GEM_TRACE("%s(%s)\n", __func__, arg->engine->name);
	rq = spinner_create_request(&arg->a.spin,
				    arg->a.ctx, arg->engine,
				    MI_NOOP); /* preemption disabled */
	if (IS_ERR(rq))
		return PTR_ERR(rq);

1434
	clear_bit(CONTEXT_BANNED, &rq->context->flags);
1435 1436 1437 1438 1439 1440 1441
	i915_request_get(rq);
	i915_request_add(rq);
	if (!igt_wait_for_spinner(&arg->a.spin, rq)) {
		err = -EIO;
		goto out;
	}

1442
	intel_context_set_banned(rq->context);
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	err = intel_engine_pulse(arg->engine); /* force reset */
	if (err)
		goto out;

	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
		err = -EIO;
		goto out;
	}

	if (rq->fence.error != -EIO) {
		pr_err("Cancelled inflight0 request did not report -EIO\n");
		err = -EINVAL;
		goto out;
	}

out:
	i915_request_put(rq);
	if (igt_flush_test(arg->engine->i915))
		err = -EIO;
	return err;
}

static int live_preempt_cancel(void *arg)
{
	struct intel_gt *gt = arg;
	struct live_preempt_cancel data;
	enum intel_engine_id id;
	int err = -ENOMEM;

	/*
	 * To cancel an inflight context, we need to first remove it from the
	 * GPU. That sounds like preemption! Plus a little bit of bookkeeping.
	 */

	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
		return 0;

	if (preempt_client_init(gt, &data.a))
		return -ENOMEM;
	if (preempt_client_init(gt, &data.b))
		goto err_client_a;

	for_each_engine(data.engine, gt, id) {
		if (!intel_engine_has_preemption(data.engine))
			continue;

		err = __cancel_active0(&data);
		if (err)
			goto err_wedged;

		err = __cancel_active1(&data);
		if (err)
			goto err_wedged;

		err = __cancel_queued(&data);
		if (err)
			goto err_wedged;

		err = __cancel_hostile(&data);
		if (err)
			goto err_wedged;
	}

	err = 0;
err_client_b:
	preempt_client_fini(&data.b);
err_client_a:
	preempt_client_fini(&data.a);
	return err;

err_wedged:
	GEM_TRACE_DUMP();
	igt_spinner_end(&data.b.spin);
	igt_spinner_end(&data.a.spin);
	intel_gt_set_wedged(gt);
	goto err_client_b;
}

1521 1522
static int live_suppress_self_preempt(void *arg)
{
1523
	struct intel_gt *gt = arg;
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	struct intel_engine_cs *engine;
	struct i915_sched_attr attr = {
		.priority = I915_USER_PRIORITY(I915_PRIORITY_MAX)
	};
	struct preempt_client a, b;
	enum intel_engine_id id;
	int err = -ENOMEM;

	/*
	 * Verify that if a preemption request does not cause a change in
	 * the current execution order, the preempt-to-idle injection is
	 * skipped and that we do not accidentally apply it after the CS
	 * completion event.
	 */

1539
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
1540 1541
		return 0;

1542
	if (USES_GUC_SUBMISSION(gt->i915))
1543 1544
		return 0; /* presume black blox */

1545
	if (intel_vgpu_active(gt->i915))
1546 1547
		return 0; /* GVT forces single port & request submission */

1548
	if (preempt_client_init(gt, &a))
1549
		return -ENOMEM;
1550
	if (preempt_client_init(gt, &b))
1551 1552
		goto err_client_a;

1553
	for_each_engine(engine, gt, id) {
1554 1555 1556
		struct i915_request *rq_a, *rq_b;
		int depth;

1557 1558 1559
		if (!intel_engine_has_preemption(engine))
			continue;

1560
		if (igt_flush_test(gt->i915))
1561 1562 1563
			goto err_wedged;

		intel_engine_pm_get(engine);
1564 1565
		engine->execlists.preempt_hang.count = 0;

1566 1567 1568
		rq_a = spinner_create_request(&a.spin,
					      a.ctx, engine,
					      MI_NOOP);
1569 1570
		if (IS_ERR(rq_a)) {
			err = PTR_ERR(rq_a);
1571
			intel_engine_pm_put(engine);
1572 1573 1574 1575 1576 1577
			goto err_client_b;
		}

		i915_request_add(rq_a);
		if (!igt_wait_for_spinner(&a.spin, rq_a)) {
			pr_err("First client failed to start\n");
1578
			intel_engine_pm_put(engine);
1579 1580 1581
			goto err_wedged;
		}

1582 1583
		/* Keep postponing the timer to avoid premature slicing */
		mod_timer(&engine->execlists.timer, jiffies + HZ);
1584
		for (depth = 0; depth < 8; depth++) {
1585 1586 1587
			rq_b = spinner_create_request(&b.spin,
						      b.ctx, engine,
						      MI_NOOP);
1588 1589
			if (IS_ERR(rq_b)) {
				err = PTR_ERR(rq_b);
1590
				intel_engine_pm_put(engine);
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
				goto err_client_b;
			}
			i915_request_add(rq_b);

			GEM_BUG_ON(i915_request_completed(rq_a));
			engine->schedule(rq_a, &attr);
			igt_spinner_end(&a.spin);

			if (!igt_wait_for_spinner(&b.spin, rq_b)) {
				pr_err("Second client failed to start\n");
1601
				intel_engine_pm_put(engine);
1602 1603 1604 1605 1606 1607 1608 1609 1610
				goto err_wedged;
			}

			swap(a, b);
			rq_a = rq_b;
		}
		igt_spinner_end(&a.spin);

		if (engine->execlists.preempt_hang.count) {
1611 1612
			pr_err("Preemption on %s recorded x%d, depth %d; should have been suppressed!\n",
			       engine->name,
1613 1614
			       engine->execlists.preempt_hang.count,
			       depth);
1615
			intel_engine_pm_put(engine);
1616 1617 1618 1619
			err = -EINVAL;
			goto err_client_b;
		}

1620
		intel_engine_pm_put(engine);
1621
		if (igt_flush_test(gt->i915))
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
			goto err_wedged;
	}

	err = 0;
err_client_b:
	preempt_client_fini(&b);
err_client_a:
	preempt_client_fini(&a);
	return err;

err_wedged:
	igt_spinner_end(&b.spin);
	igt_spinner_end(&a.spin);
1635
	intel_gt_set_wedged(gt);
1636 1637 1638 1639
	err = -EIO;
	goto err_client_b;
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static int __i915_sw_fence_call
dummy_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
{
	return NOTIFY_DONE;
}

static struct i915_request *dummy_request(struct intel_engine_cs *engine)
{
	struct i915_request *rq;

	rq = kzalloc(sizeof(*rq), GFP_KERNEL);
	if (!rq)
		return NULL;

	rq->engine = engine;

1656 1657 1658 1659 1660
	spin_lock_init(&rq->lock);
	INIT_LIST_HEAD(&rq->fence.cb_list);
	rq->fence.lock = &rq->lock;
	rq->fence.ops = &i915_fence_ops;

1661 1662 1663 1664 1665 1666 1667 1668 1669
	i915_sched_node_init(&rq->sched);

	/* mark this request as permanently incomplete */
	rq->fence.seqno = 1;
	BUILD_BUG_ON(sizeof(rq->fence.seqno) != 8); /* upper 32b == 0 */
	rq->hwsp_seqno = (u32 *)&rq->fence.seqno + 1;
	GEM_BUG_ON(i915_request_completed(rq));

	i915_sw_fence_init(&rq->submit, dummy_notify);
1670
	set_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags);
1671

1672 1673 1674 1675
	spin_lock_init(&rq->lock);
	rq->fence.lock = &rq->lock;
	INIT_LIST_HEAD(&rq->fence.cb_list);

1676 1677 1678 1679 1680
	return rq;
}

static void dummy_request_free(struct i915_request *dummy)
{
1681 1682 1683
	/* We have to fake the CS interrupt to kick the next request */
	i915_sw_fence_commit(&dummy->submit);

1684
	i915_request_mark_complete(dummy);
1685 1686
	dma_fence_signal(&dummy->fence);

1687 1688 1689 1690 1691 1692 1693 1694
	i915_sched_node_fini(&dummy->sched);
	i915_sw_fence_fini(&dummy->submit);

	dma_fence_free(&dummy->fence);
}

static int live_suppress_wait_preempt(void *arg)
{
1695
	struct intel_gt *gt = arg;
1696
	struct preempt_client client[4];
1697
	struct i915_request *rq[ARRAY_SIZE(client)] = {};
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = -ENOMEM;
	int i;

	/*
	 * Waiters are given a little priority nudge, but not enough
	 * to actually cause any preemption. Double check that we do
	 * not needlessly generate preempt-to-idle cycles.
	 */

1709
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
1710 1711
		return 0;

1712
	if (preempt_client_init(gt, &client[0])) /* ELSP[0] */
1713
		return -ENOMEM;
1714
	if (preempt_client_init(gt, &client[1])) /* ELSP[1] */
1715
		goto err_client_0;
1716
	if (preempt_client_init(gt, &client[2])) /* head of queue */
1717
		goto err_client_1;
1718
	if (preempt_client_init(gt, &client[3])) /* bystander */
1719 1720
		goto err_client_2;

1721
	for_each_engine(engine, gt, id) {
1722 1723
		int depth;

1724 1725 1726
		if (!intel_engine_has_preemption(engine))
			continue;

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
		if (!engine->emit_init_breadcrumb)
			continue;

		for (depth = 0; depth < ARRAY_SIZE(client); depth++) {
			struct i915_request *dummy;

			engine->execlists.preempt_hang.count = 0;

			dummy = dummy_request(engine);
			if (!dummy)
				goto err_client_3;

			for (i = 0; i < ARRAY_SIZE(client); i++) {
1740 1741 1742 1743 1744 1745 1746
				struct i915_request *this;

				this = spinner_create_request(&client[i].spin,
							      client[i].ctx, engine,
							      MI_NOOP);
				if (IS_ERR(this)) {
					err = PTR_ERR(this);
1747 1748 1749 1750
					goto err_wedged;
				}

				/* Disable NEWCLIENT promotion */
1751
				__i915_active_fence_set(&i915_request_timeline(this)->last_request,
1752
							&dummy->fence);
1753 1754 1755

				rq[i] = i915_request_get(this);
				i915_request_add(this);
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
			}

			dummy_request_free(dummy);

			GEM_BUG_ON(i915_request_completed(rq[0]));
			if (!igt_wait_for_spinner(&client[0].spin, rq[0])) {
				pr_err("%s: First client failed to start\n",
				       engine->name);
				goto err_wedged;
			}
			GEM_BUG_ON(!i915_request_started(rq[0]));

			if (i915_request_wait(rq[depth],
					      I915_WAIT_PRIORITY,
					      1) != -ETIME) {
				pr_err("%s: Waiter depth:%d completed!\n",
				       engine->name, depth);
				goto err_wedged;
			}

1776
			for (i = 0; i < ARRAY_SIZE(client); i++) {
1777
				igt_spinner_end(&client[i].spin);
1778 1779 1780
				i915_request_put(rq[i]);
				rq[i] = NULL;
			}
1781

1782
			if (igt_flush_test(gt->i915))
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
				goto err_wedged;

			if (engine->execlists.preempt_hang.count) {
				pr_err("%s: Preemption recorded x%d, depth %d; should have been suppressed!\n",
				       engine->name,
				       engine->execlists.preempt_hang.count,
				       depth);
				err = -EINVAL;
				goto err_client_3;
			}
		}
	}

	err = 0;
err_client_3:
	preempt_client_fini(&client[3]);
err_client_2:
	preempt_client_fini(&client[2]);
err_client_1:
	preempt_client_fini(&client[1]);
err_client_0:
	preempt_client_fini(&client[0]);
	return err;

err_wedged:
1808
	for (i = 0; i < ARRAY_SIZE(client); i++) {
1809
		igt_spinner_end(&client[i].spin);
1810 1811
		i915_request_put(rq[i]);
	}
1812
	intel_gt_set_wedged(gt);
1813 1814 1815 1816
	err = -EIO;
	goto err_client_3;
}

1817 1818
static int live_chain_preempt(void *arg)
{
1819
	struct intel_gt *gt = arg;
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
	struct intel_engine_cs *engine;
	struct preempt_client hi, lo;
	enum intel_engine_id id;
	int err = -ENOMEM;

	/*
	 * Build a chain AB...BA between two contexts (A, B) and request
	 * preemption of the last request. It should then complete before
	 * the previously submitted spinner in B.
	 */

1831
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
1832 1833
		return 0;

1834
	if (preempt_client_init(gt, &hi))
1835
		return -ENOMEM;
1836

1837
	if (preempt_client_init(gt, &lo))
1838 1839
		goto err_client_hi;

1840
	for_each_engine(engine, gt, id) {
1841 1842 1843
		struct i915_sched_attr attr = {
			.priority = I915_USER_PRIORITY(I915_PRIORITY_MAX),
		};
1844
		struct igt_live_test t;
1845 1846
		struct i915_request *rq;
		int ring_size, count, i;
1847

1848 1849 1850
		if (!intel_engine_has_preemption(engine))
			continue;

1851 1852 1853
		rq = spinner_create_request(&lo.spin,
					    lo.ctx, engine,
					    MI_ARB_CHECK);
1854 1855
		if (IS_ERR(rq))
			goto err_wedged;
1856 1857

		i915_request_get(rq);
1858 1859 1860 1861 1862 1863 1864 1865
		i915_request_add(rq);

		ring_size = rq->wa_tail - rq->head;
		if (ring_size < 0)
			ring_size += rq->ring->size;
		ring_size = rq->ring->size / ring_size;
		pr_debug("%s(%s): Using maximum of %d requests\n",
			 __func__, engine->name, ring_size);
1866

1867
		igt_spinner_end(&lo.spin);
1868
		if (i915_request_wait(rq, 0, HZ / 2) < 0) {
1869
			pr_err("Timed out waiting to flush %s\n", engine->name);
1870
			i915_request_put(rq);
1871 1872
			goto err_wedged;
		}
1873
		i915_request_put(rq);
1874

1875
		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name)) {
1876 1877 1878 1879
			err = -EIO;
			goto err_wedged;
		}

1880
		for_each_prime_number_from(count, 1, ring_size) {
1881 1882 1883
			rq = spinner_create_request(&hi.spin,
						    hi.ctx, engine,
						    MI_ARB_CHECK);
1884 1885 1886 1887 1888 1889
			if (IS_ERR(rq))
				goto err_wedged;
			i915_request_add(rq);
			if (!igt_wait_for_spinner(&hi.spin, rq))
				goto err_wedged;

1890 1891 1892
			rq = spinner_create_request(&lo.spin,
						    lo.ctx, engine,
						    MI_ARB_CHECK);
1893 1894 1895 1896 1897
			if (IS_ERR(rq))
				goto err_wedged;
			i915_request_add(rq);

			for (i = 0; i < count; i++) {
1898
				rq = igt_request_alloc(lo.ctx, engine);
1899 1900 1901 1902 1903
				if (IS_ERR(rq))
					goto err_wedged;
				i915_request_add(rq);
			}

1904
			rq = igt_request_alloc(hi.ctx, engine);
1905 1906
			if (IS_ERR(rq))
				goto err_wedged;
1907 1908

			i915_request_get(rq);
1909 1910 1911 1912
			i915_request_add(rq);
			engine->schedule(rq, &attr);

			igt_spinner_end(&hi.spin);
1913
			if (i915_request_wait(rq, 0, HZ / 5) < 0) {
1914
				struct drm_printer p =
1915
					drm_info_printer(gt->i915->drm.dev);
1916 1917 1918 1919 1920

				pr_err("Failed to preempt over chain of %d\n",
				       count);
				intel_engine_dump(engine, &p,
						  "%s\n", engine->name);
1921
				i915_request_put(rq);
1922 1923 1924
				goto err_wedged;
			}
			igt_spinner_end(&lo.spin);
1925
			i915_request_put(rq);
1926

1927
			rq = igt_request_alloc(lo.ctx, engine);
1928 1929
			if (IS_ERR(rq))
				goto err_wedged;
1930 1931

			i915_request_get(rq);
1932
			i915_request_add(rq);
1933

1934
			if (i915_request_wait(rq, 0, HZ / 5) < 0) {
1935
				struct drm_printer p =
1936
					drm_info_printer(gt->i915->drm.dev);
1937 1938 1939 1940 1941

				pr_err("Failed to flush low priority chain of %d requests\n",
				       count);
				intel_engine_dump(engine, &p,
						  "%s\n", engine->name);
1942 1943

				i915_request_put(rq);
1944 1945
				goto err_wedged;
			}
1946
			i915_request_put(rq);
1947
		}
1948 1949 1950 1951 1952

		if (igt_live_test_end(&t)) {
			err = -EIO;
			goto err_wedged;
		}
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
	}

	err = 0;
err_client_lo:
	preempt_client_fini(&lo);
err_client_hi:
	preempt_client_fini(&hi);
	return err;

err_wedged:
	igt_spinner_end(&hi.spin);
	igt_spinner_end(&lo.spin);
1965
	intel_gt_set_wedged(gt);
1966 1967 1968 1969
	err = -EIO;
	goto err_client_lo;
}

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
static int create_gang(struct intel_engine_cs *engine,
		       struct i915_request **prev)
{
	struct drm_i915_gem_object *obj;
	struct intel_context *ce;
	struct i915_request *rq;
	struct i915_vma *vma;
	u32 *cs;
	int err;

1980
	ce = intel_context_create(engine);
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	if (IS_ERR(ce))
		return PTR_ERR(ce);

	obj = i915_gem_object_create_internal(engine->i915, 4096);
	if (IS_ERR(obj)) {
		err = PTR_ERR(obj);
		goto err_ce;
	}

	vma = i915_vma_instance(obj, ce->vm, NULL);
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}

	err = i915_vma_pin(vma, 0, 0, PIN_USER);
	if (err)
		goto err_obj;

	cs = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(cs))
		goto err_obj;

	/* Semaphore target: spin until zero */
	*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;

	*cs++ = MI_SEMAPHORE_WAIT |
		MI_SEMAPHORE_POLL |
		MI_SEMAPHORE_SAD_EQ_SDD;
	*cs++ = 0;
	*cs++ = lower_32_bits(vma->node.start);
	*cs++ = upper_32_bits(vma->node.start);

	if (*prev) {
		u64 offset = (*prev)->batch->node.start;

		/* Terminate the spinner in the next lower priority batch. */
		*cs++ = MI_STORE_DWORD_IMM_GEN4;
		*cs++ = lower_32_bits(offset);
		*cs++ = upper_32_bits(offset);
		*cs++ = 0;
	}

	*cs++ = MI_BATCH_BUFFER_END;
	i915_gem_object_flush_map(obj);
	i915_gem_object_unpin_map(obj);

	rq = intel_context_create_request(ce);
	if (IS_ERR(rq))
		goto err_obj;

	rq->batch = vma;
	i915_request_get(rq);

	i915_vma_lock(vma);
	err = i915_request_await_object(rq, vma->obj, false);
	if (!err)
		err = i915_vma_move_to_active(vma, rq, 0);
	if (!err)
		err = rq->engine->emit_bb_start(rq,
						vma->node.start,
						PAGE_SIZE, 0);
	i915_vma_unlock(vma);
	i915_request_add(rq);
	if (err)
		goto err_rq;

	i915_gem_object_put(obj);
	intel_context_put(ce);

	rq->client_link.next = &(*prev)->client_link;
	*prev = rq;
	return 0;

err_rq:
	i915_request_put(rq);
err_obj:
	i915_gem_object_put(obj);
err_ce:
	intel_context_put(ce);
	return err;
}

static int live_preempt_gang(void *arg)
{
	struct intel_gt *gt = arg;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
		return 0;

	/*
	 * Build as long a chain of preempters as we can, with each
	 * request higher priority than the last. Once we are ready, we release
	 * the last batch which then precolates down the chain, each releasing
	 * the next oldest in turn. The intent is to simply push as hard as we
	 * can with the number of preemptions, trying to exceed narrow HW
	 * limits. At a minimum, we insist that we can sort all the user
	 * high priority levels into execution order.
	 */

	for_each_engine(engine, gt, id) {
		struct i915_request *rq = NULL;
		struct igt_live_test t;
		IGT_TIMEOUT(end_time);
		int prio = 0;
		int err = 0;
		u32 *cs;

		if (!intel_engine_has_preemption(engine))
			continue;

		if (igt_live_test_begin(&t, gt->i915, __func__, engine->name))
			return -EIO;

		do {
			struct i915_sched_attr attr = {
				.priority = I915_USER_PRIORITY(prio++),
			};

			err = create_gang(engine, &rq);
			if (err)
				break;

			/* Submit each spinner at increasing priority */
			engine->schedule(rq, &attr);

			if (prio <= I915_PRIORITY_MAX)
				continue;

			if (prio > (INT_MAX >> I915_USER_PRIORITY_SHIFT))
				break;

			if (__igt_timeout(end_time, NULL))
				break;
		} while (1);
		pr_debug("%s: Preempt chain of %d requests\n",
			 engine->name, prio);

		/*
		 * Such that the last spinner is the highest priority and
		 * should execute first. When that spinner completes,
		 * it will terminate the next lowest spinner until there
		 * are no more spinners and the gang is complete.
		 */
		cs = i915_gem_object_pin_map(rq->batch->obj, I915_MAP_WC);
		if (!IS_ERR(cs)) {
			*cs = 0;
			i915_gem_object_unpin_map(rq->batch->obj);
		} else {
			err = PTR_ERR(cs);
			intel_gt_set_wedged(gt);
		}

		while (rq) { /* wait for each rq from highest to lowest prio */
			struct i915_request *n =
				list_next_entry(rq, client_link);

			if (err == 0 && i915_request_wait(rq, 0, HZ / 5) < 0) {
				struct drm_printer p =
					drm_info_printer(engine->i915->drm.dev);

				pr_err("Failed to flush chain of %d requests, at %d\n",
				       prio, rq_prio(rq) >> I915_USER_PRIORITY_SHIFT);
				intel_engine_dump(engine, &p,
						  "%s\n", engine->name);

				err = -ETIME;
			}

			i915_request_put(rq);
			rq = n;
		}

		if (igt_live_test_end(&t))
			err = -EIO;
		if (err)
			return err;
	}

	return 0;
}

2165 2166
static int live_preempt_hang(void *arg)
{
2167
	struct intel_gt *gt = arg;
2168
	struct i915_gem_context *ctx_hi, *ctx_lo;
2169
	struct igt_spinner spin_hi, spin_lo;
2170 2171 2172 2173
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = -ENOMEM;

2174
	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
2175 2176
		return 0;

2177
	if (!intel_has_reset_engine(gt))
2178 2179
		return 0;

2180
	if (igt_spinner_init(&spin_hi, gt))
2181
		return -ENOMEM;
2182

2183
	if (igt_spinner_init(&spin_lo, gt))
2184 2185
		goto err_spin_hi;

2186
	ctx_hi = kernel_context(gt->i915);
2187 2188
	if (!ctx_hi)
		goto err_spin_lo;
2189 2190
	ctx_hi->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MAX_USER_PRIORITY);
2191

2192
	ctx_lo = kernel_context(gt->i915);
2193 2194
	if (!ctx_lo)
		goto err_ctx_hi;
2195 2196
	ctx_lo->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MIN_USER_PRIORITY);
2197

2198
	for_each_engine(engine, gt, id) {
2199 2200 2201 2202 2203
		struct i915_request *rq;

		if (!intel_engine_has_preemption(engine))
			continue;

2204 2205
		rq = spinner_create_request(&spin_lo, ctx_lo, engine,
					    MI_ARB_CHECK);
2206 2207 2208 2209 2210 2211
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
2212
		if (!igt_wait_for_spinner(&spin_lo, rq)) {
2213 2214
			GEM_TRACE("lo spinner failed to start\n");
			GEM_TRACE_DUMP();
2215
			intel_gt_set_wedged(gt);
2216 2217 2218 2219
			err = -EIO;
			goto err_ctx_lo;
		}

2220 2221
		rq = spinner_create_request(&spin_hi, ctx_hi, engine,
					    MI_ARB_CHECK);
2222
		if (IS_ERR(rq)) {
2223
			igt_spinner_end(&spin_lo);
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		init_completion(&engine->execlists.preempt_hang.completion);
		engine->execlists.preempt_hang.inject_hang = true;

		i915_request_add(rq);

		if (!wait_for_completion_timeout(&engine->execlists.preempt_hang.completion,
						 HZ / 10)) {
			pr_err("Preemption did not occur within timeout!");
			GEM_TRACE_DUMP();
2237
			intel_gt_set_wedged(gt);
2238 2239 2240 2241
			err = -EIO;
			goto err_ctx_lo;
		}

2242
		set_bit(I915_RESET_ENGINE + id, &gt->reset.flags);
2243
		intel_engine_reset(engine, NULL);
2244
		clear_bit(I915_RESET_ENGINE + id, &gt->reset.flags);
2245 2246 2247

		engine->execlists.preempt_hang.inject_hang = false;

2248
		if (!igt_wait_for_spinner(&spin_hi, rq)) {
2249 2250
			GEM_TRACE("hi spinner failed to start\n");
			GEM_TRACE_DUMP();
2251
			intel_gt_set_wedged(gt);
2252 2253 2254 2255
			err = -EIO;
			goto err_ctx_lo;
		}

2256 2257
		igt_spinner_end(&spin_hi);
		igt_spinner_end(&spin_lo);
2258
		if (igt_flush_test(gt->i915)) {
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
			err = -EIO;
			goto err_ctx_lo;
		}
	}

	err = 0;
err_ctx_lo:
	kernel_context_close(ctx_lo);
err_ctx_hi:
	kernel_context_close(ctx_hi);
err_spin_lo:
2270
	igt_spinner_fini(&spin_lo);
2271
err_spin_hi:
2272
	igt_spinner_fini(&spin_hi);
2273 2274 2275
	return err;
}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
static int live_preempt_timeout(void *arg)
{
	struct intel_gt *gt = arg;
	struct i915_gem_context *ctx_hi, *ctx_lo;
	struct igt_spinner spin_lo;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = -ENOMEM;

	/*
	 * Check that we force preemption to occur by cancelling the previous
	 * context if it refuses to yield the GPU.
	 */
2289
	if (!IS_ACTIVE(CONFIG_DRM_I915_PREEMPT_TIMEOUT))
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
		return 0;

	if (!HAS_LOGICAL_RING_PREEMPTION(gt->i915))
		return 0;

	if (!intel_has_reset_engine(gt))
		return 0;

	if (igt_spinner_init(&spin_lo, gt))
		return -ENOMEM;

	ctx_hi = kernel_context(gt->i915);
	if (!ctx_hi)
		goto err_spin_lo;
	ctx_hi->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MAX_USER_PRIORITY);

	ctx_lo = kernel_context(gt->i915);
	if (!ctx_lo)
		goto err_ctx_hi;
	ctx_lo->sched.priority =
		I915_USER_PRIORITY(I915_CONTEXT_MIN_USER_PRIORITY);

	for_each_engine(engine, gt, id) {
		unsigned long saved_timeout;
		struct i915_request *rq;

		if (!intel_engine_has_preemption(engine))
			continue;

		rq = spinner_create_request(&spin_lo, ctx_lo, engine,
					    MI_NOOP); /* preemption disabled */
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		i915_request_add(rq);
		if (!igt_wait_for_spinner(&spin_lo, rq)) {
			intel_gt_set_wedged(gt);
			err = -EIO;
			goto err_ctx_lo;
		}

		rq = igt_request_alloc(ctx_hi, engine);
		if (IS_ERR(rq)) {
			igt_spinner_end(&spin_lo);
			err = PTR_ERR(rq);
			goto err_ctx_lo;
		}

		/* Flush the previous CS ack before changing timeouts */
		while (READ_ONCE(engine->execlists.pending[0]))
			cpu_relax();

		saved_timeout = engine->props.preempt_timeout_ms;
		engine->props.preempt_timeout_ms = 1; /* in ms, -> 1 jiffie */

		i915_request_get(rq);
		i915_request_add(rq);

		intel_engine_flush_submission(engine);
		engine->props.preempt_timeout_ms = saved_timeout;

		if (i915_request_wait(rq, 0, HZ / 10) < 0) {
			intel_gt_set_wedged(gt);
			i915_request_put(rq);
			err = -ETIME;
			goto err_ctx_lo;
		}

		igt_spinner_end(&spin_lo);
		i915_request_put(rq);
	}

	err = 0;
err_ctx_lo:
	kernel_context_close(ctx_lo);
err_ctx_hi:
	kernel_context_close(ctx_hi);
err_spin_lo:
	igt_spinner_fini(&spin_lo);
	return err;
}

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
static int random_range(struct rnd_state *rnd, int min, int max)
{
	return i915_prandom_u32_max_state(max - min, rnd) + min;
}

static int random_priority(struct rnd_state *rnd)
{
	return random_range(rnd, I915_PRIORITY_MIN, I915_PRIORITY_MAX);
}

struct preempt_smoke {
2386
	struct intel_gt *gt;
2387
	struct i915_gem_context **contexts;
2388
	struct intel_engine_cs *engine;
2389
	struct drm_i915_gem_object *batch;
2390 2391
	unsigned int ncontext;
	struct rnd_state prng;
2392
	unsigned long count;
2393 2394 2395 2396 2397 2398 2399 2400
};

static struct i915_gem_context *smoke_context(struct preempt_smoke *smoke)
{
	return smoke->contexts[i915_prandom_u32_max_state(smoke->ncontext,
							  &smoke->prng)];
}

2401 2402 2403 2404 2405 2406 2407 2408 2409
static int smoke_submit(struct preempt_smoke *smoke,
			struct i915_gem_context *ctx, int prio,
			struct drm_i915_gem_object *batch)
{
	struct i915_request *rq;
	struct i915_vma *vma = NULL;
	int err = 0;

	if (batch) {
2410 2411 2412 2413 2414
		struct i915_address_space *vm;

		vm = i915_gem_context_get_vm_rcu(ctx);
		vma = i915_vma_instance(batch, vm, NULL);
		i915_vm_put(vm);
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
		if (IS_ERR(vma))
			return PTR_ERR(vma);

		err = i915_vma_pin(vma, 0, 0, PIN_USER);
		if (err)
			return err;
	}

	ctx->sched.priority = prio;

2425
	rq = igt_request_alloc(ctx, smoke->engine);
2426 2427 2428 2429 2430 2431
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
		goto unpin;
	}

	if (vma) {
2432
		i915_vma_lock(vma);
2433
		err = i915_request_await_object(rq, vma->obj, false);
2434 2435
		if (!err)
			err = i915_vma_move_to_active(vma, rq, 0);
2436 2437 2438 2439
		if (!err)
			err = rq->engine->emit_bb_start(rq,
							vma->node.start,
							PAGE_SIZE, 0);
2440
		i915_vma_unlock(vma);
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
	}

	i915_request_add(rq);

unpin:
	if (vma)
		i915_vma_unpin(vma);

	return err;
}

2452 2453 2454 2455 2456 2457 2458 2459 2460
static int smoke_crescendo_thread(void *arg)
{
	struct preempt_smoke *smoke = arg;
	IGT_TIMEOUT(end_time);
	unsigned long count;

	count = 0;
	do {
		struct i915_gem_context *ctx = smoke_context(smoke);
2461
		int err;
2462

2463 2464 2465 2466 2467
		err = smoke_submit(smoke,
				   ctx, count % I915_PRIORITY_MAX,
				   smoke->batch);
		if (err)
			return err;
2468 2469 2470 2471 2472 2473 2474 2475

		count++;
	} while (!__igt_timeout(end_time, NULL));

	smoke->count = count;
	return 0;
}

2476 2477
static int smoke_crescendo(struct preempt_smoke *smoke, unsigned int flags)
#define BATCH BIT(0)
2478
{
2479 2480
	struct task_struct *tsk[I915_NUM_ENGINES] = {};
	struct preempt_smoke arg[I915_NUM_ENGINES];
2481 2482 2483
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	unsigned long count;
2484 2485
	int err = 0;

2486
	for_each_engine(engine, smoke->gt, id) {
2487 2488
		arg[id] = *smoke;
		arg[id].engine = engine;
2489 2490
		if (!(flags & BATCH))
			arg[id].batch = NULL;
2491 2492 2493 2494 2495 2496 2497 2498
		arg[id].count = 0;

		tsk[id] = kthread_run(smoke_crescendo_thread, &arg,
				      "igt/smoke:%d", id);
		if (IS_ERR(tsk[id])) {
			err = PTR_ERR(tsk[id]);
			break;
		}
2499
		get_task_struct(tsk[id]);
2500
	}
2501

2502 2503
	yield(); /* start all threads before we kthread_stop() */

2504
	count = 0;
2505
	for_each_engine(engine, smoke->gt, id) {
2506
		int status;
2507

2508 2509
		if (IS_ERR_OR_NULL(tsk[id]))
			continue;
2510

2511 2512 2513
		status = kthread_stop(tsk[id]);
		if (status && !err)
			err = status;
2514

2515
		count += arg[id].count;
2516 2517

		put_task_struct(tsk[id]);
2518 2519
	}

2520 2521
	pr_info("Submitted %lu crescendo:%x requests across %d engines and %d contexts\n",
		count, flags,
2522
		RUNTIME_INFO(smoke->gt->i915)->num_engines, smoke->ncontext);
2523 2524 2525
	return 0;
}

2526
static int smoke_random(struct preempt_smoke *smoke, unsigned int flags)
2527 2528 2529 2530 2531 2532 2533
{
	enum intel_engine_id id;
	IGT_TIMEOUT(end_time);
	unsigned long count;

	count = 0;
	do {
2534
		for_each_engine(smoke->engine, smoke->gt, id) {
2535
			struct i915_gem_context *ctx = smoke_context(smoke);
2536
			int err;
2537

2538 2539 2540 2541 2542
			err = smoke_submit(smoke,
					   ctx, random_priority(&smoke->prng),
					   flags & BATCH ? smoke->batch : NULL);
			if (err)
				return err;
2543 2544 2545 2546 2547

			count++;
		}
	} while (!__igt_timeout(end_time, NULL));

2548 2549
	pr_info("Submitted %lu random:%x requests across %d engines and %d contexts\n",
		count, flags,
2550
		RUNTIME_INFO(smoke->gt->i915)->num_engines, smoke->ncontext);
2551 2552 2553 2554 2555 2556
	return 0;
}

static int live_preempt_smoke(void *arg)
{
	struct preempt_smoke smoke = {
2557
		.gt = arg,
2558 2559 2560
		.prng = I915_RND_STATE_INITIALIZER(i915_selftest.random_seed),
		.ncontext = 1024,
	};
2561
	const unsigned int phase[] = { 0, BATCH };
2562
	struct igt_live_test t;
2563
	int err = -ENOMEM;
2564
	u32 *cs;
2565 2566
	int n;

2567
	if (!HAS_LOGICAL_RING_PREEMPTION(smoke.gt->i915))
2568 2569 2570 2571 2572 2573 2574 2575
		return 0;

	smoke.contexts = kmalloc_array(smoke.ncontext,
				       sizeof(*smoke.contexts),
				       GFP_KERNEL);
	if (!smoke.contexts)
		return -ENOMEM;

2576 2577
	smoke.batch =
		i915_gem_object_create_internal(smoke.gt->i915, PAGE_SIZE);
2578 2579
	if (IS_ERR(smoke.batch)) {
		err = PTR_ERR(smoke.batch);
2580
		goto err_free;
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	}

	cs = i915_gem_object_pin_map(smoke.batch, I915_MAP_WB);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		goto err_batch;
	}
	for (n = 0; n < PAGE_SIZE / sizeof(*cs) - 1; n++)
		cs[n] = MI_ARB_CHECK;
	cs[n] = MI_BATCH_BUFFER_END;
2591
	i915_gem_object_flush_map(smoke.batch);
2592 2593
	i915_gem_object_unpin_map(smoke.batch);

2594
	if (igt_live_test_begin(&t, smoke.gt->i915, __func__, "all")) {
2595 2596 2597 2598
		err = -EIO;
		goto err_batch;
	}

2599
	for (n = 0; n < smoke.ncontext; n++) {
2600
		smoke.contexts[n] = kernel_context(smoke.gt->i915);
2601 2602 2603 2604
		if (!smoke.contexts[n])
			goto err_ctx;
	}

2605 2606 2607 2608
	for (n = 0; n < ARRAY_SIZE(phase); n++) {
		err = smoke_crescendo(&smoke, phase[n]);
		if (err)
			goto err_ctx;
2609

2610 2611 2612 2613
		err = smoke_random(&smoke, phase[n]);
		if (err)
			goto err_ctx;
	}
2614 2615

err_ctx:
2616
	if (igt_live_test_end(&t))
2617 2618 2619 2620 2621 2622 2623 2624
		err = -EIO;

	for (n = 0; n < smoke.ncontext; n++) {
		if (!smoke.contexts[n])
			break;
		kernel_context_close(smoke.contexts[n]);
	}

2625 2626
err_batch:
	i915_gem_object_put(smoke.batch);
2627
err_free:
2628 2629 2630 2631 2632
	kfree(smoke.contexts);

	return err;
}

2633
static int nop_virtual_engine(struct intel_gt *gt,
2634 2635 2636 2637 2638 2639 2640
			      struct intel_engine_cs **siblings,
			      unsigned int nsibling,
			      unsigned int nctx,
			      unsigned int flags)
#define CHAIN BIT(0)
{
	IGT_TIMEOUT(end_time);
2641
	struct i915_request *request[16] = {};
2642 2643 2644 2645 2646 2647
	struct intel_context *ve[16];
	unsigned long n, prime, nc;
	struct igt_live_test t;
	ktime_t times[2] = {};
	int err;

2648
	GEM_BUG_ON(!nctx || nctx > ARRAY_SIZE(ve));
2649 2650

	for (n = 0; n < nctx; n++) {
2651
		ve[n] = intel_execlists_create_virtual(siblings, nsibling);
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
		if (IS_ERR(ve[n])) {
			err = PTR_ERR(ve[n]);
			nctx = n;
			goto out;
		}

		err = intel_context_pin(ve[n]);
		if (err) {
			intel_context_put(ve[n]);
			nctx = n;
			goto out;
		}
	}

2666
	err = igt_live_test_begin(&t, gt->i915, __func__, ve[0]->engine->name);
2667 2668 2669 2670 2671 2672 2673 2674 2675
	if (err)
		goto out;

	for_each_prime_number_from(prime, 1, 8192) {
		times[1] = ktime_get_raw();

		if (flags & CHAIN) {
			for (nc = 0; nc < nctx; nc++) {
				for (n = 0; n < prime; n++) {
2676 2677 2678 2679 2680
					struct i915_request *rq;

					rq = i915_request_create(ve[nc]);
					if (IS_ERR(rq)) {
						err = PTR_ERR(rq);
2681 2682 2683
						goto out;
					}

2684 2685 2686 2687
					if (request[nc])
						i915_request_put(request[nc]);
					request[nc] = i915_request_get(rq);
					i915_request_add(rq);
2688 2689 2690 2691 2692
				}
			}
		} else {
			for (n = 0; n < prime; n++) {
				for (nc = 0; nc < nctx; nc++) {
2693 2694 2695 2696 2697
					struct i915_request *rq;

					rq = i915_request_create(ve[nc]);
					if (IS_ERR(rq)) {
						err = PTR_ERR(rq);
2698 2699 2700
						goto out;
					}

2701 2702 2703 2704
					if (request[nc])
						i915_request_put(request[nc]);
					request[nc] = i915_request_get(rq);
					i915_request_add(rq);
2705 2706 2707 2708 2709
				}
			}
		}

		for (nc = 0; nc < nctx; nc++) {
2710
			if (i915_request_wait(request[nc], 0, HZ / 10) < 0) {
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
				pr_err("%s(%s): wait for %llx:%lld timed out\n",
				       __func__, ve[0]->engine->name,
				       request[nc]->fence.context,
				       request[nc]->fence.seqno);

				GEM_TRACE("%s(%s) failed at request %llx:%lld\n",
					  __func__, ve[0]->engine->name,
					  request[nc]->fence.context,
					  request[nc]->fence.seqno);
				GEM_TRACE_DUMP();
2721
				intel_gt_set_wedged(gt);
2722 2723 2724 2725 2726 2727 2728 2729
				break;
			}
		}

		times[1] = ktime_sub(ktime_get_raw(), times[1]);
		if (prime == 1)
			times[0] = times[1];

2730 2731 2732 2733 2734
		for (nc = 0; nc < nctx; nc++) {
			i915_request_put(request[nc]);
			request[nc] = NULL;
		}

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
		if (__igt_timeout(end_time, NULL))
			break;
	}

	err = igt_live_test_end(&t);
	if (err)
		goto out;

	pr_info("Requestx%d latencies on %s: 1 = %lluns, %lu = %lluns\n",
		nctx, ve[0]->engine->name, ktime_to_ns(times[0]),
		prime, div64_u64(ktime_to_ns(times[1]), prime));

out:
2748
	if (igt_flush_test(gt->i915))
2749 2750 2751
		err = -EIO;

	for (nc = 0; nc < nctx; nc++) {
2752
		i915_request_put(request[nc]);
2753 2754 2755 2756 2757 2758 2759 2760
		intel_context_unpin(ve[nc]);
		intel_context_put(ve[nc]);
	}
	return err;
}

static int live_virtual_engine(void *arg)
{
2761
	struct intel_gt *gt = arg;
2762 2763 2764 2765
	struct intel_engine_cs *siblings[MAX_ENGINE_INSTANCE + 1];
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	unsigned int class, inst;
2766
	int err;
2767

2768
	if (USES_GUC_SUBMISSION(gt->i915))
2769 2770
		return 0;

2771
	for_each_engine(engine, gt, id) {
2772
		err = nop_virtual_engine(gt, &engine, 1, 1, 0);
2773 2774 2775
		if (err) {
			pr_err("Failed to wrap engine %s: err=%d\n",
			       engine->name, err);
2776
			return err;
2777 2778 2779 2780 2781 2782 2783 2784
		}
	}

	for (class = 0; class <= MAX_ENGINE_CLASS; class++) {
		int nsibling, n;

		nsibling = 0;
		for (inst = 0; inst <= MAX_ENGINE_INSTANCE; inst++) {
2785
			if (!gt->engine_class[class][inst])
2786 2787
				continue;

2788
			siblings[nsibling++] = gt->engine_class[class][inst];
2789 2790 2791 2792 2793
		}
		if (nsibling < 2)
			continue;

		for (n = 1; n <= nsibling + 1; n++) {
2794
			err = nop_virtual_engine(gt, siblings, nsibling,
2795 2796
						 n, 0);
			if (err)
2797
				return err;
2798 2799
		}

2800
		err = nop_virtual_engine(gt, siblings, nsibling, n, CHAIN);
2801
		if (err)
2802
			return err;
2803 2804
	}

2805
	return 0;
2806 2807
}

2808
static int mask_virtual_engine(struct intel_gt *gt,
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
			       struct intel_engine_cs **siblings,
			       unsigned int nsibling)
{
	struct i915_request *request[MAX_ENGINE_INSTANCE + 1];
	struct intel_context *ve;
	struct igt_live_test t;
	unsigned int n;
	int err;

	/*
	 * Check that by setting the execution mask on a request, we can
	 * restrict it to our desired engine within the virtual engine.
	 */

2823
	ve = intel_execlists_create_virtual(siblings, nsibling);
2824 2825 2826 2827 2828 2829 2830 2831 2832
	if (IS_ERR(ve)) {
		err = PTR_ERR(ve);
		goto out_close;
	}

	err = intel_context_pin(ve);
	if (err)
		goto out_put;

2833
	err = igt_live_test_begin(&t, gt->i915, __func__, ve->engine->name);
2834 2835 2836 2837 2838
	if (err)
		goto out_unpin;

	for (n = 0; n < nsibling; n++) {
		request[n] = i915_request_create(ve);
2839 2840
		if (IS_ERR(request[n])) {
			err = PTR_ERR(request[n]);
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
			nsibling = n;
			goto out;
		}

		/* Reverse order as it's more likely to be unnatural */
		request[n]->execution_mask = siblings[nsibling - n - 1]->mask;

		i915_request_get(request[n]);
		i915_request_add(request[n]);
	}

	for (n = 0; n < nsibling; n++) {
2853
		if (i915_request_wait(request[n], 0, HZ / 10) < 0) {
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
			pr_err("%s(%s): wait for %llx:%lld timed out\n",
			       __func__, ve->engine->name,
			       request[n]->fence.context,
			       request[n]->fence.seqno);

			GEM_TRACE("%s(%s) failed at request %llx:%lld\n",
				  __func__, ve->engine->name,
				  request[n]->fence.context,
				  request[n]->fence.seqno);
			GEM_TRACE_DUMP();
2864
			intel_gt_set_wedged(gt);
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
			err = -EIO;
			goto out;
		}

		if (request[n]->engine != siblings[nsibling - n - 1]) {
			pr_err("Executed on wrong sibling '%s', expected '%s'\n",
			       request[n]->engine->name,
			       siblings[nsibling - n - 1]->name);
			err = -EINVAL;
			goto out;
		}
	}

	err = igt_live_test_end(&t);
out:
2880
	if (igt_flush_test(gt->i915))
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
		err = -EIO;

	for (n = 0; n < nsibling; n++)
		i915_request_put(request[n]);

out_unpin:
	intel_context_unpin(ve);
out_put:
	intel_context_put(ve);
out_close:
	return err;
}

static int live_virtual_mask(void *arg)
{
2896
	struct intel_gt *gt = arg;
2897 2898
	struct intel_engine_cs *siblings[MAX_ENGINE_INSTANCE + 1];
	unsigned int class, inst;
2899
	int err;
2900

2901
	if (USES_GUC_SUBMISSION(gt->i915))
2902 2903 2904 2905 2906 2907 2908
		return 0;

	for (class = 0; class <= MAX_ENGINE_CLASS; class++) {
		unsigned int nsibling;

		nsibling = 0;
		for (inst = 0; inst <= MAX_ENGINE_INSTANCE; inst++) {
2909
			if (!gt->engine_class[class][inst])
2910 2911
				break;

2912
			siblings[nsibling++] = gt->engine_class[class][inst];
2913 2914 2915 2916
		}
		if (nsibling < 2)
			continue;

2917
		err = mask_virtual_engine(gt, siblings, nsibling);
2918
		if (err)
2919
			return err;
2920 2921
	}

2922
	return 0;
2923 2924
}

2925
static int preserved_virtual_engine(struct intel_gt *gt,
2926 2927 2928 2929 2930 2931 2932 2933 2934
				    struct intel_engine_cs **siblings,
				    unsigned int nsibling)
{
	struct i915_request *last = NULL;
	struct intel_context *ve;
	struct i915_vma *scratch;
	struct igt_live_test t;
	unsigned int n;
	int err = 0;
2935
	u32 *cs;
2936 2937

	scratch = create_scratch(siblings[0]->gt);
2938 2939
	if (IS_ERR(scratch))
		return PTR_ERR(scratch);
2940

2941
	ve = intel_execlists_create_virtual(siblings, nsibling);
2942 2943 2944 2945 2946 2947 2948 2949 2950
	if (IS_ERR(ve)) {
		err = PTR_ERR(ve);
		goto out_scratch;
	}

	err = intel_context_pin(ve);
	if (err)
		goto out_put;

2951
	err = igt_live_test_begin(&t, gt->i915, __func__, ve->engine->name);
2952 2953 2954
	if (err)
		goto out_unpin;

2955
	for (n = 0; n < NUM_GPR_DW; n++) {
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
		struct intel_engine_cs *engine = siblings[n % nsibling];
		struct i915_request *rq;

		rq = i915_request_create(ve);
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
			goto out_end;
		}

		i915_request_put(last);
		last = i915_request_get(rq);

		cs = intel_ring_begin(rq, 8);
		if (IS_ERR(cs)) {
			i915_request_add(rq);
			err = PTR_ERR(cs);
			goto out_end;
		}

		*cs++ = MI_STORE_REGISTER_MEM_GEN8 | MI_USE_GGTT;
		*cs++ = CS_GPR(engine, n);
		*cs++ = i915_ggtt_offset(scratch) + n * sizeof(u32);
		*cs++ = 0;

		*cs++ = MI_LOAD_REGISTER_IMM(1);
2981
		*cs++ = CS_GPR(engine, (n + 1) % NUM_GPR_DW);
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
		*cs++ = n + 1;

		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);

		/* Restrict this request to run on a particular engine */
		rq->execution_mask = engine->mask;
		i915_request_add(rq);
	}

	if (i915_request_wait(last, 0, HZ / 5) < 0) {
		err = -ETIME;
2994 2995
		goto out_end;
	}
2996

2997 2998 2999 3000 3001
	cs = i915_gem_object_pin_map(scratch->obj, I915_MAP_WB);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		goto out_end;
	}
3002

3003 3004 3005 3006 3007 3008 3009
	for (n = 0; n < NUM_GPR_DW; n++) {
		if (cs[n] != n) {
			pr_err("Incorrect value[%d] found for GPR[%d]\n",
			       cs[n], n);
			err = -EINVAL;
			break;
		}
3010 3011
	}

3012 3013
	i915_gem_object_unpin_map(scratch->obj);

3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
out_end:
	if (igt_live_test_end(&t))
		err = -EIO;
	i915_request_put(last);
out_unpin:
	intel_context_unpin(ve);
out_put:
	intel_context_put(ve);
out_scratch:
	i915_vma_unpin_and_release(&scratch, 0);
	return err;
}

static int live_virtual_preserved(void *arg)
{
3029
	struct intel_gt *gt = arg;
3030 3031 3032 3033 3034 3035 3036 3037 3038
	struct intel_engine_cs *siblings[MAX_ENGINE_INSTANCE + 1];
	unsigned int class, inst;

	/*
	 * Check that the context image retains non-privileged (user) registers
	 * from one engine to the next. For this we check that the CS_GPR
	 * are preserved.
	 */

3039
	if (USES_GUC_SUBMISSION(gt->i915))
3040 3041 3042
		return 0;

	/* As we use CS_GPR we cannot run before they existed on all engines. */
3043
	if (INTEL_GEN(gt->i915) < 9)
3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
		return 0;

	for (class = 0; class <= MAX_ENGINE_CLASS; class++) {
		int nsibling, err;

		nsibling = 0;
		for (inst = 0; inst <= MAX_ENGINE_INSTANCE; inst++) {
			if (!gt->engine_class[class][inst])
				continue;

			siblings[nsibling++] = gt->engine_class[class][inst];
		}
		if (nsibling < 2)
			continue;

3059
		err = preserved_virtual_engine(gt, siblings, nsibling);
3060 3061 3062 3063 3064 3065 3066
		if (err)
			return err;
	}

	return 0;
}

3067
static int bond_virtual_engine(struct intel_gt *gt,
3068 3069 3070 3071 3072 3073 3074 3075 3076
			       unsigned int class,
			       struct intel_engine_cs **siblings,
			       unsigned int nsibling,
			       unsigned int flags)
#define BOND_SCHEDULE BIT(0)
{
	struct intel_engine_cs *master;
	struct i915_request *rq[16];
	enum intel_engine_id id;
3077
	struct igt_spinner spin;
3078 3079 3080
	unsigned long n;
	int err;

3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	/*
	 * A set of bonded requests is intended to be run concurrently
	 * across a number of engines. We use one request per-engine
	 * and a magic fence to schedule each of the bonded requests
	 * at the same time. A consequence of our current scheduler is that
	 * we only move requests to the HW ready queue when the request
	 * becomes ready, that is when all of its prerequisite fences have
	 * been signaled. As one of those fences is the master submit fence,
	 * there is a delay on all secondary fences as the HW may be
	 * currently busy. Equally, as all the requests are independent,
	 * they may have other fences that delay individual request
	 * submission to HW. Ergo, we do not guarantee that all requests are
	 * immediately submitted to HW at the same time, just that if the
	 * rules are abided by, they are ready at the same time as the
	 * first is submitted. Userspace can embed semaphores in its batch
	 * to ensure parallel execution of its phases as it requires.
	 * Though naturally it gets requested that perhaps the scheduler should
	 * take care of parallel execution, even across preemption events on
	 * different HW. (The proper answer is of course "lalalala".)
	 *
	 * With the submit-fence, we have identified three possible phases
	 * of synchronisation depending on the master fence: queued (not
	 * ready), executing, and signaled. The first two are quite simple
	 * and checked below. However, the signaled master fence handling is
	 * contentious. Currently we do not distinguish between a signaled
	 * fence and an expired fence, as once signaled it does not convey
	 * any information about the previous execution. It may even be freed
	 * and hence checking later it may not exist at all. Ergo we currently
	 * do not apply the bonding constraint for an already signaled fence,
	 * as our expectation is that it should not constrain the secondaries
	 * and is outside of the scope of the bonded request API (i.e. all
	 * userspace requests are meant to be running in parallel). As
	 * it imposes no constraint, and is effectively a no-op, we do not
	 * check below as normal execution flows are checked extensively above.
	 *
	 * XXX Is the degenerate handling of signaled submit fences the
	 * expected behaviour for userpace?
	 */

3120 3121
	GEM_BUG_ON(nsibling >= ARRAY_SIZE(rq) - 1);

3122
	if (igt_spinner_init(&spin, gt))
3123 3124 3125 3126
		return -ENOMEM;

	err = 0;
	rq[0] = ERR_PTR(-ENOMEM);
3127
	for_each_engine(master, gt, id) {
3128 3129 3130 3131 3132 3133 3134
		struct i915_sw_fence fence = {};

		if (master->class == class)
			continue;

		memset_p((void *)rq, ERR_PTR(-EINVAL), ARRAY_SIZE(rq));

3135 3136 3137
		rq[0] = igt_spinner_create_request(&spin,
						   master->kernel_context,
						   MI_NOOP);
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
		if (IS_ERR(rq[0])) {
			err = PTR_ERR(rq[0]);
			goto out;
		}
		i915_request_get(rq[0]);

		if (flags & BOND_SCHEDULE) {
			onstack_fence_init(&fence);
			err = i915_sw_fence_await_sw_fence_gfp(&rq[0]->submit,
							       &fence,
							       GFP_KERNEL);
		}
3150

3151 3152 3153 3154
		i915_request_add(rq[0]);
		if (err < 0)
			goto out;

3155 3156 3157 3158 3159 3160
		if (!(flags & BOND_SCHEDULE) &&
		    !igt_wait_for_spinner(&spin, rq[0])) {
			err = -EIO;
			goto out;
		}

3161 3162 3163
		for (n = 0; n < nsibling; n++) {
			struct intel_context *ve;

3164
			ve = intel_execlists_create_virtual(siblings, nsibling);
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
			if (IS_ERR(ve)) {
				err = PTR_ERR(ve);
				onstack_fence_fini(&fence);
				goto out;
			}

			err = intel_virtual_engine_attach_bond(ve->engine,
							       master,
							       siblings[n]);
			if (err) {
				intel_context_put(ve);
				onstack_fence_fini(&fence);
				goto out;
			}

			err = intel_context_pin(ve);
			intel_context_put(ve);
			if (err) {
				onstack_fence_fini(&fence);
				goto out;
			}

			rq[n + 1] = i915_request_create(ve);
			intel_context_unpin(ve);
			if (IS_ERR(rq[n + 1])) {
				err = PTR_ERR(rq[n + 1]);
				onstack_fence_fini(&fence);
				goto out;
			}
			i915_request_get(rq[n + 1]);

			err = i915_request_await_execution(rq[n + 1],
							   &rq[0]->fence,
							   ve->engine->bond_execute);
			i915_request_add(rq[n + 1]);
			if (err < 0) {
				onstack_fence_fini(&fence);
				goto out;
			}
		}
		onstack_fence_fini(&fence);
3206 3207
		intel_engine_flush_submission(master);
		igt_spinner_end(&spin);
3208

3209
		if (i915_request_wait(rq[0], 0, HZ / 10) < 0) {
3210 3211 3212 3213 3214 3215 3216
			pr_err("Master request did not execute (on %s)!\n",
			       rq[0]->engine->name);
			err = -EIO;
			goto out;
		}

		for (n = 0; n < nsibling; n++) {
3217
			if (i915_request_wait(rq[n + 1], 0,
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
					      MAX_SCHEDULE_TIMEOUT) < 0) {
				err = -EIO;
				goto out;
			}

			if (rq[n + 1]->engine != siblings[n]) {
				pr_err("Bonded request did not execute on target engine: expected %s, used %s; master was %s\n",
				       siblings[n]->name,
				       rq[n + 1]->engine->name,
				       rq[0]->engine->name);
				err = -EINVAL;
				goto out;
			}
		}

		for (n = 0; !IS_ERR(rq[n]); n++)
			i915_request_put(rq[n]);
		rq[0] = ERR_PTR(-ENOMEM);
	}

out:
	for (n = 0; !IS_ERR(rq[n]); n++)
		i915_request_put(rq[n]);
3241
	if (igt_flush_test(gt->i915))
3242 3243
		err = -EIO;

3244
	igt_spinner_fini(&spin);
3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257
	return err;
}

static int live_virtual_bond(void *arg)
{
	static const struct phase {
		const char *name;
		unsigned int flags;
	} phases[] = {
		{ "", 0 },
		{ "schedule", BOND_SCHEDULE },
		{ },
	};
3258
	struct intel_gt *gt = arg;
3259 3260
	struct intel_engine_cs *siblings[MAX_ENGINE_INSTANCE + 1];
	unsigned int class, inst;
3261
	int err;
3262

3263
	if (USES_GUC_SUBMISSION(gt->i915))
3264 3265 3266 3267 3268 3269 3270 3271
		return 0;

	for (class = 0; class <= MAX_ENGINE_CLASS; class++) {
		const struct phase *p;
		int nsibling;

		nsibling = 0;
		for (inst = 0; inst <= MAX_ENGINE_INSTANCE; inst++) {
3272
			if (!gt->engine_class[class][inst])
3273 3274 3275
				break;

			GEM_BUG_ON(nsibling == ARRAY_SIZE(siblings));
3276
			siblings[nsibling++] = gt->engine_class[class][inst];
3277 3278 3279 3280 3281
		}
		if (nsibling < 2)
			continue;

		for (p = phases; p->name; p++) {
3282
			err = bond_virtual_engine(gt,
3283 3284 3285 3286 3287
						  class, siblings, nsibling,
						  p->flags);
			if (err) {
				pr_err("%s(%s): failed class=%d, nsibling=%d, err=%d\n",
				       __func__, p->name, class, nsibling, err);
3288
				return err;
3289 3290 3291 3292
			}
		}
	}

3293
	return 0;
3294 3295
}

3296 3297 3298 3299
int intel_execlists_live_selftests(struct drm_i915_private *i915)
{
	static const struct i915_subtest tests[] = {
		SUBTEST(live_sanitycheck),
3300 3301
		SUBTEST(live_unlite_switch),
		SUBTEST(live_unlite_preempt),
3302
		SUBTEST(live_timeslice_preempt),
3303
		SUBTEST(live_timeslice_queue),
3304
		SUBTEST(live_busywait_preempt),
3305 3306
		SUBTEST(live_preempt),
		SUBTEST(live_late_preempt),
3307
		SUBTEST(live_nopreempt),
3308
		SUBTEST(live_preempt_cancel),
3309
		SUBTEST(live_suppress_self_preempt),
3310
		SUBTEST(live_suppress_wait_preempt),
3311
		SUBTEST(live_chain_preempt),
3312
		SUBTEST(live_preempt_gang),
3313
		SUBTEST(live_preempt_hang),
3314
		SUBTEST(live_preempt_timeout),
3315
		SUBTEST(live_preempt_smoke),
3316
		SUBTEST(live_virtual_engine),
3317
		SUBTEST(live_virtual_mask),
3318
		SUBTEST(live_virtual_preserved),
3319
		SUBTEST(live_virtual_bond),
3320
	};
3321 3322 3323 3324

	if (!HAS_EXECLISTS(i915))
		return 0;

3325
	if (intel_gt_is_wedged(&i915->gt))
3326 3327
		return 0;

3328
	return intel_gt_live_subtests(tests, &i915->gt);
3329
}
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364

static void hexdump(const void *buf, size_t len)
{
	const size_t rowsize = 8 * sizeof(u32);
	const void *prev = NULL;
	bool skip = false;
	size_t pos;

	for (pos = 0; pos < len; pos += rowsize) {
		char line[128];

		if (prev && !memcmp(prev, buf + pos, rowsize)) {
			if (!skip) {
				pr_info("*\n");
				skip = true;
			}
			continue;
		}

		WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
						rowsize, sizeof(u32),
						line, sizeof(line),
						false) >= sizeof(line));
		pr_info("[%04zx] %s\n", pos, line);

		prev = buf + pos;
		skip = false;
	}
}

static int live_lrc_layout(void *arg)
{
	struct intel_gt *gt = arg;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
3365
	u32 *lrc;
3366 3367 3368 3369 3370 3371 3372
	int err;

	/*
	 * Check the registers offsets we use to create the initial reg state
	 * match the layout saved by HW.
	 */

3373 3374
	lrc = kmalloc(PAGE_SIZE, GFP_KERNEL);
	if (!lrc)
3375 3376 3377
		return -ENOMEM;

	err = 0;
3378
	for_each_engine(engine, gt, id) {
3379
		u32 *hw;
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
		int dw;

		if (!engine->default_state)
			continue;

		hw = i915_gem_object_pin_map(engine->default_state,
					     I915_MAP_WB);
		if (IS_ERR(hw)) {
			err = PTR_ERR(hw);
			break;
		}
		hw += LRC_STATE_PN * PAGE_SIZE / sizeof(*hw);

3393
		execlists_init_reg_state(memset(lrc, POISON_INUSE, PAGE_SIZE),
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
					 engine->kernel_context,
					 engine,
					 engine->kernel_context->ring,
					 true);

		dw = 0;
		do {
			u32 lri = hw[dw];

			if (lri == 0) {
				dw++;
				continue;
			}

3408 3409 3410 3411 3412 3413 3414
			if (lrc[dw] == 0) {
				pr_debug("%s: skipped instruction %x at dword %d\n",
					 engine->name, lri, dw);
				dw++;
				continue;
			}

3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
			if ((lri & GENMASK(31, 23)) != MI_INSTR(0x22, 0)) {
				pr_err("%s: Expected LRI command at dword %d, found %08x\n",
				       engine->name, dw, lri);
				err = -EINVAL;
				break;
			}

			if (lrc[dw] != lri) {
				pr_err("%s: LRI command mismatch at dword %d, expected %08x found %08x\n",
				       engine->name, dw, lri, lrc[dw]);
				err = -EINVAL;
				break;
			}

			lri &= 0x7f;
			lri++;
			dw++;

			while (lri) {
				if (hw[dw] != lrc[dw]) {
					pr_err("%s: Different registers found at dword %d, expected %x, found %x\n",
					       engine->name, dw, hw[dw], lrc[dw]);
					err = -EINVAL;
					break;
				}

				/*
				 * Skip over the actual register value as we
				 * expect that to differ.
				 */
				dw += 2;
				lri -= 2;
			}
		} while ((lrc[dw] & ~BIT(0)) != MI_BATCH_BUFFER_END);

		if (err) {
			pr_info("%s: HW register image:\n", engine->name);
			hexdump(hw, PAGE_SIZE);

			pr_info("%s: SW register image:\n", engine->name);
			hexdump(lrc, PAGE_SIZE);
		}

		i915_gem_object_unpin_map(engine->default_state);
		if (err)
			break;
	}

3463
	kfree(lrc);
3464 3465 3466
	return err;
}

3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
static int find_offset(const u32 *lri, u32 offset)
{
	int i;

	for (i = 0; i < PAGE_SIZE / sizeof(u32); i++)
		if (lri[i] == offset)
			return i;

	return -1;
}

static int live_lrc_fixed(void *arg)
{
	struct intel_gt *gt = arg;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = 0;

	/*
	 * Check the assumed register offsets match the actual locations in
	 * the context image.
	 */

	for_each_engine(engine, gt, id) {
		const struct {
			u32 reg;
			u32 offset;
			const char *name;
		} tbl[] = {
3496 3497
			{
				i915_mmio_reg_offset(RING_START(engine->mmio_base)),
3498
				CTX_RING_START - 1,
3499 3500 3501 3502
				"RING_START"
			},
			{
				i915_mmio_reg_offset(RING_CTL(engine->mmio_base)),
3503
				CTX_RING_CTL - 1,
3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
				"RING_CTL"
			},
			{
				i915_mmio_reg_offset(RING_HEAD(engine->mmio_base)),
				CTX_RING_HEAD - 1,
				"RING_HEAD"
			},
			{
				i915_mmio_reg_offset(RING_TAIL(engine->mmio_base)),
				CTX_RING_TAIL - 1,
				"RING_TAIL"
			},
3516 3517 3518
			{
				i915_mmio_reg_offset(RING_MI_MODE(engine->mmio_base)),
				lrc_ring_mi_mode(engine),
3519 3520 3521
				"RING_MI_MODE"
			},
			{
3522
				i915_mmio_reg_offset(RING_BBSTATE(engine->mmio_base)),
3523 3524
				CTX_BB_STATE - 1,
				"BB_STATE"
3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
			},
			{ },
		}, *t;
		u32 *hw;

		if (!engine->default_state)
			continue;

		hw = i915_gem_object_pin_map(engine->default_state,
					     I915_MAP_WB);
		if (IS_ERR(hw)) {
			err = PTR_ERR(hw);
			break;
		}
		hw += LRC_STATE_PN * PAGE_SIZE / sizeof(*hw);

		for (t = tbl; t->name; t++) {
			int dw = find_offset(hw, t->reg);

			if (dw != t->offset) {
				pr_err("%s: Offset for %s [0x%x] mismatch, found %x, expected %x\n",
				       engine->name,
				       t->name,
				       t->reg,
				       dw,
				       t->offset);
				err = -EINVAL;
			}
		}

		i915_gem_object_unpin_map(engine->default_state);
	}

	return err;
}

3561
static int __live_lrc_state(struct intel_engine_cs *engine,
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
			    struct i915_vma *scratch)
{
	struct intel_context *ce;
	struct i915_request *rq;
	enum {
		RING_START_IDX = 0,
		RING_TAIL_IDX,
		MAX_IDX
	};
	u32 expected[MAX_IDX];
	u32 *cs;
	int err;
	int n;

3576
	ce = intel_context_create(engine);
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
	if (IS_ERR(ce))
		return PTR_ERR(ce);

	err = intel_context_pin(ce);
	if (err)
		goto err_put;

	rq = i915_request_create(ce);
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
		goto err_unpin;
	}

	cs = intel_ring_begin(rq, 4 * MAX_IDX);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		i915_request_add(rq);
		goto err_unpin;
	}

	*cs++ = MI_STORE_REGISTER_MEM_GEN8 | MI_USE_GGTT;
	*cs++ = i915_mmio_reg_offset(RING_START(engine->mmio_base));
	*cs++ = i915_ggtt_offset(scratch) + RING_START_IDX * sizeof(u32);
	*cs++ = 0;

	expected[RING_START_IDX] = i915_ggtt_offset(ce->ring->vma);

	*cs++ = MI_STORE_REGISTER_MEM_GEN8 | MI_USE_GGTT;
	*cs++ = i915_mmio_reg_offset(RING_TAIL(engine->mmio_base));
	*cs++ = i915_ggtt_offset(scratch) + RING_TAIL_IDX * sizeof(u32);
	*cs++ = 0;

	i915_request_get(rq);
	i915_request_add(rq);

	intel_engine_flush_submission(engine);
	expected[RING_TAIL_IDX] = ce->ring->tail;

	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
		err = -ETIME;
		goto err_rq;
	}

	cs = i915_gem_object_pin_map(scratch->obj, I915_MAP_WB);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		goto err_rq;
	}

	for (n = 0; n < MAX_IDX; n++) {
		if (cs[n] != expected[n]) {
			pr_err("%s: Stored register[%d] value[0x%x] did not match expected[0x%x]\n",
			       engine->name, n, cs[n], expected[n]);
			err = -EINVAL;
			break;
		}
	}

	i915_gem_object_unpin_map(scratch->obj);

err_rq:
	i915_request_put(rq);
err_unpin:
	intel_context_unpin(ce);
err_put:
	intel_context_put(ce);
	return err;
}

static int live_lrc_state(void *arg)
{
	struct intel_gt *gt = arg;
	struct intel_engine_cs *engine;
	struct i915_vma *scratch;
	enum intel_engine_id id;
	int err = 0;

	/*
	 * Check the live register state matches what we expect for this
	 * intel_context.
	 */

	scratch = create_scratch(gt);
3660 3661
	if (IS_ERR(scratch))
		return PTR_ERR(scratch);
3662

3663
	for_each_engine(engine, gt, id) {
3664
		err = __live_lrc_state(engine, scratch);
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
		if (err)
			break;
	}

	if (igt_flush_test(gt->i915))
		err = -EIO;

	i915_vma_unpin_and_release(&scratch, 0);
	return err;
}

3676 3677 3678 3679 3680 3681
static int gpr_make_dirty(struct intel_engine_cs *engine)
{
	struct i915_request *rq;
	u32 *cs;
	int n;

3682
	rq = intel_engine_create_kernel_request(engine);
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
	if (IS_ERR(rq))
		return PTR_ERR(rq);

	cs = intel_ring_begin(rq, 2 * NUM_GPR_DW + 2);
	if (IS_ERR(cs)) {
		i915_request_add(rq);
		return PTR_ERR(cs);
	}

	*cs++ = MI_LOAD_REGISTER_IMM(NUM_GPR_DW);
	for (n = 0; n < NUM_GPR_DW; n++) {
		*cs++ = CS_GPR(engine, n);
		*cs++ = STACK_MAGIC;
	}
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);
	i915_request_add(rq);

	return 0;
}

3705
static int __live_gpr_clear(struct intel_engine_cs *engine,
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
			    struct i915_vma *scratch)
{
	struct intel_context *ce;
	struct i915_request *rq;
	u32 *cs;
	int err;
	int n;

	if (INTEL_GEN(engine->i915) < 9 && engine->class != RENDER_CLASS)
		return 0; /* GPR only on rcs0 for gen8 */

	err = gpr_make_dirty(engine);
	if (err)
		return err;

3721
	ce = intel_context_create(engine);
3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
	if (IS_ERR(ce))
		return PTR_ERR(ce);

	rq = intel_context_create_request(ce);
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
		goto err_put;
	}

	cs = intel_ring_begin(rq, 4 * NUM_GPR_DW);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		i915_request_add(rq);
		goto err_put;
	}

	for (n = 0; n < NUM_GPR_DW; n++) {
		*cs++ = MI_STORE_REGISTER_MEM_GEN8 | MI_USE_GGTT;
		*cs++ = CS_GPR(engine, n);
		*cs++ = i915_ggtt_offset(scratch) + n * sizeof(u32);
		*cs++ = 0;
	}

	i915_request_get(rq);
	i915_request_add(rq);

	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
		err = -ETIME;
		goto err_rq;
	}

	cs = i915_gem_object_pin_map(scratch->obj, I915_MAP_WB);
	if (IS_ERR(cs)) {
		err = PTR_ERR(cs);
		goto err_rq;
	}

	for (n = 0; n < NUM_GPR_DW; n++) {
		if (cs[n]) {
			pr_err("%s: GPR[%d].%s was not zero, found 0x%08x!\n",
			       engine->name,
			       n / 2, n & 1 ? "udw" : "ldw",
			       cs[n]);
			err = -EINVAL;
			break;
		}
	}

	i915_gem_object_unpin_map(scratch->obj);

err_rq:
	i915_request_put(rq);
err_put:
	intel_context_put(ce);
	return err;
}

static int live_gpr_clear(void *arg)
{
	struct intel_gt *gt = arg;
	struct intel_engine_cs *engine;
	struct i915_vma *scratch;
	enum intel_engine_id id;
	int err = 0;

	/*
	 * Check that GPR registers are cleared in new contexts as we need
	 * to avoid leaking any information from previous contexts.
	 */

	scratch = create_scratch(gt);
3793 3794
	if (IS_ERR(scratch))
		return PTR_ERR(scratch);
3795

3796
	for_each_engine(engine, gt, id) {
3797
		err = __live_gpr_clear(engine, scratch);
3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
		if (err)
			break;
	}

	if (igt_flush_test(gt->i915))
		err = -EIO;

	i915_vma_unpin_and_release(&scratch, 0);
	return err;
}

3809 3810 3811 3812
int intel_lrc_live_selftests(struct drm_i915_private *i915)
{
	static const struct i915_subtest tests[] = {
		SUBTEST(live_lrc_layout),
3813
		SUBTEST(live_lrc_fixed),
3814
		SUBTEST(live_lrc_state),
3815
		SUBTEST(live_gpr_clear),
3816 3817 3818 3819 3820 3821 3822
	};

	if (!HAS_LOGICAL_RING_CONTEXTS(i915))
		return 0;

	return intel_gt_live_subtests(tests, &i915->gt);
}