mlx4_en.h 22.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

#ifndef _MLX4_EN_H_
#define _MLX4_EN_H_

J
Jiri Pirko 已提交
37
#include <linux/bitops.h>
38 39 40 41
#include <linux/compiler.h>
#include <linux/list.h>
#include <linux/mutex.h>
#include <linux/netdevice.h>
J
Jiri Pirko 已提交
42
#include <linux/if_vlan.h>
43
#include <linux/net_tstamp.h>
A
Amir Vadai 已提交
44 45 46
#ifdef CONFIG_MLX4_EN_DCB
#include <linux/dcbnl.h>
#endif
47
#include <linux/cpu_rmap.h>
S
Shawn Bohrer 已提交
48
#include <linux/ptp_clock_kernel.h>
49 50 51 52 53 54

#include <linux/mlx4/device.h>
#include <linux/mlx4/qp.h>
#include <linux/mlx4/cq.h>
#include <linux/mlx4/srq.h>
#include <linux/mlx4/doorbell.h>
55
#include <linux/mlx4/cmd.h>
56 57 58 59

#include "en_port.h"

#define DRV_NAME	"mlx4_en"
60 61
#define DRV_VERSION	"2.0"
#define DRV_RELDATE	"Dec 2011"
62 63 64 65 66 67 68 69 70 71

#define MLX4_EN_MSG_LEVEL	(NETIF_MSG_LINK | NETIF_MSG_IFDOWN)

/*
 * Device constants
 */


#define MLX4_EN_PAGE_SHIFT	12
#define MLX4_EN_PAGE_SIZE	(1 << MLX4_EN_PAGE_SHIFT)
72 73
#define DEF_RX_RINGS		16
#define MAX_RX_RINGS		128
74
#define MIN_RX_RINGS		4
75 76 77 78 79 80 81
#define TXBB_SIZE		64
#define HEADROOM		(2048 / TXBB_SIZE + 1)
#define STAMP_STRIDE		64
#define STAMP_DWORDS		(STAMP_STRIDE / 4)
#define STAMP_SHIFT		31
#define STAMP_VAL		0x7fffffff
#define STATS_DELAY		(HZ / 4)
A
Amir Vadai 已提交
82
#define SERVICE_TASK_DELAY	(HZ / 4)
83
#define MAX_NUM_OF_FS_RULES	256
84

85 86 87
#define MLX4_EN_FILTER_HASH_SHIFT 4
#define MLX4_EN_FILTER_EXPIRY_QUOTA 60

88 89 90 91 92 93 94 95 96 97
/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
#define MAX_DESC_SIZE		512
#define MAX_DESC_TXBBS		(MAX_DESC_SIZE / TXBB_SIZE)

/*
 * OS related constants and tunables
 */

#define MLX4_EN_WATCHDOG_TIMEOUT	(15 * HZ)

98 99
/* Use the maximum between 16384 and a single page */
#define MLX4_EN_ALLOC_SIZE	PAGE_ALIGN(16384)
100 101

#define MLX4_EN_ALLOC_PREFER_ORDER	PAGE_ALLOC_COSTLY_ORDER
102

103
/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
104 105
 * and 4K allocations) */
enum {
106 107
	FRAG_SZ0 = 1536 - NET_IP_ALIGN,
	FRAG_SZ1 = 4096,
108 109 110 111 112
	FRAG_SZ2 = 4096,
	FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
};
#define MLX4_EN_MAX_RX_FRAGS	4

113 114 115 116
/* Maximum ring sizes */
#define MLX4_EN_MAX_TX_SIZE	8192
#define MLX4_EN_MAX_RX_SIZE	8192

117
/* Minimum ring size for our page-allocation scheme to work */
118 119 120
#define MLX4_EN_MIN_RX_SIZE	(MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
#define MLX4_EN_MIN_TX_SIZE	(4096 / TXBB_SIZE)

Y
Yevgeny Petrilin 已提交
121
#define MLX4_EN_SMALL_PKT_SIZE		64
122
#define MLX4_EN_MAX_TX_RING_P_UP	32
A
Amir Vadai 已提交
123
#define MLX4_EN_NUM_UP			8
Y
Yevgeny Petrilin 已提交
124
#define MLX4_EN_DEF_TX_RING_SIZE	512
125
#define MLX4_EN_DEF_RX_RING_SIZE  	1024
126 127
#define MAX_TX_RINGS			(MLX4_EN_MAX_TX_RING_P_UP * \
					 MLX4_EN_NUM_UP)
128

129 130
/* Target number of packets to coalesce with interrupt moderation */
#define MLX4_EN_RX_COAL_TARGET	44
131 132
#define MLX4_EN_RX_COAL_TIME	0x10

133
#define MLX4_EN_TX_COAL_PKTS	16
E
Eric Dumazet 已提交
134
#define MLX4_EN_TX_COAL_TIME	0x10
135 136 137 138 139 140 141 142

#define MLX4_EN_RX_RATE_LOW		400000
#define MLX4_EN_RX_COAL_TIME_LOW	0
#define MLX4_EN_RX_RATE_HIGH		450000
#define MLX4_EN_RX_COAL_TIME_HIGH	128
#define MLX4_EN_RX_SIZE_THRESH		1024
#define MLX4_EN_RX_RATE_THRESH		(1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
#define MLX4_EN_SAMPLE_INTERVAL		0
143
#define MLX4_EN_AVG_PKT_SMALL		256
144 145 146 147 148 149

#define MLX4_EN_AUTO_CONF	0xffff

#define MLX4_EN_DEF_RX_PAUSE	1
#define MLX4_EN_DEF_TX_PAUSE	1

150
/* Interval between successive polls in the Tx routine when polling is used
151 152 153 154 155 156 157 158
   instead of interrupts (in per-core Tx rings) - should be power of 2 */
#define MLX4_EN_TX_POLL_MODER	16
#define MLX4_EN_TX_POLL_TIMEOUT	(HZ / 4)

#define ETH_LLC_SNAP_SIZE	8

#define SMALL_PACKET_SIZE      (256 - NET_IP_ALIGN)
#define HEADER_COPY_SIZE       (128 - NET_IP_ALIGN)
159
#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
160 161 162 163

#define MLX4_EN_MIN_MTU		46
#define ETH_BCAST		0xffffffffffffULL

164 165 166
#define MLX4_EN_LOOPBACK_RETRIES	5
#define MLX4_EN_LOOPBACK_TIMEOUT	100

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
#ifdef MLX4_EN_PERF_STAT
/* Number of samples to 'average' */
#define AVG_SIZE			128
#define AVG_FACTOR			1024
#define NUM_PERF_STATS			NUM_PERF_COUNTERS

#define INC_PERF_COUNTER(cnt)		(++(cnt))
#define ADD_PERF_COUNTER(cnt, add)	((cnt) += (add))
#define AVG_PERF_COUNTER(cnt, sample) \
	((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
#define GET_PERF_COUNTER(cnt)		(cnt)
#define GET_AVG_PERF_COUNTER(cnt)	((cnt) / AVG_FACTOR)

#else

#define NUM_PERF_STATS			0
#define INC_PERF_COUNTER(cnt)		do {} while (0)
#define ADD_PERF_COUNTER(cnt, add)	do {} while (0)
#define AVG_PERF_COUNTER(cnt, sample)	do {} while (0)
#define GET_PERF_COUNTER(cnt)		(0)
#define GET_AVG_PERF_COUNTER(cnt)	(0)
#endif /* MLX4_EN_PERF_STAT */

/*
 * Configurables
 */

enum cq_type {
	RX = 0,
	TX = 1,
};


/*
 * Useful macros
 */
#define ROUNDUP_LOG2(x)		ilog2(roundup_pow_of_two(x))
#define XNOR(x, y)		(!(x) == !(y))


struct mlx4_en_tx_info {
	struct sk_buff *skb;
	u32 nr_txbb;
210
	u32 nr_bytes;
211 212
	u8 linear;
	u8 data_offset;
213
	u8 inl;
214
	u8 ts_requested;
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
};


#define MLX4_EN_BIT_DESC_OWN	0x80000000
#define CTRL_SIZE	sizeof(struct mlx4_wqe_ctrl_seg)
#define MLX4_EN_MEMTYPE_PAD	0x100
#define DS_SIZE		sizeof(struct mlx4_wqe_data_seg)


struct mlx4_en_tx_desc {
	struct mlx4_wqe_ctrl_seg ctrl;
	union {
		struct mlx4_wqe_data_seg data; /* at least one data segment */
		struct mlx4_wqe_lso_seg lso;
		struct mlx4_wqe_inline_seg inl;
	};
};

#define MLX4_EN_USE_SRQ		0x01000000

235 236 237
#define MLX4_EN_CX3_LOW_ID	0x1000
#define MLX4_EN_CX3_HIGH_ID	0x1005

238
struct mlx4_en_rx_alloc {
239 240
	struct page	*page;
	dma_addr_t	dma;
241 242
	u32		page_offset;
	u32		page_size;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
};

struct mlx4_en_tx_ring {
	struct mlx4_hwq_resources wqres;
	u32 size ; /* number of TXBBs */
	u32 size_mask;
	u16 stride;
	u16 cqn;	/* index of port CQ associated with this ring */
	u32 prod;
	u32 cons;
	u32 buf_size;
	u32 doorbell_qpn;
	void *buf;
	u16 poll_cnt;
	struct mlx4_en_tx_info *tx_info;
	u8 *bounce_buf;
259 260
	u8 queue_index;
	cpumask_t affinity_mask;
261 262 263 264 265 266 267 268
	u32 last_nr_txbb;
	struct mlx4_qp qp;
	struct mlx4_qp_context context;
	int qpn;
	enum mlx4_qp_state qp_state;
	struct mlx4_srq dummy;
	unsigned long bytes;
	unsigned long packets;
269
	unsigned long tx_csum;
270 271
	struct mlx4_bf bf;
	bool bf_enabled;
272
	struct netdev_queue *tx_queue;
273
	int hwtstamp_tx_type;
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
};

struct mlx4_en_rx_desc {
	/* actual number of entries depends on rx ring stride */
	struct mlx4_wqe_data_seg data[0];
};

struct mlx4_en_rx_ring {
	struct mlx4_hwq_resources wqres;
	struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
	u32 size ;	/* number of Rx descs*/
	u32 actual_size;
	u32 size_mask;
	u16 stride;
	u16 log_stride;
	u16 cqn;	/* index of port CQ associated with this ring */
	u32 prod;
	u32 cons;
	u32 buf_size;
293
	u8  fcs_del;
294 295 296 297
	void *buf;
	void *rx_info;
	unsigned long bytes;
	unsigned long packets;
298
#ifdef CONFIG_NET_RX_BUSY_POLL
299 300 301 302
	unsigned long yields;
	unsigned long misses;
	unsigned long cleaned;
#endif
303 304
	unsigned long csum_ok;
	unsigned long csum_none;
305
	int hwtstamp_rx_filter;
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
};

struct mlx4_en_cq {
	struct mlx4_cq          mcq;
	struct mlx4_hwq_resources wqres;
	int                     ring;
	spinlock_t              lock;
	struct net_device      *dev;
	struct napi_struct	napi;
	int size;
	int buf_size;
	unsigned vector;
	enum cq_type is_tx;
	u16 moder_time;
	u16 moder_cnt;
	struct mlx4_cqe *buf;
#define MLX4_EN_OPCODE_ERROR	0x1e
323

324
#ifdef CONFIG_NET_RX_BUSY_POLL
325 326 327 328 329 330 331 332 333 334
	unsigned int state;
#define MLX4_EN_CQ_STATE_IDLE        0
#define MLX4_EN_CQ_STATE_NAPI     1    /* NAPI owns this CQ */
#define MLX4_EN_CQ_STATE_POLL     2    /* poll owns this CQ */
#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
#define MLX4_EN_CQ_STATE_NAPI_YIELD  4    /* NAPI yielded this CQ */
#define MLX4_EN_CQ_STATE_POLL_YIELD  8    /* poll yielded this CQ */
#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
	spinlock_t poll_lock; /* protects from LLS/napi conflicts */
335
#endif  /* CONFIG_NET_RX_BUSY_POLL */
336 337 338 339 340 341 342 343
};

struct mlx4_en_port_profile {
	u32 flags;
	u32 tx_ring_num;
	u32 rx_ring_num;
	u32 tx_ring_size;
	u32 rx_ring_size;
344 345 346 347
	u8 rx_pause;
	u8 rx_ppp;
	u8 tx_pause;
	u8 tx_ppp;
348
	int rss_rings;
349 350 351 352
};

struct mlx4_en_profile {
	int rss_xor;
Y
Yevgeny Petrilin 已提交
353
	int udp_rss;
354 355 356 357
	u8 rss_mask;
	u32 active_ports;
	u32 small_pkt_int;
	u8 no_reset;
358
	u8 num_tx_rings_p_up;
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
};

struct mlx4_en_dev {
	struct mlx4_dev         *dev;
	struct pci_dev		*pdev;
	struct mutex		state_lock;
	struct net_device       *pndev[MLX4_MAX_PORTS + 1];
	u32                     port_cnt;
	bool			device_up;
	struct mlx4_en_profile  profile;
	u32			LSO_support;
	struct workqueue_struct *workqueue;
	struct device           *dma_device;
	void __iomem            *uar_map;
	struct mlx4_uar         priv_uar;
	struct mlx4_mr		mr;
	u32                     priv_pdn;
	spinlock_t              uar_lock;
378
	u8			mac_removed[MLX4_MAX_PORTS + 1];
S
Shawn Bohrer 已提交
379 380
	rwlock_t		clock_lock;
	u32			nominal_c_mult;
381 382 383
	struct cyclecounter	cycles;
	struct timecounter	clock;
	unsigned long		last_overflow_check;
A
Amir Vadai 已提交
384
	unsigned long		overflow_period;
S
Shawn Bohrer 已提交
385 386
	struct ptp_clock	*ptp_clock;
	struct ptp_clock_info	ptp_clock_info;
387 388 389 390 391
};


struct mlx4_en_rss_map {
	int base_qpn;
392 393
	struct mlx4_qp qps[MAX_RX_RINGS];
	enum mlx4_qp_state state[MAX_RX_RINGS];
394 395 396 397
	struct mlx4_qp indir_qp;
	enum mlx4_qp_state indir_state;
};

398 399 400 401 402 403
struct mlx4_en_port_state {
	int link_state;
	int link_speed;
	int transciver;
};

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
struct mlx4_en_pkt_stats {
	unsigned long broadcast;
	unsigned long rx_prio[8];
	unsigned long tx_prio[8];
#define NUM_PKT_STATS		17
};

struct mlx4_en_port_stats {
	unsigned long tso_packets;
	unsigned long queue_stopped;
	unsigned long wake_queue;
	unsigned long tx_timeout;
	unsigned long rx_alloc_failed;
	unsigned long rx_chksum_good;
	unsigned long rx_chksum_none;
	unsigned long tx_chksum_offload;
420
#define NUM_PORT_STATS		8
421 422 423 424 425 426 427 428 429 430 431 432
};

struct mlx4_en_perf_stats {
	u32 tx_poll;
	u64 tx_pktsz_avg;
	u32 inflight_avg;
	u16 tx_coal_avg;
	u16 rx_coal_avg;
	u32 napi_quota;
#define NUM_PERF_COUNTERS		6
};

433 434 435 436 437 438 439 440 441 442
enum mlx4_en_mclist_act {
	MCLIST_NONE,
	MCLIST_REM,
	MCLIST_ADD,
};

struct mlx4_en_mc_list {
	struct list_head	list;
	enum mlx4_en_mclist_act	action;
	u8			addr[ETH_ALEN];
443
	u64			reg_id;
444
	u64			tunnel_reg_id;
445 446
};

447 448 449 450 451 452 453
struct mlx4_en_frag_info {
	u16 frag_size;
	u16 frag_prefix_size;
	u16 frag_stride;
	u16 frag_align;
};

A
Amir Vadai 已提交
454 455 456 457 458 459 460 461 462
#ifdef CONFIG_MLX4_EN_DCB
/* Minimal TC BW - setting to 0 will block traffic */
#define MLX4_EN_BW_MIN 1
#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */

#define MLX4_EN_TC_ETS 7

#endif

463
struct ethtool_flow_id {
464
	struct list_head list;
465 466 467 468
	struct ethtool_rx_flow_spec flow_spec;
	u64 id;
};

469 470 471 472 473 474 475 476
enum {
	MLX4_EN_FLAG_PROMISC		= (1 << 0),
	MLX4_EN_FLAG_MC_PROMISC		= (1 << 1),
	/* whether we need to enable hardware loopback by putting dmac
	 * in Tx WQE
	 */
	MLX4_EN_FLAG_ENABLE_HW_LOOPBACK	= (1 << 2),
	/* whether we need to drop packets that hardware loopback-ed */
477 478
	MLX4_EN_FLAG_RX_FILTER_NEEDED	= (1 << 3),
	MLX4_EN_FLAG_FORCE_PROMISC	= (1 << 4)
479 480
};

481 482 483
#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
#define MLX4_EN_MAC_HASH_IDX 5

484 485 486 487
struct mlx4_en_priv {
	struct mlx4_en_dev *mdev;
	struct mlx4_en_port_profile *prof;
	struct net_device *dev;
J
Jiri Pirko 已提交
488
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
489 490
	struct net_device_stats stats;
	struct net_device_stats ret_stats;
491
	struct mlx4_en_port_state port_state;
492
	spinlock_t stats_lock;
493
	struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
494 495
	/* To allow rules removal while port is going down */
	struct list_head ethtool_list;
496

497
	unsigned long last_moder_packets[MAX_RX_RINGS];
498
	unsigned long last_moder_tx_packets;
499
	unsigned long last_moder_bytes[MAX_RX_RINGS];
500
	unsigned long last_moder_jiffies;
501
	int last_moder_time[MAX_RX_RINGS];
502 503 504 505 506 507 508 509 510 511 512
	u16 rx_usecs;
	u16 rx_frames;
	u16 tx_usecs;
	u16 tx_frames;
	u32 pkt_rate_low;
	u16 rx_usecs_low;
	u32 pkt_rate_high;
	u16 rx_usecs_high;
	u16 sample_interval;
	u16 adaptive_rx_coal;
	u32 msg_enable;
513 514
	u32 loopback_ok;
	u32 validate_loopback;
515 516 517 518 519 520 521 522 523

	struct mlx4_hwq_resources res;
	int link_state;
	int last_link_state;
	bool port_up;
	int port;
	int registered;
	int allocated;
	int stride;
524
	unsigned char prev_mac[ETH_ALEN + 2];
525 526 527
	int mac_index;
	unsigned max_mtu;
	int base_qpn;
O
Or Gerlitz 已提交
528
	int cqe_factor;
529 530

	struct mlx4_en_rss_map rss_map;
531
	__be32 ctrl_flags;
532
	u32 flags;
533
	u8 num_tx_rings_p_up;
534 535 536 537 538 539 540
	u32 tx_ring_num;
	u32 rx_ring_num;
	u32 rx_skb_size;
	struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
	u16 num_frags;
	u16 log_rx_info;

541 542 543 544
	struct mlx4_en_tx_ring **tx_ring;
	struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
	struct mlx4_en_cq **tx_cq;
	struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
545
	struct mlx4_qp drop_qp;
546
	struct work_struct rx_mode_task;
547 548 549
	struct work_struct watchdog_task;
	struct work_struct linkstate_task;
	struct delayed_work stats_task;
A
Amir Vadai 已提交
550
	struct delayed_work service_task;
551 552 553
	struct mlx4_en_perf_stats pstats;
	struct mlx4_en_pkt_stats pkstats;
	struct mlx4_en_port_stats port_stats;
554
	u64 stats_bitmap;
555 556
	struct list_head mc_list;
	struct list_head curr_list;
557
	u64 broadcast_id;
558
	struct mlx4_en_stat_out_mbox hw_stats;
E
Eli Cohen 已提交
559
	int vids[128];
Y
Yevgeny Petrilin 已提交
560
	bool wol;
561
	struct device *ddev;
562
	int base_tx_qpn;
563
	struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
564
	struct hwtstamp_config hwtstamp_config;
A
Amir Vadai 已提交
565 566 567

#ifdef CONFIG_MLX4_EN_DCB
	struct ieee_ets ets;
568
	u16 maxrate[IEEE_8021QAZ_MAX_TCS];
A
Amir Vadai 已提交
569
#endif
570 571 572 573 574 575
#ifdef CONFIG_RFS_ACCEL
	spinlock_t filters_lock;
	int last_filter_id;
	struct list_head filters;
	struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
#endif
576
	u64 tunnel_reg_id;
Y
Yevgeny Petrilin 已提交
577 578 579 580 581
};

enum mlx4_en_wol {
	MLX4_EN_WOL_MAGIC = (1ULL << 61),
	MLX4_EN_WOL_ENABLED = (1ULL << 62),
582 583
};

584
struct mlx4_mac_entry {
585
	struct hlist_node hlist;
586 587
	unsigned char mac[ETH_ALEN + 2];
	u64 reg_id;
588
	struct rcu_head rcu;
589 590
};

591
#ifdef CONFIG_NET_RX_BUSY_POLL
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
{
	spin_lock_init(&cq->poll_lock);
	cq->state = MLX4_EN_CQ_STATE_IDLE;
}

/* called from the device poll rutine to get ownership of a cq */
static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
{
	int rc = true;
	spin_lock(&cq->poll_lock);
	if (cq->state & MLX4_CQ_LOCKED) {
		WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
		cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
		rc = false;
	} else
		/* we don't care if someone yielded */
		cq->state = MLX4_EN_CQ_STATE_NAPI;
	spin_unlock(&cq->poll_lock);
	return rc;
}

/* returns true is someone tried to get the cq while napi had it */
static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
{
	int rc = false;
	spin_lock(&cq->poll_lock);
	WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
			       MLX4_EN_CQ_STATE_NAPI_YIELD));

	if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
		rc = true;
	cq->state = MLX4_EN_CQ_STATE_IDLE;
	spin_unlock(&cq->poll_lock);
	return rc;
}

/* called from mlx4_en_low_latency_poll() */
static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
{
	int rc = true;
	spin_lock_bh(&cq->poll_lock);
	if ((cq->state & MLX4_CQ_LOCKED)) {
		struct net_device *dev = cq->dev;
		struct mlx4_en_priv *priv = netdev_priv(dev);
637
		struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
638 639 640

		cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
		rc = false;
641
		rx_ring->yields++;
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
	} else
		/* preserve yield marks */
		cq->state |= MLX4_EN_CQ_STATE_POLL;
	spin_unlock_bh(&cq->poll_lock);
	return rc;
}

/* returns true if someone tried to get the cq while it was locked */
static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
{
	int rc = false;
	spin_lock_bh(&cq->poll_lock);
	WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));

	if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
		rc = true;
	cq->state = MLX4_EN_CQ_STATE_IDLE;
	spin_unlock_bh(&cq->poll_lock);
	return rc;
}

/* true if a socket is polling, even if it did not get the lock */
static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
{
	WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
	return cq->state & CQ_USER_PEND;
}
#else
static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
{
}

static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
{
	return true;
}

static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
{
	return false;
}

static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
{
	return false;
}

static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
{
	return false;
}

static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
{
	return false;
}
698
#endif /* CONFIG_NET_RX_BUSY_POLL */
699

700
#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
701

702 703 704
void mlx4_en_update_loopback_state(struct net_device *dev,
				   netdev_features_t features);

705 706 707 708
void mlx4_en_destroy_netdev(struct net_device *dev);
int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
			struct mlx4_en_port_profile *prof);

709
int mlx4_en_start_port(struct net_device *dev);
710
void mlx4_en_stop_port(struct net_device *dev, int detach);
711

712
void mlx4_en_free_resources(struct mlx4_en_priv *priv);
713 714
int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);

715
int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
716
		      int entries, int ring, enum cq_type mode, int node);
717
void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
718 719
int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
			int cq_idx);
720 721 722 723 724
void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);

void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Y
Yevgeny Petrilin 已提交
725
u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
726
netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
727

728 729
int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
			   struct mlx4_en_tx_ring **pring,
730 731
			   int qpn, u32 size, u16 stride,
			   int node, int queue_index);
732 733
void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring **pring);
734 735
int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring *ring,
736
			     int cq, int user_prio);
737 738 739 740
void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring);

int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
741
			   struct mlx4_en_rx_ring **pring,
742
			   u32 size, u16 stride, int node);
743
void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
744
			     struct mlx4_en_rx_ring **pring,
745
			     u32 size, u16 stride);
746 747 748 749 750 751 752
int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
				struct mlx4_en_rx_ring *ring);
int mlx4_en_process_rx_cq(struct net_device *dev,
			  struct mlx4_en_cq *cq,
			  int budget);
int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
753
int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
754
void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
755 756
		int is_tx, int rss, int qpn, int cqn, int user_prio,
		struct mlx4_qp_context *context);
757
void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
758 759 760 761 762 763
int mlx4_en_map_buffer(struct mlx4_buf *buf);
void mlx4_en_unmap_buffer(struct mlx4_buf *buf);

void mlx4_en_calc_rx_buf(struct net_device *dev);
int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
764 765
int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
766 767 768 769
int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
void mlx4_en_rx_irq(struct mlx4_cq *mcq);

int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
J
Jiri Pirko 已提交
770
int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
771 772

int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
773 774
int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);

A
Amir Vadai 已提交
775 776
#ifdef CONFIG_MLX4_EN_DCB
extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
777
extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
A
Amir Vadai 已提交
778 779
#endif

780 781
int mlx4_en_setup_tc(struct net_device *dev, u8 up);

782
#ifdef CONFIG_RFS_ACCEL
783
void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
784 785
#endif

786 787 788
#define MLX4_EN_NUM_SELF_TEST	5
void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
u64 mlx4_en_mac_to_u64(u8 *addr);
A
Amir Vadai 已提交
789
void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
790 791

/*
792 793 794 795 796 797 798
 * Functions for time stamping
 */
u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
			    struct skb_shared_hwtstamps *hwts,
			    u64 timestamp);
void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
S
Shawn Bohrer 已提交
799
void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
800 801 802 803 804
int mlx4_en_timestamp_config(struct net_device *dev,
			     int tx_type,
			     int rx_filter);

/* Globals
805 806
 */
extern const struct ethtool_ops mlx4_en_ethtool_ops;
807 808 809 810 811 812 813



/*
 * printk / logging functions
 */

814
__printf(3, 4)
815
int en_print(const char *level, const struct mlx4_en_priv *priv,
816
	     const char *format, ...);
817 818 819 820 821 822 823 824 825 826

#define en_dbg(mlevel, priv, format, arg...)			\
do {								\
	if (NETIF_MSG_##mlevel & priv->msg_enable)		\
		en_print(KERN_DEBUG, priv, format, ##arg);	\
} while (0)
#define en_warn(priv, format, arg...)			\
	en_print(KERN_WARNING, priv, format, ##arg)
#define en_err(priv, format, arg...)			\
	en_print(KERN_ERR, priv, format, ##arg)
827 828
#define en_info(priv, format, arg...)			\
	en_print(KERN_INFO, priv, format, ## arg)
829 830 831 832 833 834 835 836 837 838 839

#define mlx4_err(mdev, format, arg...)			\
	pr_err("%s %s: " format, DRV_NAME,		\
	       dev_name(&mdev->pdev->dev), ##arg)
#define mlx4_info(mdev, format, arg...)			\
	pr_info("%s %s: " format, DRV_NAME,		\
		dev_name(&mdev->pdev->dev), ##arg)
#define mlx4_warn(mdev, format, arg...)			\
	pr_warning("%s %s: " format, DRV_NAME,		\
		   dev_name(&mdev->pdev->dev), ##arg)

840
#endif