intel_lvds.c 29.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2006-2007 Intel Corporation
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *      Dave Airlie <airlied@linux.ie>
 *      Jesse Barnes <jesse.barnes@intel.com>
 */

30
#include <acpi/button.h>
31
#include <linux/acpi.h>
32
#include <linux/dmi.h>
J
Jesse Barnes 已提交
33
#include <linux/i2c.h>
34
#include <linux/slab.h>
35
#include <linux/vga_switcheroo.h>
36

37
#include <drm/drm_atomic_helper.h>
38 39
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
40

J
Jesse Barnes 已提交
41
#include "i915_drv.h"
42
#include "intel_atomic.h"
43
#include "intel_connector.h"
44
#include "intel_display_types.h"
45
#include "intel_gmbus.h"
46
#include "intel_lvds.h"
47
#include "intel_panel.h"
J
Jesse Barnes 已提交
48

49
/* Private structure for the integrated LVDS support */
50 51 52 53 54 55 56 57 58 59 60 61 62 63
struct intel_lvds_pps {
	/* 100us units */
	int t1_t2;
	int t3;
	int t4;
	int t5;
	int tx;

	int divider;

	int port;
	bool powerdown_on_reset;
};

64
struct intel_lvds_encoder {
C
Chris Wilson 已提交
65
	struct intel_encoder base;
66

67
	bool is_dual_link;
68
	i915_reg_t reg;
69
	u32 a3_power;
70

71 72 73
	struct intel_lvds_pps init_pps;
	u32 init_lvds_val;

74
	struct intel_connector *attached_connector;
75 76
};

77
static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
C
Chris Wilson 已提交
78
{
79
	return container_of(encoder, struct intel_lvds_encoder, base.base);
C
Chris Wilson 已提交
80 81
}

82 83 84 85 86
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe)
{
	u32 val;

87
	val = intel_de_read(dev_priv, lvds_reg);
88 89 90 91 92 93 94 95 96 97

	/* asserts want to know the pipe even if the port is disabled */
	if (HAS_PCH_CPT(dev_priv))
		*pipe = (val & LVDS_PIPE_SEL_MASK_CPT) >> LVDS_PIPE_SEL_SHIFT_CPT;
	else
		*pipe = (val & LVDS_PIPE_SEL_MASK) >> LVDS_PIPE_SEL_SHIFT;

	return val & LVDS_PORT_EN;
}

98 99 100
static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
{
101
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
D
Daniel Vetter 已提交
102
	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
103
	intel_wakeref_t wakeref;
104
	bool ret;
105

106 107 108
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
109 110
		return false;

111
	ret = intel_lvds_port_enabled(dev_priv, lvds_encoder->reg, pipe);
112

113
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
114 115

	return ret;
116 117
}

118
static void intel_lvds_get_config(struct intel_encoder *encoder,
119
				  struct intel_crtc_state *pipe_config)
120
{
121
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
122 123
	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
	u32 tmp, flags = 0;
124

125 126
	pipe_config->output_types |= BIT(INTEL_OUTPUT_LVDS);

127
	tmp = intel_de_read(dev_priv, lvds_encoder->reg);
128 129 130 131 132 133 134 135 136
	if (tmp & LVDS_HSYNC_POLARITY)
		flags |= DRM_MODE_FLAG_NHSYNC;
	else
		flags |= DRM_MODE_FLAG_PHSYNC;
	if (tmp & LVDS_VSYNC_POLARITY)
		flags |= DRM_MODE_FLAG_NVSYNC;
	else
		flags |= DRM_MODE_FLAG_PVSYNC;

137
	pipe_config->hw.adjusted_mode.flags |= flags;
138

139
	if (INTEL_GEN(dev_priv) < 5)
140 141 142
		pipe_config->gmch_pfit.lvds_border_bits =
			tmp & LVDS_BORDER_ENABLE;

143
	/* gen2/3 store dither state in pfit control, needs to match */
144
	if (INTEL_GEN(dev_priv) < 4) {
145
		tmp = intel_de_read(dev_priv, PFIT_CONTROL);
146 147 148 149

		pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
	}

150
	pipe_config->hw.adjusted_mode.crtc_clock = pipe_config->port_clock;
151 152
}

153 154 155 156 157
static void intel_lvds_pps_get_hw_state(struct drm_i915_private *dev_priv,
					struct intel_lvds_pps *pps)
{
	u32 val;

158
	pps->powerdown_on_reset = intel_de_read(dev_priv, PP_CONTROL(0)) & PANEL_POWER_RESET;
159

160
	val = intel_de_read(dev_priv, PP_ON_DELAYS(0));
161 162 163
	pps->port = REG_FIELD_GET(PANEL_PORT_SELECT_MASK, val);
	pps->t1_t2 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, val);
	pps->t5 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, val);
164

165
	val = intel_de_read(dev_priv, PP_OFF_DELAYS(0));
166 167
	pps->t3 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, val);
	pps->tx = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, val);
168

169
	val = intel_de_read(dev_priv, PP_DIVISOR(0));
170 171
	pps->divider = REG_FIELD_GET(PP_REFERENCE_DIVIDER_MASK, val);
	val = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, val);
172 173 174 175 176 177 178 179 180 181
	/*
	 * Remove the BSpec specified +1 (100ms) offset that accounts for a
	 * too short power-cycle delay due to the asynchronous programming of
	 * the register.
	 */
	if (val)
		val--;
	/* Convert from 100ms to 100us units */
	pps->t4 = val * 1000;

182
	if (INTEL_GEN(dev_priv) <= 4 &&
183
	    pps->t1_t2 == 0 && pps->t5 == 0 && pps->t3 == 0 && pps->tx == 0) {
184 185 186
		drm_dbg_kms(&dev_priv->drm,
			    "Panel power timings uninitialized, "
			    "setting defaults\n");
187 188 189 190 191 192 193 194
		/* Set T2 to 40ms and T5 to 200ms in 100 usec units */
		pps->t1_t2 = 40 * 10;
		pps->t5 = 200 * 10;
		/* Set T3 to 35ms and Tx to 200ms in 100 usec units */
		pps->t3 = 35 * 10;
		pps->tx = 200 * 10;
	}

195 196 197 198
	drm_dbg(&dev_priv->drm, "LVDS PPS:t1+t2 %d t3 %d t4 %d t5 %d tx %d "
		"divider %d port %d powerdown_on_reset %d\n",
		pps->t1_t2, pps->t3, pps->t4, pps->t5, pps->tx,
		pps->divider, pps->port, pps->powerdown_on_reset);
199 200 201 202 203 204 205
}

static void intel_lvds_pps_init_hw(struct drm_i915_private *dev_priv,
				   struct intel_lvds_pps *pps)
{
	u32 val;

206
	val = intel_de_read(dev_priv, PP_CONTROL(0));
207 208
	drm_WARN_ON(&dev_priv->drm,
		    (val & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS);
209 210
	if (pps->powerdown_on_reset)
		val |= PANEL_POWER_RESET;
211
	intel_de_write(dev_priv, PP_CONTROL(0), val);
212

213 214
	intel_de_write(dev_priv, PP_ON_DELAYS(0),
		       REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, pps->port) | REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, pps->t1_t2) | REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, pps->t5));
215

216 217
	intel_de_write(dev_priv, PP_OFF_DELAYS(0),
		       REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, pps->t3) | REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, pps->tx));
218

219 220
	intel_de_write(dev_priv, PP_DIVISOR(0),
		       REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, pps->divider) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(pps->t4, 1000) + 1));
221 222
}

223 224
static void intel_pre_enable_lvds(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
225 226
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
227 228
{
	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
229
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
230
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
231
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
232
	enum pipe pipe = crtc->pipe;
233 234
	u32 temp;

235
	if (HAS_PCH_SPLIT(dev_priv)) {
236 237
		assert_fdi_rx_pll_disabled(dev_priv, pipe);
		assert_shared_dpll_disabled(dev_priv,
238
					    pipe_config->shared_dpll);
239 240 241 242
	} else {
		assert_pll_disabled(dev_priv, pipe);
	}

243 244 245
	intel_lvds_pps_init_hw(dev_priv, &lvds_encoder->init_pps);

	temp = lvds_encoder->init_lvds_val;
246
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
247

248
	if (HAS_PCH_CPT(dev_priv)) {
249 250
		temp &= ~LVDS_PIPE_SEL_MASK_CPT;
		temp |= LVDS_PIPE_SEL_CPT(pipe);
251
	} else {
252 253
		temp &= ~LVDS_PIPE_SEL_MASK;
		temp |= LVDS_PIPE_SEL(pipe);
254
	}
255

256
	/* set the corresponsding LVDS_BORDER bit */
257
	temp &= ~LVDS_BORDER_ENABLE;
258
	temp |= pipe_config->gmch_pfit.lvds_border_bits;
C
Chris Wilson 已提交
259 260 261

	/*
	 * Set the B0-B3 data pairs corresponding to whether we're going to
262 263 264 265 266 267 268
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (lvds_encoder->is_dual_link)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

C
Chris Wilson 已提交
269 270
	/*
	 * It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
271
	 * appropriately here, but we need to look more thoroughly into how
272 273
	 * panels behave in the two modes. For now, let's just maintain the
	 * value we got from the BIOS.
274
	 */
275 276
	temp &= ~LVDS_A3_POWER_MASK;
	temp |= lvds_encoder->a3_power;
277

C
Chris Wilson 已提交
278 279
	/*
	 * Set the dithering flag on LVDS as needed, note that there is no
280
	 * special lvds dither control bit on pch-split platforms, dithering is
C
Chris Wilson 已提交
281 282
	 * only controlled through the PIPECONF reg.
	 */
283
	if (IS_GEN(dev_priv, 4)) {
C
Chris Wilson 已提交
284 285 286 287
		/*
		 * Bspec wording suggests that LVDS port dithering only exists
		 * for 18bpp panels.
		 */
288
		if (pipe_config->dither && pipe_config->pipe_bpp == 18)
289 290 291 292 293
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
294
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
295
		temp |= LVDS_HSYNC_POLARITY;
296
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
297 298
		temp |= LVDS_VSYNC_POLARITY;

299
	intel_de_write(dev_priv, lvds_encoder->reg, temp);
300 301
}

C
Chris Wilson 已提交
302
/*
J
Jesse Barnes 已提交
303 304
 * Sets the power state for the panel.
 */
305 306
static void intel_enable_lvds(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
307 308
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
J
Jesse Barnes 已提交
309
{
310
	struct drm_device *dev = encoder->base.dev;
311
	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
312
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
313

314 315
	intel_de_write(dev_priv, lvds_encoder->reg,
		       intel_de_read(dev_priv, lvds_encoder->reg) | LVDS_PORT_EN);
316

317 318 319
	intel_de_write(dev_priv, PP_CONTROL(0),
		       intel_de_read(dev_priv, PP_CONTROL(0)) | PANEL_POWER_ON);
	intel_de_posting_read(dev_priv, lvds_encoder->reg);
320

321
	if (intel_de_wait_for_set(dev_priv, PP_STATUS(0), PP_ON, 5000))
322 323
		drm_err(&dev_priv->drm,
			"timed out waiting for panel to power on\n");
324

325
	intel_panel_enable_backlight(pipe_config, conn_state);
326 327
}

328 329
static void intel_disable_lvds(struct intel_atomic_state *state,
			       struct intel_encoder *encoder,
330 331
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state)
332
{
333
	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
334
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
335

336 337
	intel_de_write(dev_priv, PP_CONTROL(0),
		       intel_de_read(dev_priv, PP_CONTROL(0)) & ~PANEL_POWER_ON);
338
	if (intel_de_wait_for_clear(dev_priv, PP_STATUS(0), PP_ON, 1000))
339 340
		drm_err(&dev_priv->drm,
			"timed out waiting for panel to power off\n");
341

342 343 344
	intel_de_write(dev_priv, lvds_encoder->reg,
		       intel_de_read(dev_priv, lvds_encoder->reg) & ~LVDS_PORT_EN);
	intel_de_posting_read(dev_priv, lvds_encoder->reg);
J
Jesse Barnes 已提交
345 346
}

347 348
static void gmch_disable_lvds(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
349 350
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
351

352
{
353
	intel_panel_disable_backlight(old_conn_state);
354

355
	intel_disable_lvds(state, encoder, old_crtc_state, old_conn_state);
356 357
}

358 359
static void pch_disable_lvds(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
360 361
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
362
{
363
	intel_panel_disable_backlight(old_conn_state);
364 365
}

366 367
static void pch_post_disable_lvds(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
368 369
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
370
{
371
	intel_disable_lvds(state, encoder, old_crtc_state, old_conn_state);
372 373
}

374 375 376
static enum drm_mode_status
intel_lvds_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
J
Jesse Barnes 已提交
377
{
378 379
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
M
Mika Kahola 已提交
380
	int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
J
Jesse Barnes 已提交
381

382 383
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;
384 385 386 387
	if (mode->hdisplay > fixed_mode->hdisplay)
		return MODE_PANEL;
	if (mode->vdisplay > fixed_mode->vdisplay)
		return MODE_PANEL;
M
Mika Kahola 已提交
388 389
	if (fixed_mode->clock > max_pixclk)
		return MODE_CLOCK_HIGH;
J
Jesse Barnes 已提交
390 391 392 393

	return MODE_OK;
}

394 395 396
static int intel_lvds_compute_config(struct intel_encoder *intel_encoder,
				     struct intel_crtc_state *pipe_config,
				     struct drm_connector_state *conn_state)
J
Jesse Barnes 已提交
397
{
398
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
399 400
	struct intel_lvds_encoder *lvds_encoder =
		to_lvds_encoder(&intel_encoder->base);
401
	struct intel_connector *intel_connector =
402
		lvds_encoder->attached_connector;
403
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
404
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
405
	unsigned int lvds_bpp;
406
	int ret;
J
Jesse Barnes 已提交
407 408

	/* Should never happen!! */
409
	if (INTEL_GEN(dev_priv) < 4 && intel_crtc->pipe == 0) {
410
		drm_err(&dev_priv->drm, "Can't support LVDS on pipe A\n");
411
		return -EINVAL;
J
Jesse Barnes 已提交
412 413
	}

414
	if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
415 416 417 418
		lvds_bpp = 8*3;
	else
		lvds_bpp = 6*3;

419
	if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
420 421 422
		drm_dbg_kms(&dev_priv->drm,
			    "forcing display bpp (was %d) to LVDS (%d)\n",
			    pipe_config->pipe_bpp, lvds_bpp);
423 424
		pipe_config->pipe_bpp = lvds_bpp;
	}
425

426 427
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;

J
Jesse Barnes 已提交
428
	/*
429
	 * We have timings from the BIOS for the panel, put them in
J
Jesse Barnes 已提交
430 431 432 433
	 * to the adjusted mode.  The CRTC will be set up for this mode,
	 * with the panel scaling set up to source from the H/VDisplay
	 * of the original mode.
	 */
434
	intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
435
			       adjusted_mode);
436

437
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
438
		return -EINVAL;
439

440
	if (HAS_PCH_SPLIT(dev_priv))
441 442
		pipe_config->has_pch_encoder = true;

443 444 445 446 447 448
	if (HAS_GMCH(dev_priv))
		ret = intel_gmch_panel_fitting(pipe_config, conn_state);
	else
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
	if (ret)
		return ret;
449

J
Jesse Barnes 已提交
450 451 452 453 454 455
	/*
	 * XXX: It would be nice to support lower refresh rates on the
	 * panels to reduce power consumption, and perhaps match the
	 * user's requested refresh rate.
	 */

456
	return 0;
J
Jesse Barnes 已提交
457 458
}

459
static enum drm_connector_status
460
intel_lvds_detect(struct drm_connector *connector, bool force)
J
Jesse Barnes 已提交
461
{
462
	return connector_status_connected;
J
Jesse Barnes 已提交
463 464
}

C
Chris Wilson 已提交
465
/*
J
Jesse Barnes 已提交
466 467 468 469
 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
 */
static int intel_lvds_get_modes(struct drm_connector *connector)
{
470
	struct intel_connector *intel_connector = to_intel_connector(connector);
J
Jesse Barnes 已提交
471
	struct drm_device *dev = connector->dev;
472
	struct drm_display_mode *mode;
J
Jesse Barnes 已提交
473

474
	/* use cached edid if we have one */
475 476
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		return drm_add_edid_modes(connector, intel_connector->edid);
J
Jesse Barnes 已提交
477

478
	mode = drm_mode_duplicate(dev, intel_connector->panel.fixed_mode);
C
Chris Wilson 已提交
479
	if (mode == NULL)
480
		return 0;
J
Jesse Barnes 已提交
481

482 483
	drm_mode_probed_add(connector, mode);
	return 1;
J
Jesse Barnes 已提交
484 485 486 487 488
}

static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
	.get_modes = intel_lvds_get_modes,
	.mode_valid = intel_lvds_mode_valid,
489
	.atomic_check = intel_digital_connector_atomic_check,
J
Jesse Barnes 已提交
490 491 492 493 494
};

static const struct drm_connector_funcs intel_lvds_connector_funcs = {
	.detect = intel_lvds_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
495 496
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
497 498
	.late_register = intel_connector_register,
	.early_unregister = intel_connector_unregister,
499
	.destroy = intel_connector_destroy,
500
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
501
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
J
Jesse Barnes 已提交
502 503 504
};

static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
C
Chris Wilson 已提交
505
	.destroy = intel_encoder_destroy,
J
Jesse Barnes 已提交
506 507
};

508
static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
509
{
510
	DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
511 512
	return 1;
}
J
Jesse Barnes 已提交
513

514
/* These systems claim to have LVDS, but really don't */
515
static const struct dmi_system_id intel_no_lvds[] = {
516 517 518 519
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Apple Mac Mini (Core series)",
		.matches = {
520
			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
521 522 523 524 525 526 527
			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Apple Mac Mini (Core 2 series)",
		.matches = {
528
			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "MSI IM-945GSE-A",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
			DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Dell Studio Hybrid",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
		},
	},
548 549
	{
		.callback = intel_no_lvds_dmi_callback,
550 551 552 553 554 555 556 557
		.ident = "Dell OptiPlex FX170",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
558 559 560 561 562 563
		.ident = "AOpen Mini PC",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
			DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
		},
	},
564 565 566 567 568 569 570 571
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "AOpen Mini PC MP915",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
			DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
		},
	},
572 573 574 575 576 577 578 579
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "AOpen i915GMm-HFS",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
			DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
		},
	},
580 581 582 583 584 585 586 587
	{
		.callback = intel_no_lvds_dmi_callback,
                .ident = "AOpen i45GMx-I",
                .matches = {
                        DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
                        DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
                },
        },
588 589 590 591 592 593 594
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Aopen i945GTt-VFA",
		.matches = {
			DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
		},
	},
595 596 597 598 599 600 601 602
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Clientron U800",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
			DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
		},
	},
603
	{
604 605 606 607 608 609 610 611
                .callback = intel_no_lvds_dmi_callback,
                .ident = "Clientron E830",
                .matches = {
                        DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
                        DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
                },
        },
        {
612 613 614 615 616 617 618
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Asus EeeBox PC EB1007",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
		},
	},
619 620 621 622 623 624 625 626
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Asus AT5NM10T-I",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
		},
	},
627 628
	{
		.callback = intel_no_lvds_dmi_callback,
629
		.ident = "Hewlett-Packard HP t5740",
630 631
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
632
			DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
633 634
		},
	},
635 636 637 638 639
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Hewlett-Packard t5745",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
640
			DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
641 642 643 644 645 646 647
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Hewlett-Packard st5747",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
648
			DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
649 650
		},
	},
651 652 653 654 655 656 657 658
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "MSI Wind Box DC500",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
			DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
		},
	},
659 660 661 662 663 664 665 666
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Gigabyte GA-D525TUD",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
			DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
		},
	},
667 668 669 670 671 672 673 674
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Supermicro X7SPA-H",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
			DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
		},
	},
675 676 677 678 679 680 681 682
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Fujitsu Esprimo Q900",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
			DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
		},
	},
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Intel D410PT",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
			DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
		},
	},
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Intel D425KT",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
		},
	},
699 700 701 702 703 704 705 706
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Intel D510MO",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
		},
	},
707 708 709 710 711 712 713 714
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Intel D525MW",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
		},
	},
715 716 717 718 719 720 721 722
	{
		.callback = intel_no_lvds_dmi_callback,
		.ident = "Radiant P845",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Radiant Systems Inc"),
			DMI_MATCH(DMI_PRODUCT_NAME, "P845"),
		},
	},
723 724 725

	{ }	/* terminating entry */
};
J
Jesse Barnes 已提交
726

727 728 729 730 731 732 733 734 735
static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
{
	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_dual_link_lvds[] = {
	{
		.callback = intel_dual_link_lvds_callback,
736 737 738 739 740 741 742 743 744
		.ident = "Apple MacBook Pro 15\" (2010)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
		},
	},
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro 15\" (2011)",
745 746 747 748 749
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
		},
	},
750 751 752 753 754 755 756 757
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro 15\" (2012)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
		},
	},
758 759 760
	{ }	/* terminating entry */
};

761
struct intel_encoder *intel_get_lvds_encoder(struct drm_i915_private *dev_priv)
762
{
763
	struct intel_encoder *encoder;
764

765 766 767 768
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		if (encoder->type == INTEL_OUTPUT_LVDS)
			return encoder;
	}
769

770 771 772
	return NULL;
}

773
bool intel_is_dual_link_lvds(struct drm_i915_private *dev_priv)
774
{
775
	struct intel_encoder *encoder = intel_get_lvds_encoder(dev_priv);
776

777
	return encoder && to_lvds_encoder(&encoder->base)->is_dual_link;
778 779
}

D
Daniel Vetter 已提交
780
static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
781
{
D
Daniel Vetter 已提交
782
	struct drm_device *dev = lvds_encoder->base.base.dev;
783
	unsigned int val;
784
	struct drm_i915_private *dev_priv = to_i915(dev);
785 786

	/* use the module option value if specified */
787 788
	if (i915_modparams.lvds_channel_mode > 0)
		return i915_modparams.lvds_channel_mode == 2;
789

790
	/* single channel LVDS is limited to 112 MHz */
791
	if (lvds_encoder->attached_connector->panel.fixed_mode->clock > 112999)
792 793
		return true;

794 795 796
	if (dmi_check_system(intel_dual_link_lvds))
		return true;

C
Chris Wilson 已提交
797 798
	/*
	 * BIOS should set the proper LVDS register value at boot, but
799 800 801 802
	 * in reality, it doesn't set the value when the lid is closed;
	 * we need to check "the value to be set" in VBT when LVDS
	 * register is uninitialized.
	 */
803
	val = intel_de_read(dev_priv, lvds_encoder->reg);
804 805 806 807 808
	if (HAS_PCH_CPT(dev_priv))
		val &= ~(LVDS_DETECTED | LVDS_PIPE_SEL_MASK_CPT);
	else
		val &= ~(LVDS_DETECTED | LVDS_PIPE_SEL_MASK);
	if (val == 0)
809
		val = dev_priv->vbt.bios_lvds_val;
810

811 812 813
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

J
Jesse Barnes 已提交
814 815
/**
 * intel_lvds_init - setup LVDS connectors on this device
C
Chris Wilson 已提交
816
 * @dev_priv: i915 device
J
Jesse Barnes 已提交
817 818 819 820
 *
 * Create the connector, register the LVDS DDC bus, and try to figure out what
 * modes we can display on the LVDS panel (if present).
 */
821
void intel_lvds_init(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
822
{
823
	struct drm_device *dev = &dev_priv->drm;
824
	struct intel_lvds_encoder *lvds_encoder;
825
	struct intel_encoder *intel_encoder;
826
	struct intel_connector *intel_connector;
J
Jesse Barnes 已提交
827 828
	struct drm_connector *connector;
	struct drm_encoder *encoder;
829
	struct drm_display_mode *fixed_mode = NULL;
830
	struct drm_display_mode *downclock_mode = NULL;
831
	struct edid *edid;
832
	i915_reg_t lvds_reg;
J
Jesse Barnes 已提交
833
	u32 lvds;
834
	u8 pin;
835
	u32 allowed_scalers;
J
Jesse Barnes 已提交
836

837
	/* Skip init on machines we know falsely report LVDS */
838
	if (dmi_check_system(intel_no_lvds)) {
839 840
		drm_WARN(dev, !dev_priv->vbt.int_lvds_support,
			 "Useless DMI match. Internal LVDS support disabled by VBT\n");
841
		return;
842
	}
843

844
	if (!dev_priv->vbt.int_lvds_support) {
845 846
		drm_dbg_kms(&dev_priv->drm,
			    "Internal LVDS support disabled by VBT\n");
847 848 849
		return;
	}

850
	if (HAS_PCH_SPLIT(dev_priv))
851 852 853 854
		lvds_reg = PCH_LVDS;
	else
		lvds_reg = LVDS;

855
	lvds = intel_de_read(dev_priv, lvds_reg);
856

857
	if (HAS_PCH_SPLIT(dev_priv)) {
858
		if ((lvds & LVDS_DETECTED) == 0)
859
			return;
860 861
	}

862
	pin = GMBUS_PIN_PANEL;
863
	if (!intel_bios_is_lvds_present(dev_priv, &pin)) {
864
		if ((lvds & LVDS_PORT_EN) == 0) {
865 866
			drm_dbg_kms(&dev_priv->drm,
				    "LVDS is not present in VBT\n");
867 868
			return;
		}
869 870
		drm_dbg_kms(&dev_priv->drm,
			    "LVDS is not present in VBT, but enabled anyway\n");
871 872
	}

873
	lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
874
	if (!lvds_encoder)
875
		return;
J
Jesse Barnes 已提交
876

877 878
	intel_connector = intel_connector_alloc();
	if (!intel_connector) {
879 880 881 882
		kfree(lvds_encoder);
		return;
	}

883
	lvds_encoder->attached_connector = intel_connector;
884

885
	intel_encoder = &lvds_encoder->base;
886
	encoder = &intel_encoder->base;
C
Chris Wilson 已提交
887
	connector = &intel_connector->base;
888
	drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
J
Jesse Barnes 已提交
889 890
			   DRM_MODE_CONNECTOR_LVDS);

891
	drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
892
			 DRM_MODE_ENCODER_LVDS, "LVDS");
J
Jesse Barnes 已提交
893

894
	intel_encoder->enable = intel_enable_lvds;
895
	intel_encoder->pre_enable = intel_pre_enable_lvds;
896
	intel_encoder->compute_config = intel_lvds_compute_config;
897 898 899 900 901 902
	if (HAS_PCH_SPLIT(dev_priv)) {
		intel_encoder->disable = pch_disable_lvds;
		intel_encoder->post_disable = pch_post_disable_lvds;
	} else {
		intel_encoder->disable = gmch_disable_lvds;
	}
903
	intel_encoder->get_hw_state = intel_lvds_get_hw_state;
904
	intel_encoder->get_config = intel_lvds_get_config;
905
	intel_encoder->update_pipe = intel_panel_update_backlight;
906
	intel_connector->get_hw_state = intel_connector_get_hw_state;
907

908
	intel_connector_attach_encoder(intel_connector, intel_encoder);
J
Jesse Barnes 已提交
909

910
	intel_encoder->type = INTEL_OUTPUT_LVDS;
911
	intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
912
	intel_encoder->port = PORT_NONE;
913
	intel_encoder->cloneable = 0;
914
	if (INTEL_GEN(dev_priv) < 4)
V
Ville Syrjälä 已提交
915
		intel_encoder->pipe_mask = BIT(PIPE_B);
916
	else
917
		intel_encoder->pipe_mask = ~0;
J
Jesse Barnes 已提交
918

J
Jesse Barnes 已提交
919 920 921 922 923
	drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
	connector->display_info.subpixel_order = SubPixelHorizontalRGB;
	connector->interlace_allowed = false;
	connector->doublescan_allowed = false;

924
	lvds_encoder->reg = lvds_reg;
D
Daniel Vetter 已提交
925

926
	/* create the scaling mode property */
927 928 929 930
	allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT);
	allowed_scalers |= BIT(DRM_MODE_SCALE_FULLSCREEN);
	allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
	drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
931
	connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
932 933 934 935

	intel_lvds_pps_get_hw_state(dev_priv, &lvds_encoder->init_pps);
	lvds_encoder->init_lvds_val = lvds;

J
Jesse Barnes 已提交
936 937 938 939 940 941 942 943 944 945 946 947
	/*
	 * LVDS discovery:
	 * 1) check for EDID on DDC
	 * 2) check for VBT data
	 * 3) check to see if LVDS is already on
	 *    if none of the above, no panel
	 */

	/*
	 * Attempt to get the fixed panel mode from DDC.  Assume that the
	 * preferred mode is the right one.
	 */
948
	mutex_lock(&dev->mode_config.mutex);
949 950 951 952 953 954
	if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
		edid = drm_get_edid_switcheroo(connector,
				    intel_gmbus_get_adapter(dev_priv, pin));
	else
		edid = drm_get_edid(connector,
				    intel_gmbus_get_adapter(dev_priv, pin));
955 956
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
957
			drm_connector_update_edid_property(connector,
958
								edid);
959
		} else {
960 961
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
962
		}
963 964
	} else {
		edid = ERR_PTR(-ENOENT);
965
	}
966
	intel_connector->edid = edid;
967

968 969 970
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		goto out;
J
Jesse Barnes 已提交
971 972

	/* Failed to get EDID, what about VBT? */
973 974 975
	fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
	if (fixed_mode)
		goto out;
J
Jesse Barnes 已提交
976 977 978 979 980 981

	/*
	 * If we didn't get EDID, try checking if the panel is already turned
	 * on.  If so, assume that whatever is currently programmed is the
	 * correct mode.
	 */
982 983
	fixed_mode = intel_encoder_current_mode(intel_encoder);
	if (fixed_mode) {
984
		drm_dbg_kms(&dev_priv->drm, "using current (BIOS) mode: ");
985 986
		drm_mode_debug_printmodeline(fixed_mode);
		fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
J
Jesse Barnes 已提交
987 988 989
	}

	/* If we still don't have a mode after all that, give up. */
990
	if (!fixed_mode)
J
Jesse Barnes 已提交
991 992 993
		goto failed;

out:
994 995
	mutex_unlock(&dev->mode_config.mutex);

996
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
997
	intel_panel_setup_backlight(connector, INVALID_PIPE);
998

D
Daniel Vetter 已提交
999
	lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
1000 1001
	drm_dbg_kms(&dev_priv->drm, "detected %s-link lvds configuration\n",
		    lvds_encoder->is_dual_link ? "dual" : "single");
1002

1003
	lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1004

1005
	return;
J
Jesse Barnes 已提交
1006 1007

failed:
1008 1009
	mutex_unlock(&dev->mode_config.mutex);

1010
	drm_dbg_kms(&dev_priv->drm, "No LVDS modes found, disabling.\n");
J
Jesse Barnes 已提交
1011
	drm_connector_cleanup(connector);
1012
	drm_encoder_cleanup(encoder);
1013
	kfree(lvds_encoder);
1014
	intel_connector_free(intel_connector);
1015
	return;
J
Jesse Barnes 已提交
1016
}