dw_apb_timer_of.c 4.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
3
 * Copyright (C) 2012 Altera Corporation
4 5
 * Copyright (c) 2011 Picochip Ltd., Jamie Iles
 *
6
 * Modified from mach-picoxcell/time.c
7
 */
8
#include <linux/delay.h>
9 10 11 12
#include <linux/dw_apb_timer.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
13
#include <linux/clk.h>
14
#include <linux/reset.h>
15
#include <linux/sched_clock.h>
16

17
static void __init timer_get_base_and_rate(struct device_node *np,
18 19
				    void __iomem **base, u32 *rate)
{
20 21
	struct clk *timer_clk;
	struct clk *pclk;
22
	struct reset_control *rstc;
23

24 25 26
	*base = of_iomap(np, 0);

	if (!*base)
27
		panic("Unable to map regs for %pOFn", np);
28

29 30 31 32 33 34 35 36 37 38
	/*
	 * Reset the timer if the reset control is available, wiping
	 * out the state the firmware may have left it
	 */
	rstc = of_reset_control_get(np, NULL);
	if (!IS_ERR(rstc)) {
		reset_control_assert(rstc);
		reset_control_deassert(rstc);
	}

39 40 41 42 43 44 45
	/*
	 * Not all implementations use a periphal clock, so don't panic
	 * if it's not present
	 */
	pclk = of_clk_get_by_name(np, "pclk");
	if (!IS_ERR(pclk))
		if (clk_prepare_enable(pclk))
46 47
			pr_warn("pclk for %pOFn is present, but could not be activated\n",
				np);
48 49 50 51 52 53 54 55 56 57 58

	timer_clk = of_clk_get_by_name(np, "timer");
	if (IS_ERR(timer_clk))
		goto try_clock_freq;

	if (!clk_prepare_enable(timer_clk)) {
		*rate = clk_get_rate(timer_clk);
		return;
	}

try_clock_freq:
59
	if (of_property_read_u32(np, "clock-freq", rate) &&
60
	    of_property_read_u32(np, "clock-frequency", rate))
61
		panic("No clock nor clock-frequency property for %pOFn", np);
62 63
}

64
static void __init add_clockevent(struct device_node *event_timer)
65 66 67 68 69 70
{
	void __iomem *iobase;
	struct dw_apb_clock_event_device *ced;
	u32 irq, rate;

	irq = irq_of_parse_and_map(event_timer, 0);
71
	if (irq == 0)
72 73 74 75 76 77 78 79 80 81 82 83
		panic("No IRQ for clock event timer");

	timer_get_base_and_rate(event_timer, &iobase, &rate);

	ced = dw_apb_clockevent_init(0, event_timer->name, 300, iobase, irq,
				     rate);
	if (!ced)
		panic("Unable to initialise clockevent device");

	dw_apb_clockevent_register(ced);
}

84 85 86
static void __iomem *sched_io_base;
static u32 sched_rate;

87
static void __init add_clocksource(struct device_node *source_timer)
88 89 90 91 92 93 94 95 96 97 98 99 100 101
{
	void __iomem *iobase;
	struct dw_apb_clocksource *cs;
	u32 rate;

	timer_get_base_and_rate(source_timer, &iobase, &rate);

	cs = dw_apb_clocksource_init(300, source_timer->name, iobase, rate);
	if (!cs)
		panic("Unable to initialise clocksource device");

	dw_apb_clocksource_start(cs);
	dw_apb_clocksource_register(cs);

102 103 104 105 106 107 108 109
	/*
	 * Fallback to use the clocksource as sched_clock if no separate
	 * timer is found. sched_io_base then points to the current_value
	 * register of the clocksource timer.
	 */
	sched_io_base = iobase + 0x04;
	sched_rate = rate;
}
110

111
static u64 notrace read_sched_clock(void)
112
{
113
	return ~readl_relaxed(sched_io_base);
114 115
}

116
static const struct of_device_id sptimer_ids[] __initconst = {
117 118 119 120
	{ .compatible = "picochip,pc3x2-rtc" },
	{ /* Sentinel */ },
};

121
static void __init init_sched_clock(void)
122 123 124
{
	struct device_node *sched_timer;

125
	sched_timer = of_find_matching_node(NULL, sptimer_ids);
126 127 128 129 130
	if (sched_timer) {
		timer_get_base_and_rate(sched_timer, &sched_io_base,
					&sched_rate);
		of_node_put(sched_timer);
	}
131

132
	sched_clock_register(read_sched_clock, 32, sched_rate);
133 134
}

135 136 137 138 139 140 141 142 143 144 145
#ifdef CONFIG_ARM
static unsigned long dw_apb_delay_timer_read(void)
{
	return ~readl_relaxed(sched_io_base);
}

static struct delay_timer dw_apb_delay_timer = {
	.read_current_timer	= dw_apb_delay_timer_read,
};
#endif

146
static int num_called;
147
static int __init dw_apb_timer_init(struct device_node *timer)
148
{
149 150 151 152 153 154 155 156 157
	switch (num_called) {
	case 0:
		pr_debug("%s: found clockevent timer\n", __func__);
		add_clockevent(timer);
		break;
	case 1:
		pr_debug("%s: found clocksource timer\n", __func__);
		add_clocksource(timer);
		init_sched_clock();
158 159 160 161
#ifdef CONFIG_ARM
		dw_apb_delay_timer.freq = sched_rate;
		register_current_timer_delay(&dw_apb_delay_timer);
#endif
162 163 164 165
		break;
	default:
		break;
	}
166

167
	num_called++;
168 169

	return 0;
170
}
171 172 173 174
TIMER_OF_DECLARE(pc3x2_timer, "picochip,pc3x2-timer", dw_apb_timer_init);
TIMER_OF_DECLARE(apb_timer_osc, "snps,dw-apb-timer-osc", dw_apb_timer_init);
TIMER_OF_DECLARE(apb_timer_sp, "snps,dw-apb-timer-sp", dw_apb_timer_init);
TIMER_OF_DECLARE(apb_timer, "snps,dw-apb-timer", dw_apb_timer_init);