iommu.h 10.3 KB
Newer Older
1 2 3
/*
 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
 * Rewrite, cleanup:
4
 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
5
 *
6 7 8 9
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
10
 *
11 12 13 14
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
15
 *
16 17 18 19 20 21 22
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
 */

#ifndef _ASM_IOMMU_H
#define _ASM_IOMMU_H
23
#ifdef __KERNEL__
24

25
#include <linux/compiler.h>
26 27 28
#include <linux/spinlock.h>
#include <linux/device.h>
#include <linux/dma-mapping.h>
J
Jiri Slaby 已提交
29
#include <linux/bitops.h>
J
Johannes Berg 已提交
30
#include <asm/machdep.h>
31
#include <asm/types.h>
32
#include <asm/pci-bridge.h>
33

34 35 36 37
#define IOMMU_PAGE_SHIFT_4K      12
#define IOMMU_PAGE_SIZE_4K       (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K)
#define IOMMU_PAGE_MASK_4K       (~((1 << IOMMU_PAGE_SHIFT_4K) - 1))
#define IOMMU_PAGE_ALIGN_4K(addr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE_4K)
38

39 40 41 42
#define IOMMU_PAGE_SIZE(tblptr) (ASM_CONST(1) << (tblptr)->it_page_shift)
#define IOMMU_PAGE_MASK(tblptr) (~((1 << (tblptr)->it_page_shift) - 1))
#define IOMMU_PAGE_ALIGN(addr, tblptr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE(tblptr))

J
Jeremy Kerr 已提交
43 44 45
/* Boot time flags */
extern int iommu_is_off;
extern int iommu_force_on;
46

47
struct iommu_table_ops {
48 49 50 51
	/*
	 * When called with direction==DMA_NONE, it is equal to clear().
	 * uaddr is a linear map address.
	 */
52 53 54 55
	int (*set)(struct iommu_table *tbl,
			long index, long npages,
			unsigned long uaddr,
			enum dma_data_direction direction,
56
			unsigned long attrs);
57 58 59 60 61 62 63 64 65 66
#ifdef CONFIG_IOMMU_API
	/*
	 * Exchanges existing TCE with new TCE plus direction bits;
	 * returns old TCE and DMA direction mask.
	 * @tce is a physical address.
	 */
	int (*exchange)(struct iommu_table *tbl,
			long index,
			unsigned long *hpa,
			enum dma_data_direction *direction);
67 68 69 70 71
	/* Real mode */
	int (*exchange_rm)(struct iommu_table *tbl,
			long index,
			unsigned long *hpa,
			enum dma_data_direction *direction);
72

73
	__be64 *(*useraddrptr)(struct iommu_table *tbl, long index, bool alloc);
74
#endif
75 76
	void (*clear)(struct iommu_table *tbl,
			long index, long npages);
77
	/* get() returns a physical address */
78 79
	unsigned long (*get)(struct iommu_table *tbl, long index);
	void (*flush)(struct iommu_table *tbl);
80
	void (*free)(struct iommu_table *tbl);
81 82 83 84 85 86
};

/* These are used by VIO */
extern struct iommu_table_ops iommu_table_lpar_multi_ops;
extern struct iommu_table_ops iommu_table_pseries_ops;

87 88 89 90 91
/*
 * IOMAP_MAX_ORDER defines the largest contiguous block
 * of dma space we can get.  IOMAP_MAX_ORDER = 13
 * allows up to 2**12 pages (4096 * 4096) = 16 MB
 */
92
#define IOMAP_MAX_ORDER		13
93

94 95 96 97 98 99 100 101 102 103
#define IOMMU_POOL_HASHBITS	2
#define IOMMU_NR_POOLS		(1 << IOMMU_POOL_HASHBITS)

struct iommu_pool {
	unsigned long start;
	unsigned long end;
	unsigned long hint;
	spinlock_t lock;
} ____cacheline_aligned_in_smp;

104 105 106
struct iommu_table {
	unsigned long  it_busno;     /* Bus number this table belongs to */
	unsigned long  it_size;      /* Size of iommu table in entries */
107 108
	unsigned long  it_indirect_levels;
	unsigned long  it_level_size;
109
	unsigned long  it_allocated_size;
110 111 112 113 114
	unsigned long  it_offset;    /* Offset into global table */
	unsigned long  it_base;      /* mapped address of tce table */
	unsigned long  it_index;     /* which iommu table this is */
	unsigned long  it_type;      /* type: PCI or Virtual Bus */
	unsigned long  it_blocksize; /* Entries in each block (cacheline) */
115 116 117 118
	unsigned long  poolsize;
	unsigned long  nr_pools;
	struct iommu_pool large_pool;
	struct iommu_pool pools[IOMMU_NR_POOLS];
119
	unsigned long *it_map;       /* A simple allocation bitmap for now */
120
	unsigned long  it_page_shift;/* table iommu page size */
121
	struct list_head it_group_list;/* List of iommu_table_group_link */
122
	__be64 *it_userspace; /* userspace view of the table */
123
	struct iommu_table_ops *it_ops;
124
	struct kref    it_kref;
125
	int it_nid;
126 127
};

128 129
#define IOMMU_TABLE_USERSPACE_ENTRY_RM(tbl, entry) \
		((tbl)->it_ops->useraddrptr((tbl), (entry), false))
130
#define IOMMU_TABLE_USERSPACE_ENTRY(tbl, entry) \
131
		((tbl)->it_ops->useraddrptr((tbl), (entry), true))
132

133 134 135 136 137 138 139 140
/* Pure 2^n version of get_order */
static inline __attribute_const__
int get_iommu_order(unsigned long size, struct iommu_table *tbl)
{
	return __ilog2((size - 1) >> tbl->it_page_shift) + 1;
}


141 142
struct scatterlist;

143 144
#ifdef CONFIG_PPC64

145 146
#define IOMMU_MAPPING_ERROR		(~(dma_addr_t)0x0)

147 148
static inline void set_iommu_table_base(struct device *dev,
					struct iommu_table *base)
149
{
150
	dev->archdata.iommu_table_base = base;
151 152 153 154
}

static inline void *get_iommu_table_base(struct device *dev)
{
155
	return dev->archdata.iommu_table_base;
156 157
}

158 159
extern int dma_iommu_dma_supported(struct device *dev, u64 mask);

160 161
extern struct iommu_table *iommu_tce_table_get(struct iommu_table *tbl);
extern int iommu_tce_table_put(struct iommu_table *tbl);
162 163 164 165

/* Initializes an iommu_table based in values set in the passed-in
 * structure
 */
166 167
extern struct iommu_table *iommu_init_table(struct iommu_table * tbl,
					    int nid);
168
#define IOMMU_TABLE_GROUP_MAX_TABLES	2
169

170 171 172
struct iommu_table_group;

struct iommu_table_group_ops {
173 174 175 176
	unsigned long (*get_table_size)(
			__u32 page_shift,
			__u64 window_size,
			__u32 levels);
177 178 179 180 181 182 183 184 185 186 187
	long (*create_table)(struct iommu_table_group *table_group,
			int num,
			__u32 page_shift,
			__u64 window_size,
			__u32 levels,
			struct iommu_table **ptbl);
	long (*set_window)(struct iommu_table_group *table_group,
			int num,
			struct iommu_table *tblnew);
	long (*unset_window)(struct iommu_table_group *table_group,
			int num);
188 189 190 191 192 193
	/* Switch ownership from platform code to external user (e.g. VFIO) */
	void (*take_ownership)(struct iommu_table_group *table_group);
	/* Switch ownership from external user (e.g. VFIO) back to core */
	void (*release_ownership)(struct iommu_table_group *table_group);
};

194 195 196 197 198 199
struct iommu_table_group_link {
	struct list_head next;
	struct rcu_head rcu;
	struct iommu_table_group *table_group;
};

200
struct iommu_table_group {
201 202 203 204 205 206 207
	/* IOMMU properties */
	__u32 tce32_start;
	__u32 tce32_size;
	__u64 pgsizes; /* Bitmap of supported page sizes */
	__u32 max_dynamic_windows_supported;
	__u32 max_levels;

208 209
	struct iommu_group *group;
	struct iommu_table *tables[IOMMU_TABLE_GROUP_MAX_TABLES];
210
	struct iommu_table_group_ops *ops;
211 212
};

213
#ifdef CONFIG_IOMMU_API
214 215

extern void iommu_register_group(struct iommu_table_group *table_group,
216
				 int pci_domain_number, unsigned long pe_num);
217 218
extern int iommu_add_device(struct device *dev);
extern void iommu_del_device(struct device *dev);
219
extern int __init tce_iommu_bus_notifier_init(void);
220 221
extern long iommu_tce_xchg(struct iommu_table *tbl, unsigned long entry,
		unsigned long *hpa, enum dma_data_direction *direction);
222 223
extern long iommu_tce_xchg_rm(struct iommu_table *tbl, unsigned long entry,
		unsigned long *hpa, enum dma_data_direction *direction);
224
#else
225
static inline void iommu_register_group(struct iommu_table_group *table_group,
226 227 228 229 230 231 232 233 234 235 236 237 238
					int pci_domain_number,
					unsigned long pe_num)
{
}

static inline int iommu_add_device(struct device *dev)
{
	return 0;
}

static inline void iommu_del_device(struct device *dev)
{
}
239 240 241 242 243

static inline int __init tce_iommu_bus_notifier_init(void)
{
        return 0;
}
244 245
#endif /* !CONFIG_IOMMU_API */

246 247
int dma_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr);

248 249 250 251 252 253 254 255 256 257 258 259 260 261
#else

static inline void *get_iommu_table_base(struct device *dev)
{
	return NULL;
}

static inline int dma_iommu_dma_supported(struct device *dev, u64 mask)
{
	return 0;
}

#endif /* CONFIG_PPC64 */

262 263 264 265
extern int ppc_iommu_map_sg(struct device *dev, struct iommu_table *tbl,
			    struct scatterlist *sglist, int nelems,
			    unsigned long mask,
			    enum dma_data_direction direction,
266
			    unsigned long attrs);
267 268 269 270
extern void ppc_iommu_unmap_sg(struct iommu_table *tbl,
			       struct scatterlist *sglist,
			       int nelems,
			       enum dma_data_direction direction,
271
			       unsigned long attrs);
272

273 274 275
extern void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
				  size_t size, dma_addr_t *dma_handle,
				  unsigned long mask, gfp_t flag, int node);
276
extern void iommu_free_coherent(struct iommu_table *tbl, size_t size,
277
				void *vaddr, dma_addr_t dma_handle);
278 279 280 281
extern dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
				 struct page *page, unsigned long offset,
				 size_t size, unsigned long mask,
				 enum dma_data_direction direction,
282
				 unsigned long attrs);
283 284
extern void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
			     size_t size, enum dma_data_direction direction,
285
			     unsigned long attrs);
286 287

extern void iommu_init_early_pSeries(void);
288
extern void iommu_init_early_dart(struct pci_controller_ops *controller_ops);
O
Olof Johansson 已提交
289
extern void iommu_init_early_pasemi(void);
290

J
Johannes Berg 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303
#if defined(CONFIG_PPC64) && defined(CONFIG_PM)
static inline void iommu_save(void)
{
	if (ppc_md.iommu_save)
		ppc_md.iommu_save();
}

static inline void iommu_restore(void)
{
	if (ppc_md.iommu_restore)
		ppc_md.iommu_restore();
}
#endif
304

305
/* The API to support IOMMU operations for VFIO */
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
extern int iommu_tce_check_ioba(unsigned long page_shift,
		unsigned long offset, unsigned long size,
		unsigned long ioba, unsigned long npages);
extern int iommu_tce_check_gpa(unsigned long page_shift,
		unsigned long gpa);

#define iommu_tce_clear_param_check(tbl, ioba, tce_value, npages) \
		(iommu_tce_check_ioba((tbl)->it_page_shift,       \
				(tbl)->it_offset, (tbl)->it_size, \
				(ioba), (npages)) || (tce_value))
#define iommu_tce_put_param_check(tbl, ioba, gpa)                 \
		(iommu_tce_check_ioba((tbl)->it_page_shift,       \
				(tbl)->it_offset, (tbl)->it_size, \
				(ioba), 1) ||                     \
		iommu_tce_check_gpa((tbl)->it_page_shift, (gpa)))
321 322 323 324 325 326

extern void iommu_flush_tce(struct iommu_table *tbl);
extern int iommu_take_ownership(struct iommu_table *tbl);
extern void iommu_release_ownership(struct iommu_table *tbl);

extern enum dma_data_direction iommu_tce_direction(unsigned long tce);
327
extern unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir);
328

329
#endif /* __KERNEL__ */
330
#endif /* _ASM_IOMMU_H */