kvm_emulate.h 11.9 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Copyright (C) 2012,2013 - ARM Ltd
 * Author: Marc Zyngier <marc.zyngier@arm.com>
 *
 * Derived from arch/arm/include/kvm_emulate.h
 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
 */

#ifndef __ARM64_KVM_EMULATE_H__
#define __ARM64_KVM_EMULATE_H__

#include <linux/kvm_host.h>
15

16
#include <asm/debug-monitors.h>
17
#include <asm/esr.h>
18
#include <asm/kvm_arm.h>
19
#include <asm/kvm_hyp.h>
20
#include <asm/ptrace.h>
21
#include <asm/cputype.h>
22
#include <asm/virt.h>
23

24
unsigned long *vcpu_reg32(const struct kvm_vcpu *vcpu, u8 reg_num);
25 26
unsigned long vcpu_read_spsr32(const struct kvm_vcpu *vcpu);
void vcpu_write_spsr32(struct kvm_vcpu *vcpu, unsigned long v);
27

28
bool kvm_condition_valid32(const struct kvm_vcpu *vcpu);
29
void kvm_skip_instr32(struct kvm_vcpu *vcpu);
30

31
void kvm_inject_undefined(struct kvm_vcpu *vcpu);
32
void kvm_inject_vabt(struct kvm_vcpu *vcpu);
33 34
void kvm_inject_dabt(struct kvm_vcpu *vcpu, unsigned long addr);
void kvm_inject_pabt(struct kvm_vcpu *vcpu, unsigned long addr);
35 36 37
void kvm_inject_undef32(struct kvm_vcpu *vcpu);
void kvm_inject_dabt32(struct kvm_vcpu *vcpu, unsigned long addr);
void kvm_inject_pabt32(struct kvm_vcpu *vcpu, unsigned long addr);
38

39
static __always_inline bool vcpu_el1_is_32bit(struct kvm_vcpu *vcpu)
40 41 42 43
{
	return !(vcpu->arch.hcr_el2 & HCR_RW);
}

44 45 46
static inline void vcpu_reset_hcr(struct kvm_vcpu *vcpu)
{
	vcpu->arch.hcr_el2 = HCR_GUEST_FLAGS;
47 48
	if (is_kernel_in_hyp_mode())
		vcpu->arch.hcr_el2 |= HCR_E2H;
49 50 51 52 53 54
	if (cpus_have_const_cap(ARM64_HAS_RAS_EXTN)) {
		/* route synchronous external abort exceptions to EL2 */
		vcpu->arch.hcr_el2 |= HCR_TEA;
		/* trap error record accesses */
		vcpu->arch.hcr_el2 |= HCR_TERR;
	}
55 56

	if (cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) {
57
		vcpu->arch.hcr_el2 |= HCR_FWB;
58 59 60 61 62 63 64 65 66
	} else {
		/*
		 * For non-FWB CPUs, we trap VM ops (HCR_EL2.TVM) until M+C
		 * get set in SCTLR_EL1 such that we can detect when the guest
		 * MMU gets turned on and do the necessary cache maintenance
		 * then.
		 */
		vcpu->arch.hcr_el2 |= HCR_TVM;
	}
67

68 69
	if (test_bit(KVM_ARM_VCPU_EL1_32BIT, vcpu->arch.features))
		vcpu->arch.hcr_el2 &= ~HCR_RW;
70 71 72 73 74 75

	/*
	 * TID3: trap feature register accesses that we virtualise.
	 * For now this is conditional, since no AArch32 feature regs
	 * are currently virtualised.
	 */
76
	if (!vcpu_el1_is_32bit(vcpu))
77
		vcpu->arch.hcr_el2 |= HCR_TID3;
78

79 80
	if (cpus_have_const_cap(ARM64_MISMATCHED_CACHE_TYPE) ||
	    vcpu_el1_is_32bit(vcpu))
81
		vcpu->arch.hcr_el2 |= HCR_TID2;
82 83
}

84
static inline unsigned long *vcpu_hcr(struct kvm_vcpu *vcpu)
85
{
86
	return (unsigned long *)&vcpu->arch.hcr_el2;
87 88
}

89
static inline void vcpu_clear_wfx_traps(struct kvm_vcpu *vcpu)
90 91
{
	vcpu->arch.hcr_el2 &= ~HCR_TWE;
92 93
	if (atomic_read(&vcpu->arch.vgic_cpu.vgic_v3.its_vpe.vlpi_count) ||
	    vcpu->kvm->arch.vgic.nassgireq)
94 95 96
		vcpu->arch.hcr_el2 &= ~HCR_TWI;
	else
		vcpu->arch.hcr_el2 |= HCR_TWI;
97 98
}

99
static inline void vcpu_set_wfx_traps(struct kvm_vcpu *vcpu)
100 101
{
	vcpu->arch.hcr_el2 |= HCR_TWE;
102
	vcpu->arch.hcr_el2 |= HCR_TWI;
103 104
}

105 106 107 108 109 110 111 112 113 114
static inline void vcpu_ptrauth_enable(struct kvm_vcpu *vcpu)
{
	vcpu->arch.hcr_el2 |= (HCR_API | HCR_APK);
}

static inline void vcpu_ptrauth_disable(struct kvm_vcpu *vcpu)
{
	vcpu->arch.hcr_el2 &= ~(HCR_API | HCR_APK);
}

115 116 117 118 119
static inline unsigned long vcpu_get_vsesr(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.vsesr_el2;
}

120 121 122 123 124
static inline void vcpu_set_vsesr(struct kvm_vcpu *vcpu, u64 vsesr)
{
	vcpu->arch.vsesr_el2 = vsesr;
}

125
static __always_inline unsigned long *vcpu_pc(const struct kvm_vcpu *vcpu)
126
{
127
	return (unsigned long *)&vcpu_gp_regs(vcpu)->pc;
128 129
}

130
static __always_inline unsigned long *vcpu_cpsr(const struct kvm_vcpu *vcpu)
131
{
132
	return (unsigned long *)&vcpu_gp_regs(vcpu)->pstate;
133 134
}

135
static __always_inline bool vcpu_mode_is_32bit(const struct kvm_vcpu *vcpu)
136
{
137
	return !!(*vcpu_cpsr(vcpu) & PSR_MODE32_BIT);
138 139
}

140
static __always_inline bool kvm_condition_valid(const struct kvm_vcpu *vcpu)
141
{
142 143 144 145
	if (vcpu_mode_is_32bit(vcpu))
		return kvm_condition_valid32(vcpu);

	return true;
146 147 148 149
}

static inline void vcpu_set_thumb(struct kvm_vcpu *vcpu)
{
M
Mark Rutland 已提交
150
	*vcpu_cpsr(vcpu) |= PSR_AA32_T_BIT;
151 152
}

153
/*
154 155 156
 * vcpu_get_reg and vcpu_set_reg should always be passed a register number
 * coming from a read of ESR_EL2. Otherwise, it may give the wrong result on
 * AArch32 with banked registers.
157
 */
158
static __always_inline unsigned long vcpu_get_reg(const struct kvm_vcpu *vcpu,
159 160
					 u8 reg_num)
{
161
	return (reg_num == 31) ? 0 : vcpu_gp_regs(vcpu)->regs[reg_num];
162 163
}

164
static __always_inline void vcpu_set_reg(struct kvm_vcpu *vcpu, u8 reg_num,
165 166 167
				unsigned long val)
{
	if (reg_num != 31)
168
		vcpu_gp_regs(vcpu)->regs[reg_num] = val;
169 170
}

171
static inline unsigned long vcpu_read_spsr(const struct kvm_vcpu *vcpu)
172
{
173 174
	if (vcpu_mode_is_32bit(vcpu))
		return vcpu_read_spsr32(vcpu);
175 176

	if (vcpu->arch.sysregs_loaded_on_cpu)
177
		return read_sysreg_el1(SYS_SPSR);
178
	else
179
		return __vcpu_sys_reg(vcpu, SPSR_EL1);
180
}
181

182
static inline void vcpu_write_spsr(struct kvm_vcpu *vcpu, unsigned long v)
183 184
{
	if (vcpu_mode_is_32bit(vcpu)) {
185 186
		vcpu_write_spsr32(vcpu, v);
		return;
187 188 189
	}

	if (vcpu->arch.sysregs_loaded_on_cpu)
190
		write_sysreg_el1(v, SYS_SPSR);
191
	else
192
		__vcpu_sys_reg(vcpu, SPSR_EL1) = v;
193 194
}

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
/*
 * The layout of SPSR for an AArch32 state is different when observed from an
 * AArch64 SPSR_ELx or an AArch32 SPSR_*. This function generates the AArch32
 * view given an AArch64 view.
 *
 * In ARM DDI 0487E.a see:
 *
 * - The AArch64 view (SPSR_EL2) in section C5.2.18, page C5-426
 * - The AArch32 view (SPSR_abt) in section G8.2.126, page G8-6256
 * - The AArch32 view (SPSR_und) in section G8.2.132, page G8-6280
 *
 * Which show the following differences:
 *
 * | Bit | AA64 | AA32 | Notes                       |
 * +-----+------+------+-----------------------------|
 * | 24  | DIT  | J    | J is RES0 in ARMv8          |
 * | 21  | SS   | DIT  | SS doesn't exist in AArch32 |
 *
 * ... and all other bits are (currently) common.
 */
static inline unsigned long host_spsr_to_spsr32(unsigned long spsr)
{
	const unsigned long overlap = BIT(24) | BIT(21);
	unsigned long dit = !!(spsr & PSR_AA32_DIT_BIT);

	spsr &= ~overlap;

	spsr |= dit << 21;

	return spsr;
}

227 228
static inline bool vcpu_mode_priv(const struct kvm_vcpu *vcpu)
{
229
	u32 mode;
230

231
	if (vcpu_mode_is_32bit(vcpu)) {
M
Mark Rutland 已提交
232 233
		mode = *vcpu_cpsr(vcpu) & PSR_AA32_MODE_MASK;
		return mode > PSR_AA32_MODE_USR;
234 235 236
	}

	mode = *vcpu_cpsr(vcpu) & PSR_MODE_MASK;
237

238 239 240
	return mode != PSR_MODE_EL0t;
}

G
Gavin Shan 已提交
241
static __always_inline u32 kvm_vcpu_get_esr(const struct kvm_vcpu *vcpu)
242 243 244 245
{
	return vcpu->arch.fault.esr_el2;
}

246
static __always_inline int kvm_vcpu_get_condition(const struct kvm_vcpu *vcpu)
247
{
G
Gavin Shan 已提交
248
	u32 esr = kvm_vcpu_get_esr(vcpu);
249 250 251 252 253 254 255

	if (esr & ESR_ELx_CV)
		return (esr & ESR_ELx_COND_MASK) >> ESR_ELx_COND_SHIFT;

	return -1;
}

256
static __always_inline unsigned long kvm_vcpu_get_hfar(const struct kvm_vcpu *vcpu)
257 258 259 260
{
	return vcpu->arch.fault.far_el2;
}

261
static __always_inline phys_addr_t kvm_vcpu_get_fault_ipa(const struct kvm_vcpu *vcpu)
262 263 264 265
{
	return ((phys_addr_t)vcpu->arch.fault.hpfar_el2 & HPFAR_MASK) << 8;
}

266 267 268 269 270
static inline u64 kvm_vcpu_get_disr(const struct kvm_vcpu *vcpu)
{
	return vcpu->arch.fault.disr_el1;
}

271 272
static inline u32 kvm_vcpu_hvc_get_imm(const struct kvm_vcpu *vcpu)
{
G
Gavin Shan 已提交
273
	return kvm_vcpu_get_esr(vcpu) & ESR_ELx_xVC_IMM_MASK;
274 275
}

276
static __always_inline bool kvm_vcpu_dabt_isvalid(const struct kvm_vcpu *vcpu)
277
{
G
Gavin Shan 已提交
278
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_ISV);
279 280
}

281 282
static inline unsigned long kvm_vcpu_dabt_iss_nisv_sanitized(const struct kvm_vcpu *vcpu)
{
G
Gavin Shan 已提交
283
	return kvm_vcpu_get_esr(vcpu) & (ESR_ELx_CM | ESR_ELx_WNR | ESR_ELx_FSC);
284 285
}

286 287
static inline bool kvm_vcpu_dabt_issext(const struct kvm_vcpu *vcpu)
{
G
Gavin Shan 已提交
288
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_SSE);
289 290
}

291 292
static inline bool kvm_vcpu_dabt_issf(const struct kvm_vcpu *vcpu)
{
G
Gavin Shan 已提交
293
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_SF);
294 295
}

296
static __always_inline int kvm_vcpu_dabt_get_rd(const struct kvm_vcpu *vcpu)
297
{
G
Gavin Shan 已提交
298
	return (kvm_vcpu_get_esr(vcpu) & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT;
299 300
}

301
static __always_inline bool kvm_vcpu_abt_iss1tw(const struct kvm_vcpu *vcpu)
302
{
G
Gavin Shan 已提交
303
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_S1PTW);
304 305
}

306
/* Always check for S1PTW *before* using this. */
307
static __always_inline bool kvm_vcpu_dabt_iswrite(const struct kvm_vcpu *vcpu)
308
{
309
	return kvm_vcpu_get_esr(vcpu) & ESR_ELx_WNR;
310 311
}

312 313
static inline bool kvm_vcpu_dabt_is_cm(const struct kvm_vcpu *vcpu)
{
G
Gavin Shan 已提交
314
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_CM);
315 316
}

317
static __always_inline unsigned int kvm_vcpu_dabt_get_as(const struct kvm_vcpu *vcpu)
318
{
G
Gavin Shan 已提交
319
	return 1 << ((kvm_vcpu_get_esr(vcpu) & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT);
320 321 322
}

/* This one is not specific to Data Abort */
323
static __always_inline bool kvm_vcpu_trap_il_is32bit(const struct kvm_vcpu *vcpu)
324
{
G
Gavin Shan 已提交
325
	return !!(kvm_vcpu_get_esr(vcpu) & ESR_ELx_IL);
326 327
}

328
static __always_inline u8 kvm_vcpu_trap_get_class(const struct kvm_vcpu *vcpu)
329
{
G
Gavin Shan 已提交
330
	return ESR_ELx_EC(kvm_vcpu_get_esr(vcpu));
331 332 333 334
}

static inline bool kvm_vcpu_trap_is_iabt(const struct kvm_vcpu *vcpu)
{
335
	return kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_IABT_LOW;
336 337
}

338 339 340 341 342
static inline bool kvm_vcpu_trap_is_exec_fault(const struct kvm_vcpu *vcpu)
{
	return kvm_vcpu_trap_is_iabt(vcpu) && !kvm_vcpu_abt_iss1tw(vcpu);
}

343
static __always_inline u8 kvm_vcpu_trap_get_fault(const struct kvm_vcpu *vcpu)
344
{
G
Gavin Shan 已提交
345
	return kvm_vcpu_get_esr(vcpu) & ESR_ELx_FSC;
346 347
}

348
static __always_inline u8 kvm_vcpu_trap_get_fault_type(const struct kvm_vcpu *vcpu)
349
{
G
Gavin Shan 已提交
350
	return kvm_vcpu_get_esr(vcpu) & ESR_ELx_FSC_TYPE;
351 352
}

353
static __always_inline bool kvm_vcpu_abt_issea(const struct kvm_vcpu *vcpu)
354
{
355
	switch (kvm_vcpu_trap_get_fault(vcpu)) {
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	case FSC_SEA:
	case FSC_SEA_TTW0:
	case FSC_SEA_TTW1:
	case FSC_SEA_TTW2:
	case FSC_SEA_TTW3:
	case FSC_SECC:
	case FSC_SECC_TTW0:
	case FSC_SECC_TTW1:
	case FSC_SECC_TTW2:
	case FSC_SECC_TTW3:
		return true;
	default:
		return false;
	}
}

372
static __always_inline int kvm_vcpu_sys_get_rt(struct kvm_vcpu *vcpu)
373
{
G
Gavin Shan 已提交
374
	u32 esr = kvm_vcpu_get_esr(vcpu);
375
	return ESR_ELx_SYS64_ISS_RT(esr);
376 377
}

378 379
static inline bool kvm_is_write_fault(struct kvm_vcpu *vcpu)
{
380 381 382
	if (kvm_vcpu_abt_iss1tw(vcpu))
		return true;

383 384 385 386 387 388
	if (kvm_vcpu_trap_is_iabt(vcpu))
		return false;

	return kvm_vcpu_dabt_iswrite(vcpu);
}

389
static inline unsigned long kvm_vcpu_get_mpidr_aff(struct kvm_vcpu *vcpu)
390
{
391
	return vcpu_read_sys_reg(vcpu, MPIDR_EL1) & MPIDR_HWID_BITMASK;
392 393
}

394 395
static inline void kvm_vcpu_set_be(struct kvm_vcpu *vcpu)
{
396
	if (vcpu_mode_is_32bit(vcpu)) {
M
Mark Rutland 已提交
397
		*vcpu_cpsr(vcpu) |= PSR_AA32_E_BIT;
398 399 400
	} else {
		u64 sctlr = vcpu_read_sys_reg(vcpu, SCTLR_EL1);
		sctlr |= (1 << 25);
401
		vcpu_write_sys_reg(vcpu, sctlr, SCTLR_EL1);
402
	}
403 404
}

405 406 407
static inline bool kvm_vcpu_is_be(struct kvm_vcpu *vcpu)
{
	if (vcpu_mode_is_32bit(vcpu))
M
Mark Rutland 已提交
408
		return !!(*vcpu_cpsr(vcpu) & PSR_AA32_E_BIT);
409

410
	return !!(vcpu_read_sys_reg(vcpu, SCTLR_EL1) & (1 << 25));
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
}

static inline unsigned long vcpu_data_guest_to_host(struct kvm_vcpu *vcpu,
						    unsigned long data,
						    unsigned int len)
{
	if (kvm_vcpu_is_be(vcpu)) {
		switch (len) {
		case 1:
			return data & 0xff;
		case 2:
			return be16_to_cpu(data & 0xffff);
		case 4:
			return be32_to_cpu(data & 0xffffffff);
		default:
			return be64_to_cpu(data);
		}
428 429 430 431 432 433 434 435 436 437 438
	} else {
		switch (len) {
		case 1:
			return data & 0xff;
		case 2:
			return le16_to_cpu(data & 0xffff);
		case 4:
			return le32_to_cpu(data & 0xffffffff);
		default:
			return le64_to_cpu(data);
		}
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
	}

	return data;		/* Leave LE untouched */
}

static inline unsigned long vcpu_data_host_to_guest(struct kvm_vcpu *vcpu,
						    unsigned long data,
						    unsigned int len)
{
	if (kvm_vcpu_is_be(vcpu)) {
		switch (len) {
		case 1:
			return data & 0xff;
		case 2:
			return cpu_to_be16(data & 0xffff);
		case 4:
			return cpu_to_be32(data & 0xffffffff);
		default:
			return cpu_to_be64(data);
		}
459 460 461 462 463 464 465 466 467 468 469
	} else {
		switch (len) {
		case 1:
			return data & 0xff;
		case 2:
			return cpu_to_le16(data & 0xffff);
		case 4:
			return cpu_to_le32(data & 0xffffffff);
		default:
			return cpu_to_le64(data);
		}
470 471 472 473 474
	}

	return data;		/* Leave LE untouched */
}

475
static __always_inline void kvm_incr_pc(struct kvm_vcpu *vcpu)
476
{
477
	vcpu->arch.flags |= KVM_ARM64_INCREMENT_PC;
478 479
}

480
#endif /* __ARM64_KVM_EMULATE_H__ */