gpmc-nand.c 3.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * gpmc-nand.c
 *
 * Copyright (C) 2009 Texas Instruments
 * Vimal Singh <vimalsingh@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/io.h>
15
#include <linux/mtd/nand.h>
16
#include <linux/platform_data/mtd-nand-omap2.h>
17 18 19

#include <asm/mach/flash.h>

20
#include "gpmc.h"
21
#include "soc.h"
A
Afzal Mohammed 已提交
22 23 24 25
#include "gpmc-nand.h"

/* minimum size for IO mapping */
#define	NAND_IO_SIZE	4
26

27 28 29 30 31 32 33 34 35 36
static struct resource gpmc_nand_resource[] = {
	{
		.flags		= IORESOURCE_MEM,
	},
	{
		.flags		= IORESOURCE_IRQ,
	},
	{
		.flags		= IORESOURCE_IRQ,
	},
37 38 39 40 41
};

static struct platform_device gpmc_nand_device = {
	.name		= "omap2-nand",
	.id		= 0,
42 43
	.num_resources	= ARRAY_SIZE(gpmc_nand_resource),
	.resource	= gpmc_nand_resource,
44 45
};

46
static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
47
{
48
	/* platforms which support all ECC schemes */
49
	if (soc_is_am33xx() || soc_is_am43xx() || cpu_is_omap44xx() ||
50 51 52 53 54 55 56 57
		 soc_is_omap54xx() || soc_is_dra7xx())
		return 1;

	/* OMAP3xxx do not have ELM engine, so cannot support ECC schemes
	 * which require H/W based ECC error detection */
	if ((cpu_is_omap34xx() || cpu_is_omap3630()) &&
	    ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) ||
		 (ecc_opt == OMAP_ECC_BCH8_CODE_HW)))
58 59 60
		return 0;

	/*
61 62
	 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1
	 * and AM33xx derivates. Other chips may be added if confirmed to work.
63
	 */
64 65
	if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW_DETECTION_SW) &&
	    (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)))
66 67
		return 0;

68 69 70 71 72
	/* legacy platforms support only HAM1 (1-bit Hamming) ECC scheme */
	if (ecc_opt == OMAP_ECC_HAM1_CODE_HW)
		return 1;
	else
		return 0;
73 74
}

75 76 77 78 79 80 81 82 83
/* This function will go away once the device-tree convertion is complete */
static void gpmc_set_legacy(struct omap_nand_platform_data *gpmc_nand_data,
			    struct gpmc_settings *s)
{
	/* Enable RD PIN Monitoring Reg */
	if (gpmc_nand_data->dev_ready) {
		s->wait_on_read = true;
		s->wait_on_write = true;
	}
84 85 86 87 88

	if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
		s->device_width = GPMC_DEVWIDTH_16BIT;
	else
		s->device_width = GPMC_DEVWIDTH_8BIT;
89 90
}

91 92
int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
		   struct gpmc_timings *gpmc_t)
93 94
{
	int err	= 0;
95
	struct gpmc_settings s;
96 97
	struct device *dev = &gpmc_nand_device.dev;

98 99
	memset(&s, 0, sizeof(struct gpmc_settings));

100 101 102
	gpmc_nand_device.dev.platform_data = gpmc_nand_data;

	err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
103
				(unsigned long *)&gpmc_nand_resource[0].start);
104
	if (err < 0) {
105 106
		dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
			gpmc_nand_data->cs, err);
107 108 109
		return err;
	}

110 111
	gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
							NAND_IO_SIZE - 1;
112

113 114 115 116
	gpmc_nand_resource[1].start =
				gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
	gpmc_nand_resource[2].start =
				gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
A
Afzal Mohammed 已提交
117 118

	if (gpmc_t) {
119
		err = gpmc_cs_set_timings(gpmc_nand_data->cs, gpmc_t);
A
Afzal Mohammed 已提交
120 121 122 123
		if (err < 0) {
			dev_err(dev, "Unable to set gpmc timings: %d\n", err);
			return err;
		}
124
	}
125

126
	if (gpmc_nand_data->of_node)
127
		gpmc_read_settings_dt(gpmc_nand_data->of_node, &s);
128 129
	else
		gpmc_set_legacy(gpmc_nand_data, &s);
130

131
	s.device_nand = true;
132

133 134 135
	err = gpmc_cs_program_settings(gpmc_nand_data->cs, &s);
	if (err < 0)
		goto out_free_cs;
136

137 138 139
	err = gpmc_configure(GPMC_CONFIG_WP, 0);
	if (err < 0)
		goto out_free_cs;
140

141 142
	gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);

143 144
	if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt)) {
		dev_err(dev, "Unsupported NAND ECC scheme selected\n");
145
		return -EINVAL;
146
	}
147

148 149 150 151 152 153 154 155 156 157 158 159 160
	err = platform_device_register(&gpmc_nand_device);
	if (err < 0) {
		dev_err(dev, "Unable to register NAND device\n");
		goto out_free_cs;
	}

	return 0;

out_free_cs:
	gpmc_cs_free(gpmc_nand_data->cs);

	return err;
}