omap-sham.c 51.2 KB
Newer Older
1 2 3 4 5 6 7
/*
 * Cryptographic API.
 *
 * Support for OMAP SHA1/MD5 HW acceleration.
 *
 * Copyright (c) 2010 Nokia Corporation
 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
8
 * Copyright (c) 2011 Texas Instruments Incorporated
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation.
 *
 * Some ideas are from old omap-sha1-md5.c driver.
 */

#define pr_fmt(fmt) "%s: " fmt, __func__

#include <linux/err.h>
#include <linux/device.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/kernel.h>
#include <linux/irq.h>
#include <linux/io.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
#include <linux/dma-mapping.h>
31
#include <linux/dmaengine.h>
32
#include <linux/pm_runtime.h>
33 34 35 36
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
37 38 39 40 41 42 43 44 45 46 47
#include <linux/delay.h>
#include <linux/crypto.h>
#include <linux/cryptohash.h>
#include <crypto/scatterwalk.h>
#include <crypto/algapi.h>
#include <crypto/sha.h>
#include <crypto/hash.h>
#include <crypto/internal/hash.h>

#define MD5_DIGEST_SIZE			16

48 49 50 51
#define SHA_REG_IDIGEST(dd, x)		((dd)->pdata->idigest_ofs + ((x)*0x04))
#define SHA_REG_DIN(dd, x)		((dd)->pdata->din_ofs + ((x) * 0x04))
#define SHA_REG_DIGCNT(dd)		((dd)->pdata->digcnt_ofs)

52
#define SHA_REG_ODIGEST(dd, x)		((dd)->pdata->odigest_ofs + (x * 0x04))
53 54 55 56 57 58 59 60 61

#define SHA_REG_CTRL			0x18
#define SHA_REG_CTRL_LENGTH		(0xFFFFFFFF << 5)
#define SHA_REG_CTRL_CLOSE_HASH		(1 << 4)
#define SHA_REG_CTRL_ALGO_CONST		(1 << 3)
#define SHA_REG_CTRL_ALGO		(1 << 2)
#define SHA_REG_CTRL_INPUT_READY	(1 << 1)
#define SHA_REG_CTRL_OUTPUT_READY	(1 << 0)

62
#define SHA_REG_REV(dd)			((dd)->pdata->rev_ofs)
63

64
#define SHA_REG_MASK(dd)		((dd)->pdata->mask_ofs)
65 66 67 68 69
#define SHA_REG_MASK_DMA_EN		(1 << 3)
#define SHA_REG_MASK_IT_EN		(1 << 2)
#define SHA_REG_MASK_SOFTRESET		(1 << 1)
#define SHA_REG_AUTOIDLE		(1 << 0)

70
#define SHA_REG_SYSSTATUS(dd)		((dd)->pdata->sysstatus_ofs)
71 72
#define SHA_REG_SYSSTATUS_RESETDONE	(1 << 0)

73
#define SHA_REG_MODE(dd)		((dd)->pdata->mode_ofs)
74 75 76 77 78
#define SHA_REG_MODE_HMAC_OUTER_HASH	(1 << 7)
#define SHA_REG_MODE_HMAC_KEY_PROC	(1 << 5)
#define SHA_REG_MODE_CLOSE_HASH		(1 << 4)
#define SHA_REG_MODE_ALGO_CONSTANT	(1 << 3)

79 80 81 82 83 84 85 86 87
#define SHA_REG_MODE_ALGO_MASK		(7 << 0)
#define SHA_REG_MODE_ALGO_MD5_128	(0 << 1)
#define SHA_REG_MODE_ALGO_SHA1_160	(1 << 1)
#define SHA_REG_MODE_ALGO_SHA2_224	(2 << 1)
#define SHA_REG_MODE_ALGO_SHA2_256	(3 << 1)
#define SHA_REG_MODE_ALGO_SHA2_384	(1 << 0)
#define SHA_REG_MODE_ALGO_SHA2_512	(3 << 0)

#define SHA_REG_LENGTH(dd)		((dd)->pdata->length_ofs)
88 89 90 91 92 93 94 95 96 97 98 99 100

#define SHA_REG_IRQSTATUS		0x118
#define SHA_REG_IRQSTATUS_CTX_RDY	(1 << 3)
#define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
#define SHA_REG_IRQSTATUS_INPUT_RDY	(1 << 1)
#define SHA_REG_IRQSTATUS_OUTPUT_RDY	(1 << 0)

#define SHA_REG_IRQENA			0x11C
#define SHA_REG_IRQENA_CTX_RDY		(1 << 3)
#define SHA_REG_IRQENA_PARTHASH_RDY	(1 << 2)
#define SHA_REG_IRQENA_INPUT_RDY	(1 << 1)
#define SHA_REG_IRQENA_OUTPUT_RDY	(1 << 0)

101 102
#define DEFAULT_TIMEOUT_INTERVAL	HZ

103 104
#define DEFAULT_AUTOSUSPEND_DELAY	1000

105 106 107 108 109 110 111
/* mostly device flags */
#define FLAGS_BUSY		0
#define FLAGS_FINAL		1
#define FLAGS_DMA_ACTIVE	2
#define FLAGS_OUTPUT_READY	3
#define FLAGS_INIT		4
#define FLAGS_CPU		5
112
#define FLAGS_DMA_READY		6
113 114
#define FLAGS_AUTO_XOR		7
#define FLAGS_BE32_SHA1		8
115 116 117
/* context flags */
#define FLAGS_FINUP		16
#define FLAGS_SG		17
118

119
#define FLAGS_MODE_SHIFT	18
120 121 122 123 124 125 126 127 128 129
#define FLAGS_MODE_MASK		(SHA_REG_MODE_ALGO_MASK	<< FLAGS_MODE_SHIFT)
#define FLAGS_MODE_MD5		(SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
#define FLAGS_MODE_SHA1		(SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
#define FLAGS_MODE_SHA224	(SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
#define FLAGS_MODE_SHA256	(SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
#define FLAGS_MODE_SHA384	(SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
#define FLAGS_MODE_SHA512	(SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)

#define FLAGS_HMAC		21
#define FLAGS_ERROR		22
130 131 132

#define OP_UPDATE		1
#define OP_FINAL		2
133

134 135 136
#define OMAP_ALIGN_MASK		(sizeof(u32)-1)
#define OMAP_ALIGNED		__attribute__((aligned(sizeof(u32))))

137
#define BUFLEN			PAGE_SIZE
138

139 140 141 142 143 144 145
struct omap_sham_dev;

struct omap_sham_reqctx {
	struct omap_sham_dev	*dd;
	unsigned long		flags;
	unsigned long		op;

146
	u8			digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
147 148 149 150 151 152 153
	size_t			digcnt;
	size_t			bufcnt;
	size_t			buflen;
	dma_addr_t		dma_addr;

	/* walk state */
	struct scatterlist	*sg;
154
	struct scatterlist	sgl;
155 156
	unsigned int		offset;	/* offset in current sg */
	unsigned int		total;	/* total request */
157 158

	u8			buffer[0] OMAP_ALIGNED;
159 160 161 162
};

struct omap_sham_hmac_ctx {
	struct crypto_shash	*shash;
163 164
	u8			ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
	u8			opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
165 166 167 168 169 170 171 172 173 174 175 176 177
};

struct omap_sham_ctx {
	struct omap_sham_dev	*dd;

	unsigned long		flags;

	/* fallback stuff */
	struct crypto_shash	*fallback;

	struct omap_sham_hmac_ctx base[0];
};

178
#define OMAP_SHAM_QUEUE_LENGTH	10
179

180 181 182 183 184 185
struct omap_sham_algs_info {
	struct ahash_alg	*algs_list;
	unsigned int		size;
	unsigned int		registered;
};

186
struct omap_sham_pdata {
187 188
	struct omap_sham_algs_info	*algs_info;
	unsigned int	algs_info_size;
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	unsigned long	flags;
	int		digest_size;

	void		(*copy_hash)(struct ahash_request *req, int out);
	void		(*write_ctrl)(struct omap_sham_dev *dd, size_t length,
				      int final, int dma);
	void		(*trigger)(struct omap_sham_dev *dd, size_t length);
	int		(*poll_irq)(struct omap_sham_dev *dd);
	irqreturn_t	(*intr_hdlr)(int irq, void *dev_id);

	u32		odigest_ofs;
	u32		idigest_ofs;
	u32		din_ofs;
	u32		digcnt_ofs;
	u32		rev_ofs;
	u32		mask_ofs;
	u32		sysstatus_ofs;
206 207
	u32		mode_ofs;
	u32		length_ofs;
208 209 210 211 212 213 214

	u32		major_mask;
	u32		major_shift;
	u32		minor_mask;
	u32		minor_shift;
};

215 216 217 218 219 220 221
struct omap_sham_dev {
	struct list_head	list;
	unsigned long		phys_base;
	struct device		*dev;
	void __iomem		*io_base;
	int			irq;
	spinlock_t		lock;
222
	int			err;
223
	struct dma_chan		*dma_lch;
224
	struct tasklet_struct	done_task;
225
	u8			polling_mode;
226 227 228 229

	unsigned long		flags;
	struct crypto_queue	queue;
	struct ahash_request	*req;
230 231

	const struct omap_sham_pdata	*pdata;
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
};

struct omap_sham_drv {
	struct list_head	dev_list;
	spinlock_t		lock;
	unsigned long		flags;
};

static struct omap_sham_drv sham = {
	.dev_list = LIST_HEAD_INIT(sham.dev_list),
	.lock = __SPIN_LOCK_UNLOCKED(sham.lock),
};

static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
{
	return __raw_readl(dd->io_base + offset);
}

static inline void omap_sham_write(struct omap_sham_dev *dd,
					u32 offset, u32 value)
{
	__raw_writel(value, dd->io_base + offset);
}

static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
					u32 value, u32 mask)
{
	u32 val;

	val = omap_sham_read(dd, address);
	val &= ~mask;
	val |= value;
	omap_sham_write(dd, address, val);
}

static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
{
	unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;

	while (!(omap_sham_read(dd, offset) & bit)) {
		if (time_is_before_jiffies(timeout))
			return -ETIMEDOUT;
	}

	return 0;
}

279
static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
280 281
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
282
	struct omap_sham_dev *dd = ctx->dd;
283
	u32 *hash = (u32 *)ctx->digest;
284 285
	int i;

286
	for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
287
		if (out)
288
			hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
289
		else
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
			omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
	}
}

static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	struct omap_sham_dev *dd = ctx->dd;
	int i;

	if (ctx->flags & BIT(FLAGS_HMAC)) {
		struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
		struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
		struct omap_sham_hmac_ctx *bctx = tctx->base;
		u32 *opad = (u32 *)bctx->opad;

		for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
			if (out)
				opad[i] = omap_sham_read(dd,
309
						SHA_REG_ODIGEST(dd, i));
310
			else
311
				omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
312 313
						opad[i]);
		}
314
	}
315 316

	omap_sham_copy_hash_omap2(req, out);
317 318 319 320 321 322 323
}

static void omap_sham_copy_ready_hash(struct ahash_request *req)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	u32 *in = (u32 *)ctx->digest;
	u32 *hash = (u32 *)req->result;
324
	int i, d, big_endian = 0;
325 326 327 328

	if (!hash)
		return;

329 330 331 332 333 334 335 336 337 338
	switch (ctx->flags & FLAGS_MODE_MASK) {
	case FLAGS_MODE_MD5:
		d = MD5_DIGEST_SIZE / sizeof(u32);
		break;
	case FLAGS_MODE_SHA1:
		/* OMAP2 SHA1 is big endian */
		if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
			big_endian = 1;
		d = SHA1_DIGEST_SIZE / sizeof(u32);
		break;
339 340 341 342 343 344
	case FLAGS_MODE_SHA224:
		d = SHA224_DIGEST_SIZE / sizeof(u32);
		break;
	case FLAGS_MODE_SHA256:
		d = SHA256_DIGEST_SIZE / sizeof(u32);
		break;
345 346 347 348 349 350
	case FLAGS_MODE_SHA384:
		d = SHA384_DIGEST_SIZE / sizeof(u32);
		break;
	case FLAGS_MODE_SHA512:
		d = SHA512_DIGEST_SIZE / sizeof(u32);
		break;
351 352 353 354 355 356
	default:
		d = 0;
	}

	if (big_endian)
		for (i = 0; i < d; i++)
357
			hash[i] = be32_to_cpu(in[i]);
358 359
	else
		for (i = 0; i < d; i++)
360
			hash[i] = le32_to_cpu(in[i]);
361 362
}

363
static int omap_sham_hw_init(struct omap_sham_dev *dd)
364
{
365 366 367 368 369 370 371
	int err;

	err = pm_runtime_get_sync(dd->dev);
	if (err < 0) {
		dev_err(dd->dev, "failed to get sync: %d\n", err);
		return err;
	}
372

373 374
	if (!test_bit(FLAGS_INIT, &dd->flags)) {
		set_bit(FLAGS_INIT, &dd->flags);
375 376
		dd->err = 0;
	}
377

378 379 380
	return 0;
}

381
static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
382 383 384 385 386 387
				 int final, int dma)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
	u32 val = length << 5, mask;

	if (likely(ctx->digcnt))
388
		omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
389

390
	omap_sham_write_mask(dd, SHA_REG_MASK(dd),
391 392 393 394 395 396
		SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
		SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
	/*
	 * Setting ALGO_CONST only for the first iteration
	 * and CLOSE_HASH only for the last one.
	 */
397
	if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
398 399 400 401 402 403 404 405 406 407 408 409
		val |= SHA_REG_CTRL_ALGO;
	if (!ctx->digcnt)
		val |= SHA_REG_CTRL_ALGO_CONST;
	if (final)
		val |= SHA_REG_CTRL_CLOSE_HASH;

	mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
			SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;

	omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
}

410 411 412 413 414 415 416 417 418
static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
{
}

static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
{
	return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
}

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
static int get_block_size(struct omap_sham_reqctx *ctx)
{
	int d;

	switch (ctx->flags & FLAGS_MODE_MASK) {
	case FLAGS_MODE_MD5:
	case FLAGS_MODE_SHA1:
		d = SHA1_BLOCK_SIZE;
		break;
	case FLAGS_MODE_SHA224:
	case FLAGS_MODE_SHA256:
		d = SHA256_BLOCK_SIZE;
		break;
	case FLAGS_MODE_SHA384:
	case FLAGS_MODE_SHA512:
		d = SHA512_BLOCK_SIZE;
		break;
	default:
		d = 0;
	}

	return d;
}

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
				    u32 *value, int count)
{
	for (; count--; value++, offset += 4)
		omap_sham_write(dd, offset, *value);
}

static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
				 int final, int dma)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
	u32 val, mask;

	/*
	 * Setting ALGO_CONST only for the first iteration and
	 * CLOSE_HASH only for the last one. Note that flags mode bits
	 * correspond to algorithm encoding in mode register.
	 */
461
	val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
462 463 464 465
	if (!ctx->digcnt) {
		struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
		struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
		struct omap_sham_hmac_ctx *bctx = tctx->base;
466
		int bs, nr_dr;
467 468 469 470

		val |= SHA_REG_MODE_ALGO_CONSTANT;

		if (ctx->flags & BIT(FLAGS_HMAC)) {
471 472
			bs = get_block_size(ctx);
			nr_dr = bs / (2 * sizeof(u32));
473
			val |= SHA_REG_MODE_HMAC_KEY_PROC;
474 475 476 477 478
			omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
					  (u32 *)bctx->ipad, nr_dr);
			omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
					  (u32 *)bctx->ipad + nr_dr, nr_dr);
			ctx->digcnt += bs;
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
		}
	}

	if (final) {
		val |= SHA_REG_MODE_CLOSE_HASH;

		if (ctx->flags & BIT(FLAGS_HMAC))
			val |= SHA_REG_MODE_HMAC_OUTER_HASH;
	}

	mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
	       SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
	       SHA_REG_MODE_HMAC_KEY_PROC;

	dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
494
	omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
495 496 497 498 499 500 501 502 503
	omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
	omap_sham_write_mask(dd, SHA_REG_MASK(dd),
			     SHA_REG_MASK_IT_EN |
				     (dma ? SHA_REG_MASK_DMA_EN : 0),
			     SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
}

static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
{
504
	omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
505 506 507 508 509 510 511 512
}

static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
{
	return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
			      SHA_REG_IRQSTATUS_INPUT_RDY);
}

513 514 515 516
static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
			      size_t length, int final)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
517
	int count, len32, bs32, offset = 0;
518 519 520 521 522
	const u32 *buffer = (const u32 *)buf;

	dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
						ctx->digcnt, length, final);

523 524
	dd->pdata->write_ctrl(dd, length, final, 0);
	dd->pdata->trigger(dd, length);
525

526 527 528
	/* should be non-zero before next lines to disable clocks later */
	ctx->digcnt += length;

529
	if (final)
530
		set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
531

532 533
	set_bit(FLAGS_CPU, &dd->flags);

534
	len32 = DIV_ROUND_UP(length, sizeof(u32));
535 536 537 538 539
	bs32 = get_block_size(ctx) / sizeof(u32);

	while (len32) {
		if (dd->pdata->poll_irq(dd))
			return -ETIMEDOUT;
540

541 542 543 544 545
		for (count = 0; count < min(len32, bs32); count++, offset++)
			omap_sham_write(dd, SHA_REG_DIN(dd, count),
					buffer[offset]);
		len32 -= min(len32, bs32);
	}
546 547 548 549

	return -EINPROGRESS;
}

550 551 552 553 554 555 556 557
static void omap_sham_dma_callback(void *param)
{
	struct omap_sham_dev *dd = param;

	set_bit(FLAGS_DMA_READY, &dd->flags);
	tasklet_schedule(&dd->done_task);
}

558
static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
559
			      size_t length, int final, int is_sg)
560 561
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
562 563
	struct dma_async_tx_descriptor *tx;
	struct dma_slave_config cfg;
564
	int len32, ret, dma_min = get_block_size(ctx);
565 566 567 568

	dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
						ctx->digcnt, length, final);

569 570
	memset(&cfg, 0, sizeof(cfg));

571
	cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
572
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
573
	cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
574 575 576 577 578 579 580

	ret = dmaengine_slave_config(dd->dma_lch, &cfg);
	if (ret) {
		pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
		return ret;
	}

581
	len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
582 583 584 585 586 587 588 589 590

	if (is_sg) {
		/*
		 * The SG entry passed in may not have the 'length' member
		 * set correctly so use a local SG entry (sgl) with the
		 * proper value for 'length' instead.  If this is not done,
		 * the dmaengine may try to DMA the incorrect amount of data.
		 */
		sg_init_table(&ctx->sgl, 1);
591
		sg_assign_page(&ctx->sgl, sg_page(ctx->sg));
592 593 594 595 596 597 598 599 600 601
		ctx->sgl.offset = ctx->sg->offset;
		sg_dma_len(&ctx->sgl) = len32;
		sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);

		tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	} else {
		tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	}
602

603 604 605 606
	if (!tx) {
		dev_err(dd->dev, "prep_slave_sg/single() failed\n");
		return -EINVAL;
	}
607

608 609
	tx->callback = omap_sham_dma_callback;
	tx->callback_param = dd;
610

611
	dd->pdata->write_ctrl(dd, length, final, 1);
612 613 614 615

	ctx->digcnt += length;

	if (final)
616
		set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
617

618
	set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
619

620 621
	dmaengine_submit(tx);
	dma_async_issue_pending(dd->dma_lch);
622

623
	dd->pdata->trigger(dd, length);
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644

	return -EINPROGRESS;
}

static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
				const u8 *data, size_t length)
{
	size_t count = min(length, ctx->buflen - ctx->bufcnt);

	count = min(count, ctx->total);
	if (count <= 0)
		return 0;
	memcpy(ctx->buffer + ctx->bufcnt, data, count);
	ctx->bufcnt += count;

	return count;
}

static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
{
	size_t count;
645
	const u8 *vaddr;
646 647

	while (ctx->sg) {
648
		vaddr = kmap_atomic(sg_page(ctx->sg));
649
		vaddr += ctx->sg->offset;
650

651
		count = omap_sham_append_buffer(ctx,
652
				vaddr + ctx->offset,
653
				ctx->sg->length - ctx->offset);
654 655 656

		kunmap_atomic((void *)vaddr);

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
		if (!count)
			break;
		ctx->offset += count;
		ctx->total -= count;
		if (ctx->offset == ctx->sg->length) {
			ctx->sg = sg_next(ctx->sg);
			if (ctx->sg)
				ctx->offset = 0;
			else
				ctx->total = 0;
		}
	}

	return 0;
}

673 674 675 676
static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
					struct omap_sham_reqctx *ctx,
					size_t length, int final)
{
677 678
	int ret;

679 680 681 682 683 684 685
	ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
				       DMA_TO_DEVICE);
	if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
		dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
		return -EINVAL;
	}

686
	ctx->flags &= ~BIT(FLAGS_SG);
687

688
	ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
689
	if (ret != -EINPROGRESS)
690 691 692 693
		dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
				 DMA_TO_DEVICE);

	return ret;
694 695
}

696 697 698 699 700 701 702 703
static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
	unsigned int final;
	size_t count;

	omap_sham_append_sg(ctx);

704
	final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
705 706 707 708 709 710 711

	dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
					 ctx->bufcnt, ctx->digcnt, final);

	if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
		count = ctx->bufcnt;
		ctx->bufcnt = 0;
712
		return omap_sham_xmit_dma_map(dd, ctx, count, final);
713 714 715 716 717
	}

	return 0;
}

718 719 720
/* Start address alignment */
#define SG_AA(sg)	(IS_ALIGNED(sg->offset, sizeof(u32)))
/* SHA1 block size alignment */
721
#define SG_SA(sg, bs)	(IS_ALIGNED(sg->length, bs))
722 723

static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
724 725
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
726 727
	unsigned int length, final, tail;
	struct scatterlist *sg;
728
	int ret, bs;
729 730 731 732 733 734 735

	if (!ctx->total)
		return 0;

	if (ctx->bufcnt || ctx->offset)
		return omap_sham_update_dma_slow(dd);

736 737 738 739 740 741
	/*
	 * Don't use the sg interface when the transfer size is less
	 * than the number of elements in a DMA frame.  Otherwise,
	 * the dmaengine infrastructure will calculate that it needs
	 * to transfer 0 frames which ultimately fails.
	 */
742
	if (ctx->total < get_block_size(ctx))
743 744
		return omap_sham_update_dma_slow(dd);

745 746 747 748
	dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
			ctx->digcnt, ctx->bufcnt, ctx->total);

	sg = ctx->sg;
749
	bs = get_block_size(ctx);
750

751 752
	if (!SG_AA(sg))
		return omap_sham_update_dma_slow(dd);
753

754 755
	if (!sg_is_last(sg) && !SG_SA(sg, bs))
		/* size is not BLOCK_SIZE aligned */
756 757 758 759 760
		return omap_sham_update_dma_slow(dd);

	length = min(ctx->total, sg->length);

	if (sg_is_last(sg)) {
761
		if (!(ctx->flags & BIT(FLAGS_FINUP))) {
762 763
			/* not last sg must be BLOCK_SIZE aligned */
			tail = length & (bs - 1);
764 765
			/* without finup() we need one block to close hash */
			if (!tail)
766
				tail = bs;
767 768 769
			length -= tail;
		}
	}
770 771 772 773 774 775

	if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
		dev_err(dd->dev, "dma_map_sg  error\n");
		return -EINVAL;
	}

776
	ctx->flags |= BIT(FLAGS_SG);
777

778
	ctx->total -= length;
779 780
	ctx->offset = length; /* offset where to start slow */

781
	final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
782

783
	ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
784
	if (ret != -EINPROGRESS)
785 786 787
		dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);

	return ret;
788 789 790 791 792
}

static int omap_sham_update_cpu(struct omap_sham_dev *dd)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
793 794 795 796
	int bufcnt, final;

	if (!ctx->total)
		return 0;
797 798

	omap_sham_append_sg(ctx);
799 800 801 802 803 804

	final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;

	dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
		ctx->bufcnt, ctx->digcnt, final);

805 806 807 808 809
	if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
		bufcnt = ctx->bufcnt;
		ctx->bufcnt = 0;
		return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
	}
810

811
	return 0;
812 813 814 815 816 817
}

static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);

818

819
	if (ctx->flags & BIT(FLAGS_SG)) {
820
		dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
821 822 823 824 825 826
		if (ctx->sg->length == ctx->offset) {
			ctx->sg = sg_next(ctx->sg);
			if (ctx->sg)
				ctx->offset = 0;
		}
	} else {
827 828
		dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
				 DMA_TO_DEVICE);
829
	}
830 831 832 833 834 835 836 837 838 839

	return 0;
}

static int omap_sham_init(struct ahash_request *req)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
	struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	struct omap_sham_dev *dd = NULL, *tmp;
840
	int bs = 0;
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860

	spin_lock_bh(&sham.lock);
	if (!tctx->dd) {
		list_for_each_entry(tmp, &sham.dev_list, list) {
			dd = tmp;
			break;
		}
		tctx->dd = dd;
	} else {
		dd = tctx->dd;
	}
	spin_unlock_bh(&sham.lock);

	ctx->dd = dd;

	ctx->flags = 0;

	dev_dbg(dd->dev, "init: digest size: %d\n",
		crypto_ahash_digestsize(tfm));

861 862 863
	switch (crypto_ahash_digestsize(tfm)) {
	case MD5_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_MD5;
864
		bs = SHA1_BLOCK_SIZE;
865 866 867
		break;
	case SHA1_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_SHA1;
868
		bs = SHA1_BLOCK_SIZE;
869
		break;
870 871
	case SHA224_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_SHA224;
872
		bs = SHA224_BLOCK_SIZE;
873 874 875
		break;
	case SHA256_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_SHA256;
876 877 878 879 880 881 882 883 884
		bs = SHA256_BLOCK_SIZE;
		break;
	case SHA384_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_SHA384;
		bs = SHA384_BLOCK_SIZE;
		break;
	case SHA512_DIGEST_SIZE:
		ctx->flags |= FLAGS_MODE_SHA512;
		bs = SHA512_BLOCK_SIZE;
885
		break;
886
	}
887 888 889

	ctx->bufcnt = 0;
	ctx->digcnt = 0;
890
	ctx->buflen = BUFLEN;
891

892
	if (tctx->flags & BIT(FLAGS_HMAC)) {
893 894 895
		if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
			struct omap_sham_hmac_ctx *bctx = tctx->base;

896 897
			memcpy(ctx->buffer, bctx->ipad, bs);
			ctx->bufcnt = bs;
898
		}
899

900
		ctx->flags |= BIT(FLAGS_HMAC);
901 902 903 904 905 906 907 908 909 910 911 912 913
	}

	return 0;

}

static int omap_sham_update_req(struct omap_sham_dev *dd)
{
	struct ahash_request *req = dd->req;
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	int err;

	dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
914
		 ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
915

916
	if (ctx->flags & BIT(FLAGS_CPU))
917 918
		err = omap_sham_update_cpu(dd);
	else
919
		err = omap_sham_update_dma_start(dd);
920 921 922 923 924 925 926 927 928 929 930 931 932

	/* wait for dma completion before can take more data */
	dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);

	return err;
}

static int omap_sham_final_req(struct omap_sham_dev *dd)
{
	struct ahash_request *req = dd->req;
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	int err = 0, use_dma = 1;

933 934 935 936 937
	if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
		/*
		 * faster to handle last block with cpu or
		 * use cpu when dma is not present.
		 */
938 939 940
		use_dma = 0;

	if (use_dma)
941
		err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
942 943 944 945 946 947 948 949 950 951
	else
		err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);

	ctx->bufcnt = 0;

	dev_dbg(dd->dev, "final_req: err: %d\n", err);

	return err;
}

952
static int omap_sham_finish_hmac(struct ahash_request *req)
953 954 955 956 957
{
	struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
	struct omap_sham_hmac_ctx *bctx = tctx->base;
	int bs = crypto_shash_blocksize(bctx->shash);
	int ds = crypto_shash_digestsize(bctx->shash);
958
	SHASH_DESC_ON_STACK(shash, bctx->shash);
959

960 961
	shash->tfm = bctx->shash;
	shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
962

963 964 965
	return crypto_shash_init(shash) ?:
	       crypto_shash_update(shash, bctx->opad, bs) ?:
	       crypto_shash_finup(shash, req->result, ds, req->result);
966 967 968 969 970 971 972 973 974 975
}

static int omap_sham_finish(struct ahash_request *req)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	struct omap_sham_dev *dd = ctx->dd;
	int err = 0;

	if (ctx->digcnt) {
		omap_sham_copy_ready_hash(req);
976 977
		if ((ctx->flags & BIT(FLAGS_HMAC)) &&
				!test_bit(FLAGS_AUTO_XOR, &dd->flags))
978 979 980 981 982 983
			err = omap_sham_finish_hmac(req);
	}

	dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);

	return err;
984 985 986 987 988
}

static void omap_sham_finish_req(struct ahash_request *req, int err)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
989
	struct omap_sham_dev *dd = ctx->dd;
990 991

	if (!err) {
992
		dd->pdata->copy_hash(req, 1);
993
		if (test_bit(FLAGS_FINAL, &dd->flags))
994
			err = omap_sham_finish(req);
995
	} else {
996
		ctx->flags |= BIT(FLAGS_ERROR);
997 998
	}

999 1000 1001
	/* atomic operation is not needed here */
	dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
			BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
1002

1003 1004
	pm_runtime_mark_last_busy(dd->dev);
	pm_runtime_put_autosuspend(dd->dev);
1005 1006 1007 1008 1009

	if (req->base.complete)
		req->base.complete(&req->base, err);
}

1010 1011
static int omap_sham_handle_queue(struct omap_sham_dev *dd,
				  struct ahash_request *req)
1012
{
1013
	struct crypto_async_request *async_req, *backlog;
1014 1015
	struct omap_sham_reqctx *ctx;
	unsigned long flags;
1016
	int err = 0, ret = 0;
1017

1018
retry:
1019
	spin_lock_irqsave(&dd->lock, flags);
1020 1021
	if (req)
		ret = ahash_enqueue_request(&dd->queue, req);
1022
	if (test_bit(FLAGS_BUSY, &dd->flags)) {
1023 1024 1025
		spin_unlock_irqrestore(&dd->lock, flags);
		return ret;
	}
1026
	backlog = crypto_get_backlog(&dd->queue);
1027
	async_req = crypto_dequeue_request(&dd->queue);
1028
	if (async_req)
1029
		set_bit(FLAGS_BUSY, &dd->flags);
1030 1031 1032
	spin_unlock_irqrestore(&dd->lock, flags);

	if (!async_req)
1033
		return ret;
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	if (backlog)
		backlog->complete(backlog, -EINPROGRESS);

	req = ahash_request_cast(async_req);
	dd->req = req;
	ctx = ahash_request_ctx(req);

	dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
						ctx->op, req->nbytes);

1045 1046 1047 1048 1049
	err = omap_sham_hw_init(dd);
	if (err)
		goto err1;

	if (ctx->digcnt)
1050
		/* request has changed - restore hash */
1051
		dd->pdata->copy_hash(req, 0);
1052 1053 1054

	if (ctx->op == OP_UPDATE) {
		err = omap_sham_update_req(dd);
1055
		if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
1056 1057 1058 1059 1060
			/* no final() after finup() */
			err = omap_sham_final_req(dd);
	} else if (ctx->op == OP_FINAL) {
		err = omap_sham_final_req(dd);
	}
1061
err1:
1062 1063 1064
	dev_dbg(dd->dev, "exit, err: %d\n", err);

	if (err != -EINPROGRESS) {
1065 1066
		/* done_task will not finish it, so do it here */
		omap_sham_finish_req(req, err);
1067
		req = NULL;
1068

1069 1070 1071 1072 1073 1074
		/*
		 * Execute next request immediately if there is anything
		 * in queue.
		 */
		goto retry;
	}
1075

1076
	return ret;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
}

static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
	struct omap_sham_dev *dd = tctx->dd;

	ctx->op = op;

1087
	return omap_sham_handle_queue(dd, req);
1088 1089 1090 1091 1092
}

static int omap_sham_update(struct ahash_request *req)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1093
	struct omap_sham_dev *dd = ctx->dd;
1094
	int bs = get_block_size(ctx);
1095 1096 1097 1098 1099 1100 1101 1102

	if (!req->nbytes)
		return 0;

	ctx->total = req->nbytes;
	ctx->sg = req->src;
	ctx->offset = 0;

1103
	if (ctx->flags & BIT(FLAGS_FINUP)) {
1104
		if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 240) {
1105 1106 1107 1108 1109 1110 1111
			/*
			* OMAP HW accel works only with buffers >= 9
			* will switch to bypass in final()
			* final has the same request and data
			*/
			omap_sham_append_sg(ctx);
			return 0;
1112 1113
		} else if ((ctx->bufcnt + ctx->total <= bs) ||
			   dd->polling_mode) {
1114
			/*
1115 1116 1117
			 * faster to use CPU for short transfers or
			 * use cpu when dma is not present.
			 */
1118
			ctx->flags |= BIT(FLAGS_CPU);
1119
		}
1120
	} else if (ctx->bufcnt + ctx->total < ctx->buflen) {
1121 1122 1123 1124
		omap_sham_append_sg(ctx);
		return 0;
	}

1125 1126 1127
	if (dd->polling_mode)
		ctx->flags |= BIT(FLAGS_CPU);

1128 1129 1130
	return omap_sham_enqueue(req, OP_UPDATE);
}

1131
static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
1132 1133
				  const u8 *data, unsigned int len, u8 *out)
{
1134
	SHASH_DESC_ON_STACK(shash, tfm);
1135

1136 1137
	shash->tfm = tfm;
	shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
1138

1139
	return crypto_shash_digest(shash, data, len, out);
1140 1141 1142 1143 1144 1145
}

static int omap_sham_final_shash(struct ahash_request *req)
{
	struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	int offset = 0;

	/*
	 * If we are running HMAC on limited hardware support, skip
	 * the ipad in the beginning of the buffer if we are going for
	 * software fallback algorithm.
	 */
	if (test_bit(FLAGS_HMAC, &ctx->flags) &&
	    !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
		offset = get_block_size(ctx);
1156 1157

	return omap_sham_shash_digest(tctx->fallback, req->base.flags,
1158 1159
				      ctx->buffer + offset,
				      ctx->bufcnt - offset, req->result);
1160 1161 1162 1163 1164 1165
}

static int omap_sham_final(struct ahash_request *req)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);

1166
	ctx->flags |= BIT(FLAGS_FINUP);
1167

1168
	if (ctx->flags & BIT(FLAGS_ERROR))
1169
		return 0; /* uncompleted hash is not needed */
1170

1171 1172 1173 1174 1175 1176
	/*
	 * OMAP HW accel works only with buffers >= 9.
	 * HMAC is always >= 9 because ipad == block size.
	 * If buffersize is less than 240, we use fallback SW encoding,
	 * as using DMA + HW in this case doesn't provide any benefit.
	 */
1177
	if (!ctx->digcnt && ctx->bufcnt < 240)
1178 1179 1180
		return omap_sham_final_shash(req);
	else if (ctx->bufcnt)
		return omap_sham_enqueue(req, OP_FINAL);
1181

1182 1183
	/* copy ready hash (+ finalize hmac) */
	return omap_sham_finish(req);
1184 1185 1186 1187 1188 1189 1190
}

static int omap_sham_finup(struct ahash_request *req)
{
	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
	int err1, err2;

1191
	ctx->flags |= BIT(FLAGS_FINUP);
1192 1193

	err1 = omap_sham_update(req);
1194
	if (err1 == -EINPROGRESS || err1 == -EBUSY)
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
		return err1;
	/*
	 * final() has to be always called to cleanup resources
	 * even if udpate() failed, except EINPROGRESS
	 */
	err2 = omap_sham_final(req);

	return err1 ?: err2;
}

static int omap_sham_digest(struct ahash_request *req)
{
	return omap_sham_init(req) ?: omap_sham_finup(req);
}

static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
		      unsigned int keylen)
{
	struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
	struct omap_sham_hmac_ctx *bctx = tctx->base;
	int bs = crypto_shash_blocksize(bctx->shash);
	int ds = crypto_shash_digestsize(bctx->shash);
1217
	struct omap_sham_dev *dd = NULL, *tmp;
1218
	int err, i;
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231

	spin_lock_bh(&sham.lock);
	if (!tctx->dd) {
		list_for_each_entry(tmp, &sham.dev_list, list) {
			dd = tmp;
			break;
		}
		tctx->dd = dd;
	} else {
		dd = tctx->dd;
	}
	spin_unlock_bh(&sham.lock);

1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	err = crypto_shash_setkey(tctx->fallback, key, keylen);
	if (err)
		return err;

	if (keylen > bs) {
		err = omap_sham_shash_digest(bctx->shash,
				crypto_shash_get_flags(bctx->shash),
				key, keylen, bctx->ipad);
		if (err)
			return err;
		keylen = ds;
	} else {
		memcpy(bctx->ipad, key, keylen);
	}

	memset(bctx->ipad + keylen, 0, bs - keylen);

1249 1250 1251 1252 1253 1254 1255
	if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
		memcpy(bctx->opad, bctx->ipad, bs);

		for (i = 0; i < bs; i++) {
			bctx->ipad[i] ^= 0x36;
			bctx->opad[i] ^= 0x5c;
		}
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	}

	return err;
}

static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
{
	struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
	const char *alg_name = crypto_tfm_alg_name(tfm);

	/* Allocate a fallback and abort if it failed. */
	tctx->fallback = crypto_alloc_shash(alg_name, 0,
					    CRYPTO_ALG_NEED_FALLBACK);
	if (IS_ERR(tctx->fallback)) {
		pr_err("omap-sham: fallback driver '%s' "
				"could not be loaded.\n", alg_name);
		return PTR_ERR(tctx->fallback);
	}

	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1276
				 sizeof(struct omap_sham_reqctx) + BUFLEN);
1277 1278 1279

	if (alg_base) {
		struct omap_sham_hmac_ctx *bctx = tctx->base;
1280
		tctx->flags |= BIT(FLAGS_HMAC);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		bctx->shash = crypto_alloc_shash(alg_base, 0,
						CRYPTO_ALG_NEED_FALLBACK);
		if (IS_ERR(bctx->shash)) {
			pr_err("omap-sham: base driver '%s' "
					"could not be loaded.\n", alg_base);
			crypto_free_shash(tctx->fallback);
			return PTR_ERR(bctx->shash);
		}

	}

	return 0;
}

static int omap_sham_cra_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, NULL);
}

static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "sha1");
}

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "sha224");
}

static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "sha256");
}

1315 1316 1317 1318 1319
static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "md5");
}

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "sha384");
}

static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
{
	return omap_sham_cra_init_alg(tfm, "sha512");
}

1330 1331 1332 1333 1334 1335 1336
static void omap_sham_cra_exit(struct crypto_tfm *tfm)
{
	struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);

	crypto_free_shash(tctx->fallback);
	tctx->fallback = NULL;

1337
	if (tctx->flags & BIT(FLAGS_HMAC)) {
1338 1339 1340 1341 1342
		struct omap_sham_hmac_ctx *bctx = tctx->base;
		crypto_free_shash(bctx->shash);
	}
}

1343
static struct ahash_alg algs_sha1_md5[] = {
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= SHA1_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "sha1",
		.cra_driver_name	= "omap-sha1",
1354
		.cra_priority		= 400,
1355
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
1356
						CRYPTO_ALG_KERN_DRIVER_ONLY |
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA1_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
		.cra_alignmask		= 0,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= MD5_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "md5",
		.cra_driver_name	= "omap-md5",
1377
		.cra_priority		= 400,
1378
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
1379
						CRYPTO_ALG_KERN_DRIVER_ONLY |
1380 1381 1382 1383
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA1_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1384
		.cra_alignmask		= OMAP_ALIGN_MASK,
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= SHA1_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(sha1)",
		.cra_driver_name	= "omap-hmac-sha1",
1401
		.cra_priority		= 400,
1402
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
1403
						CRYPTO_ALG_KERN_DRIVER_ONLY |
1404 1405 1406 1407 1408
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA1_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
1409
		.cra_alignmask		= OMAP_ALIGN_MASK,
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_sha1_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= MD5_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(md5)",
		.cra_driver_name	= "omap-hmac-md5",
1426
		.cra_priority		= 400,
1427
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
1428
						CRYPTO_ALG_KERN_DRIVER_ONLY |
1429 1430 1431 1432 1433
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA1_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
1434
		.cra_alignmask		= OMAP_ALIGN_MASK,
1435 1436 1437 1438 1439 1440 1441
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_md5_init,
		.cra_exit		= omap_sham_cra_exit,
	}
}
};

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
/* OMAP4 has some algs in addition to what OMAP2 has */
static struct ahash_alg algs_sha224_sha256[] = {
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= SHA224_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "sha224",
		.cra_driver_name	= "omap-sha224",
1454
		.cra_priority		= 400,
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA224_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
		.cra_alignmask		= 0,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= SHA256_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "sha256",
		.cra_driver_name	= "omap-sha256",
1476
		.cra_priority		= 400,
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA256_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
		.cra_alignmask		= 0,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= SHA224_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(sha224)",
		.cra_driver_name	= "omap-hmac-sha224",
1499
		.cra_priority		= 400,
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA224_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
		.cra_alignmask		= OMAP_ALIGN_MASK,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_sha224_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= SHA256_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(sha256)",
		.cra_driver_name	= "omap-hmac-sha256",
1523
		.cra_priority		= 400,
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA256_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
		.cra_alignmask		= OMAP_ALIGN_MASK,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_sha256_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
};

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
static struct ahash_alg algs_sha384_sha512[] = {
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= SHA384_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "sha384",
		.cra_driver_name	= "omap-sha384",
1549
		.cra_priority		= 400,
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA384_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
		.cra_alignmask		= 0,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.halg.digestsize	= SHA512_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "sha512",
		.cra_driver_name	= "omap-sha512",
1571
		.cra_priority		= 400,
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA512_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
		.cra_alignmask		= 0,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= SHA384_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(sha384)",
		.cra_driver_name	= "omap-hmac-sha384",
1594
		.cra_priority		= 400,
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA384_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
		.cra_alignmask		= OMAP_ALIGN_MASK,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_sha384_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
{
	.init		= omap_sham_init,
	.update		= omap_sham_update,
	.final		= omap_sham_final,
	.finup		= omap_sham_finup,
	.digest		= omap_sham_digest,
	.setkey		= omap_sham_setkey,
	.halg.digestsize	= SHA512_DIGEST_SIZE,
	.halg.base	= {
		.cra_name		= "hmac(sha512)",
		.cra_driver_name	= "omap-hmac-sha512",
1618
		.cra_priority		= 400,
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
		.cra_flags		= CRYPTO_ALG_TYPE_AHASH |
						CRYPTO_ALG_ASYNC |
						CRYPTO_ALG_NEED_FALLBACK,
		.cra_blocksize		= SHA512_BLOCK_SIZE,
		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
					sizeof(struct omap_sham_hmac_ctx),
		.cra_alignmask		= OMAP_ALIGN_MASK,
		.cra_module		= THIS_MODULE,
		.cra_init		= omap_sham_cra_sha512_init,
		.cra_exit		= omap_sham_cra_exit,
	}
},
};

1633 1634 1635
static void omap_sham_done_task(unsigned long data)
{
	struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
1636
	int err = 0;
1637

1638 1639 1640 1641 1642
	if (!test_bit(FLAGS_BUSY, &dd->flags)) {
		omap_sham_handle_queue(dd, NULL);
		return;
	}

1643
	if (test_bit(FLAGS_CPU, &dd->flags)) {
1644 1645 1646 1647 1648 1649
		if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
			/* hash or semi-hash ready */
			err = omap_sham_update_cpu(dd);
			if (err != -EINPROGRESS)
				goto finish;
		}
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	} else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
		if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
			omap_sham_update_dma_stop(dd);
			if (dd->err) {
				err = dd->err;
				goto finish;
			}
		}
		if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
			/* hash or semi-hash ready */
			clear_bit(FLAGS_DMA_READY, &dd->flags);
1661
			err = omap_sham_update_dma_start(dd);
1662 1663 1664
			if (err != -EINPROGRESS)
				goto finish;
		}
1665 1666
	}

1667
	return;
1668

1669 1670 1671 1672
finish:
	dev_dbg(dd->dev, "update done: err: %d\n", err);
	/* finish curent request */
	omap_sham_finish_req(dd->req, err);
1673 1674 1675 1676

	/* If we are not busy, process next req */
	if (!test_bit(FLAGS_BUSY, &dd->flags))
		omap_sham_handle_queue(dd, NULL);
1677 1678
}

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
{
	if (!test_bit(FLAGS_BUSY, &dd->flags)) {
		dev_warn(dd->dev, "Interrupt when no active requests.\n");
	} else {
		set_bit(FLAGS_OUTPUT_READY, &dd->flags);
		tasklet_schedule(&dd->done_task);
	}

	return IRQ_HANDLED;
}

static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
1692 1693 1694
{
	struct omap_sham_dev *dd = dev_id;

1695
	if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
1696 1697 1698 1699 1700 1701 1702
		/* final -> allow device to go to power-saving mode */
		omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);

	omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
				 SHA_REG_CTRL_OUTPUT_READY);
	omap_sham_read(dd, SHA_REG_CTRL);

1703 1704
	return omap_sham_irq_common(dd);
}
1705

1706 1707 1708
static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
{
	struct omap_sham_dev *dd = dev_id;
1709

1710 1711 1712
	omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);

	return omap_sham_irq_common(dd);
1713 1714
}

1715 1716 1717 1718 1719 1720 1721
static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
	{
		.algs_list	= algs_sha1_md5,
		.size		= ARRAY_SIZE(algs_sha1_md5),
	},
};

1722
static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
1723 1724
	.algs_info	= omap_sham_algs_info_omap2,
	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap2),
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	.flags		= BIT(FLAGS_BE32_SHA1),
	.digest_size	= SHA1_DIGEST_SIZE,
	.copy_hash	= omap_sham_copy_hash_omap2,
	.write_ctrl	= omap_sham_write_ctrl_omap2,
	.trigger	= omap_sham_trigger_omap2,
	.poll_irq	= omap_sham_poll_irq_omap2,
	.intr_hdlr	= omap_sham_irq_omap2,
	.idigest_ofs	= 0x00,
	.din_ofs	= 0x1c,
	.digcnt_ofs	= 0x14,
	.rev_ofs	= 0x5c,
	.mask_ofs	= 0x60,
	.sysstatus_ofs	= 0x64,
	.major_mask	= 0xf0,
	.major_shift	= 4,
	.minor_mask	= 0x0f,
	.minor_shift	= 0,
};

1744
#ifdef CONFIG_OF
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
	{
		.algs_list	= algs_sha1_md5,
		.size		= ARRAY_SIZE(algs_sha1_md5),
	},
	{
		.algs_list	= algs_sha224_sha256,
		.size		= ARRAY_SIZE(algs_sha224_sha256),
	},
};

1756
static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
1757 1758
	.algs_info	= omap_sham_algs_info_omap4,
	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap4),
1759 1760 1761 1762 1763 1764 1765 1766
	.flags		= BIT(FLAGS_AUTO_XOR),
	.digest_size	= SHA256_DIGEST_SIZE,
	.copy_hash	= omap_sham_copy_hash_omap4,
	.write_ctrl	= omap_sham_write_ctrl_omap4,
	.trigger	= omap_sham_trigger_omap4,
	.poll_irq	= omap_sham_poll_irq_omap4,
	.intr_hdlr	= omap_sham_irq_omap4,
	.idigest_ofs	= 0x020,
1767
	.odigest_ofs	= 0x0,
1768 1769 1770 1771 1772
	.din_ofs	= 0x080,
	.digcnt_ofs	= 0x040,
	.rev_ofs	= 0x100,
	.mask_ofs	= 0x110,
	.sysstatus_ofs	= 0x114,
1773 1774
	.mode_ofs	= 0x44,
	.length_ofs	= 0x48,
1775 1776 1777 1778 1779 1780
	.major_mask	= 0x0700,
	.major_shift	= 8,
	.minor_mask	= 0x003f,
	.minor_shift	= 0,
};

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
	{
		.algs_list	= algs_sha1_md5,
		.size		= ARRAY_SIZE(algs_sha1_md5),
	},
	{
		.algs_list	= algs_sha224_sha256,
		.size		= ARRAY_SIZE(algs_sha224_sha256),
	},
	{
		.algs_list	= algs_sha384_sha512,
		.size		= ARRAY_SIZE(algs_sha384_sha512),
	},
};

static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
	.algs_info	= omap_sham_algs_info_omap5,
	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap5),
	.flags		= BIT(FLAGS_AUTO_XOR),
	.digest_size	= SHA512_DIGEST_SIZE,
	.copy_hash	= omap_sham_copy_hash_omap4,
	.write_ctrl	= omap_sham_write_ctrl_omap4,
	.trigger	= omap_sham_trigger_omap4,
	.poll_irq	= omap_sham_poll_irq_omap4,
	.intr_hdlr	= omap_sham_irq_omap4,
	.idigest_ofs	= 0x240,
	.odigest_ofs	= 0x200,
	.din_ofs	= 0x080,
	.digcnt_ofs	= 0x280,
	.rev_ofs	= 0x100,
	.mask_ofs	= 0x110,
	.sysstatus_ofs	= 0x114,
	.mode_ofs	= 0x284,
	.length_ofs	= 0x288,
	.major_mask	= 0x0700,
	.major_shift	= 8,
	.minor_mask	= 0x003f,
	.minor_shift	= 0,
};

1821 1822 1823
static const struct of_device_id omap_sham_of_match[] = {
	{
		.compatible	= "ti,omap2-sham",
1824 1825
		.data		= &omap_sham_pdata_omap2,
	},
1826 1827 1828 1829
	{
		.compatible	= "ti,omap3-sham",
		.data		= &omap_sham_pdata_omap2,
	},
1830 1831 1832
	{
		.compatible	= "ti,omap4-sham",
		.data		= &omap_sham_pdata_omap4,
1833
	},
1834 1835 1836 1837
	{
		.compatible	= "ti,omap5-sham",
		.data		= &omap_sham_pdata_omap5,
	},
1838 1839 1840 1841 1842 1843
	{},
};
MODULE_DEVICE_TABLE(of, omap_sham_of_match);

static int omap_sham_get_res_of(struct omap_sham_dev *dd,
		struct device *dev, struct resource *res)
1844
{
1845 1846 1847
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	int err = 0;
1848

1849 1850 1851 1852 1853
	match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
	if (!match) {
		dev_err(dev, "no compatible OF match\n");
		err = -EINVAL;
		goto err;
1854 1855
	}

1856 1857 1858 1859 1860 1861 1862
	err = of_address_to_resource(node, 0, res);
	if (err < 0) {
		dev_err(dev, "can't translate OF node address\n");
		err = -EINVAL;
		goto err;
	}

1863
	dd->irq = irq_of_parse_and_map(node, 0);
1864 1865 1866 1867 1868 1869
	if (!dd->irq) {
		dev_err(dev, "can't translate OF irq value\n");
		err = -EINVAL;
		goto err;
	}

1870
	dd->pdata = match->data;
1871 1872 1873

err:
	return err;
1874
}
1875
#else
1876 1877 1878
static const struct of_device_id omap_sham_of_match[] = {
	{},
};
1879

1880
static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1881
		struct device *dev, struct resource *res)
1882
{
1883 1884 1885
	return -EINVAL;
}
#endif
1886

1887 1888 1889 1890 1891 1892
static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
		struct platform_device *pdev, struct resource *res)
{
	struct device *dev = &pdev->dev;
	struct resource *r;
	int err = 0;
1893

1894 1895 1896 1897 1898 1899
	/* Get the base address */
	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!r) {
		dev_err(dev, "no MEM resource info\n");
		err = -ENODEV;
		goto err;
1900
	}
1901
	memcpy(res, r, sizeof(*res));
1902

1903 1904 1905 1906 1907 1908 1909
	/* Get the IRQ */
	dd->irq = platform_get_irq(pdev, 0);
	if (dd->irq < 0) {
		dev_err(dev, "no IRQ resource info\n");
		err = dd->irq;
		goto err;
	}
1910

1911 1912 1913
	/* Only OMAP2/3 can be non-DT */
	dd->pdata = &omap_sham_pdata_omap2;

1914 1915
err:
	return err;
1916 1917
}

1918
static int omap_sham_probe(struct platform_device *pdev)
1919 1920 1921
{
	struct omap_sham_dev *dd;
	struct device *dev = &pdev->dev;
1922
	struct resource res;
1923
	dma_cap_mask_t mask;
1924
	int err, i, j;
1925
	u32 rev;
1926

1927
	dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
	if (dd == NULL) {
		dev_err(dev, "unable to alloc data struct.\n");
		err = -ENOMEM;
		goto data_err;
	}
	dd->dev = dev;
	platform_set_drvdata(pdev, dd);

	INIT_LIST_HEAD(&dd->list);
	spin_lock_init(&dd->lock);
	tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
	crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);

1941 1942 1943
	err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
			       omap_sham_get_res_pdev(dd, pdev, &res);
	if (err)
1944
		goto data_err;
1945

1946 1947 1948
	dd->io_base = devm_ioremap_resource(dev, &res);
	if (IS_ERR(dd->io_base)) {
		err = PTR_ERR(dd->io_base);
1949
		goto data_err;
1950
	}
1951
	dd->phys_base = res.start;
1952

1953 1954
	err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
			       IRQF_TRIGGER_NONE, dev_name(dev), dd);
1955
	if (err) {
1956 1957
		dev_err(dev, "unable to request irq %d, err = %d\n",
			dd->irq, err);
1958
		goto data_err;
1959 1960
	}

1961 1962
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
1963

1964 1965 1966 1967 1968 1969
	dd->dma_lch = dma_request_chan(dev, "rx");
	if (IS_ERR(dd->dma_lch)) {
		err = PTR_ERR(dd->dma_lch);
		if (err == -EPROBE_DEFER)
			goto data_err;

1970 1971
		dd->polling_mode = 1;
		dev_dbg(dev, "using polling mode instead of dma\n");
1972 1973
	}

1974
	dd->flags |= dd->pdata->flags;
1975

1976 1977 1978
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);

1979
	pm_runtime_enable(dev);
1980
	pm_runtime_irq_safe(dev);
1981 1982 1983 1984 1985 1986 1987

	err = pm_runtime_get_sync(dev);
	if (err < 0) {
		dev_err(dev, "failed to get sync: %d\n", err);
		goto err_pm;
	}

1988 1989
	rev = omap_sham_read(dd, SHA_REG_REV(dd));
	pm_runtime_put_sync(&pdev->dev);
1990 1991

	dev_info(dev, "hw accel on OMAP rev %u.%u\n",
1992 1993
		(rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
		(rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1994 1995 1996 1997 1998

	spin_lock(&sham.lock);
	list_add_tail(&dd->list, &sham.dev_list);
	spin_unlock(&sham.lock);

1999 2000 2001 2002 2003 2004 2005 2006 2007
	for (i = 0; i < dd->pdata->algs_info_size; i++) {
		for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
			err = crypto_register_ahash(
					&dd->pdata->algs_info[i].algs_list[j]);
			if (err)
				goto err_algs;

			dd->pdata->algs_info[i].registered++;
		}
2008 2009 2010 2011 2012
	}

	return 0;

err_algs:
2013 2014 2015 2016
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
			crypto_unregister_ahash(
					&dd->pdata->algs_info[i].algs_list[j]);
2017
err_pm:
2018
	pm_runtime_disable(dev);
2019
	if (!dd->polling_mode)
2020
		dma_release_channel(dd->dma_lch);
2021 2022 2023 2024 2025 2026
data_err:
	dev_err(dev, "initialization failed.\n");

	return err;
}

2027
static int omap_sham_remove(struct platform_device *pdev)
2028 2029
{
	static struct omap_sham_dev *dd;
2030
	int i, j;
2031 2032 2033 2034 2035 2036 2037

	dd = platform_get_drvdata(pdev);
	if (!dd)
		return -ENODEV;
	spin_lock(&sham.lock);
	list_del(&dd->list);
	spin_unlock(&sham.lock);
2038 2039 2040 2041
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
			crypto_unregister_ahash(
					&dd->pdata->algs_info[i].algs_list[j]);
2042
	tasklet_kill(&dd->done_task);
2043
	pm_runtime_disable(&pdev->dev);
2044

2045
	if (!dd->polling_mode)
2046
		dma_release_channel(dd->dma_lch);
2047 2048 2049 2050

	return 0;
}

2051 2052 2053 2054 2055 2056 2057 2058 2059
#ifdef CONFIG_PM_SLEEP
static int omap_sham_suspend(struct device *dev)
{
	pm_runtime_put_sync(dev);
	return 0;
}

static int omap_sham_resume(struct device *dev)
{
2060 2061 2062 2063 2064
	int err = pm_runtime_get_sync(dev);
	if (err < 0) {
		dev_err(dev, "failed to get sync: %d\n", err);
		return err;
	}
2065 2066 2067 2068
	return 0;
}
#endif

2069
static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
2070

2071 2072 2073 2074 2075
static struct platform_driver omap_sham_driver = {
	.probe	= omap_sham_probe,
	.remove	= omap_sham_remove,
	.driver	= {
		.name	= "omap-sham",
2076
		.pm	= &omap_sham_pm_ops,
2077
		.of_match_table	= omap_sham_of_match,
2078 2079 2080
	},
};

2081
module_platform_driver(omap_sham_driver);
2082 2083 2084 2085

MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
MODULE_LICENSE("GPL v2");
MODULE_AUTHOR("Dmitry Kasatkin");
2086
MODULE_ALIAS("platform:omap-sham");