omap54xx-clocks.dtsi 31.0 KB
Newer Older
T
Tero Kristo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Device Tree Source for OMAP5 clock data
 *
 * Copyright (C) 2013 Texas Instruments, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
&cm_core_aon_clocks {
	pad_clks_src_ck: pad_clks_src_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <12000000>;
	};

17
	pad_clks_ck: pad_clks_ck@108 {
T
Tero Kristo 已提交
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&pad_clks_src_ck>;
		ti,bit-shift = <8>;
		reg = <0x0108>;
	};

	secure_32k_clk_src_ck: secure_32k_clk_src_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <32768>;
	};

	slimbus_src_clk: slimbus_src_clk {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <12000000>;
	};

37
	slimbus_clk: slimbus_clk@108 {
T
Tero Kristo 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&slimbus_src_clk>;
		ti,bit-shift = <10>;
		reg = <0x0108>;
	};

	sys_32k_ck: sys_32k_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <32768>;
	};

	virt_12000000_ck: virt_12000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <12000000>;
	};

	virt_13000000_ck: virt_13000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <13000000>;
	};

	virt_16800000_ck: virt_16800000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <16800000>;
	};

	virt_19200000_ck: virt_19200000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <19200000>;
	};

	virt_26000000_ck: virt_26000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <26000000>;
	};

	virt_27000000_ck: virt_27000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <27000000>;
	};

	virt_38400000_ck: virt_38400000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <38400000>;
	};

	xclk60mhsp1_ck: xclk60mhsp1_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <60000000>;
	};

	xclk60mhsp2_ck: xclk60mhsp2_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <60000000>;
	};

105
	dpll_abe_ck: dpll_abe_ck@1e0 {
T
Tero Kristo 已提交
106 107 108 109 110 111 112 113 114 115 116 117
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-m4xen-clock";
		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
	};

	dpll_abe_x2_ck: dpll_abe_x2_ck {
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-x2-clock";
		clocks = <&dpll_abe_ck>;
	};

118
	dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
T
Tero Kristo 已提交
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_abe_x2_ck>;
		ti,max-div = <31>;
		reg = <0x01f0>;
		ti,index-starts-at-one;
	};

	abe_24m_fclk: abe_24m_fclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_abe_m2x2_ck>;
		clock-mult = <1>;
		clock-div = <8>;
	};

135
	abe_clk: abe_clk@108 {
T
Tero Kristo 已提交
136 137 138 139 140 141 142 143
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_abe_m2x2_ck>;
		ti,max-div = <4>;
		reg = <0x0108>;
		ti,index-power-of-two;
	};

144
	abe_iclk: abe_iclk@528 {
T
Tero Kristo 已提交
145
		#clock-cells = <0>;
146 147 148 149 150
		compatible = "ti,divider-clock";
		clocks = <&aess_fclk>;
		ti,bit-shift = <24>;
		reg = <0x0528>;
		ti,dividers = <2>, <1>;
T
Tero Kristo 已提交
151 152 153 154 155 156 157 158 159 160
	};

	abe_lp_clk_div: abe_lp_clk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_abe_m2x2_ck>;
		clock-mult = <1>;
		clock-div = <16>;
	};

161
	dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
T
Tero Kristo 已提交
162 163 164 165 166 167 168 169
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_abe_x2_ck>;
		ti,max-div = <31>;
		reg = <0x01f4>;
		ti,index-starts-at-one;
	};

170
	dpll_core_byp_mux: dpll_core_byp_mux@12c {
171 172 173 174 175 176 177
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&dpll_abe_m3x2_ck>;
		ti,bit-shift = <23>;
		reg = <0x012c>;
	};

178
	dpll_core_ck: dpll_core_ck@120 {
T
Tero Kristo 已提交
179 180
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-core-clock";
181
		clocks = <&sys_clkin>, <&dpll_core_byp_mux>;
T
Tero Kristo 已提交
182 183 184 185 186 187 188 189 190
		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
	};

	dpll_core_x2_ck: dpll_core_x2_ck {
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-x2-clock";
		clocks = <&dpll_core_ck>;
	};

191
	dpll_core_h21x2_ck: dpll_core_h21x2_ck@150 {
T
Tero Kristo 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0150>;
		ti,index-starts-at-one;
	};

	c2c_fclk: c2c_fclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_h21x2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	c2c_iclk: c2c_iclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&c2c_fclk>;
		clock-mult = <1>;
		clock-div = <2>;
	};

216
	dpll_core_h11x2_ck: dpll_core_h11x2_ck@138 {
T
Tero Kristo 已提交
217 218 219 220 221 222 223 224
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0138>;
		ti,index-starts-at-one;
	};

225
	dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
T
Tero Kristo 已提交
226 227 228 229 230 231 232 233
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x013c>;
		ti,index-starts-at-one;
	};

234
	dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
T
Tero Kristo 已提交
235 236 237 238 239 240 241 242
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0140>;
		ti,index-starts-at-one;
	};

243
	dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
T
Tero Kristo 已提交
244 245 246 247 248 249 250 251
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0144>;
		ti,index-starts-at-one;
	};

252
	dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
T
Tero Kristo 已提交
253 254 255 256 257 258 259 260
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0154>;
		ti,index-starts-at-one;
	};

261
	dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
T
Tero Kristo 已提交
262 263 264 265 266 267 268 269
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0158>;
		ti,index-starts-at-one;
	};

270
	dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
T
Tero Kristo 已提交
271 272 273 274 275 276 277 278
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <63>;
		reg = <0x015c>;
		ti,index-starts-at-one;
	};

279
	dpll_core_m2_ck: dpll_core_m2_ck@130 {
T
Tero Kristo 已提交
280 281 282 283 284 285 286 287
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_ck>;
		ti,max-div = <31>;
		reg = <0x0130>;
		ti,index-starts-at-one;
	};

288
	dpll_core_m3x2_ck: dpll_core_m3x2_ck@134 {
T
Tero Kristo 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <31>;
		reg = <0x0134>;
		ti,index-starts-at-one;
	};

	iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_h12x2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

305
	dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
306 307 308 309 310 311 312
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&iva_dpll_hs_clk_div>;
		ti,bit-shift = <23>;
		reg = <0x01ac>;
	};

313
	dpll_iva_ck: dpll_iva_ck@1a0 {
T
Tero Kristo 已提交
314 315
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-clock";
316
		clocks = <&sys_clkin>, <&dpll_iva_byp_mux>;
T
Tero Kristo 已提交
317 318 319 320 321 322 323 324 325
		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
	};

	dpll_iva_x2_ck: dpll_iva_x2_ck {
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-x2-clock";
		clocks = <&dpll_iva_ck>;
	};

326
	dpll_iva_h11x2_ck: dpll_iva_h11x2_ck@1b8 {
T
Tero Kristo 已提交
327 328 329 330 331 332 333 334
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_iva_x2_ck>;
		ti,max-div = <63>;
		reg = <0x01b8>;
		ti,index-starts-at-one;
	};

335
	dpll_iva_h12x2_ck: dpll_iva_h12x2_ck@1bc {
T
Tero Kristo 已提交
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_iva_x2_ck>;
		ti,max-div = <63>;
		reg = <0x01bc>;
		ti,index-starts-at-one;
	};

	mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_h12x2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

352
	dpll_mpu_ck: dpll_mpu_ck@160 {
T
Tero Kristo 已提交
353
		#clock-cells = <0>;
354
		compatible = "ti,omap5-mpu-dpll-clock";
T
Tero Kristo 已提交
355 356 357 358
		clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
	};

359
	dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
T
Tero Kristo 已提交
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_mpu_ck>;
		ti,max-div = <31>;
		reg = <0x0170>;
		ti,index-starts-at-one;
	};

	per_dpll_hs_clk_div: per_dpll_hs_clk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_abe_m3x2_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

	usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_abe_m3x2_ck>;
		clock-mult = <1>;
		clock-div = <3>;
	};

384
	l3_iclk_div: l3_iclk_div@100 {
T
Tero Kristo 已提交
385
		#clock-cells = <0>;
386 387 388 389
		compatible = "ti,divider-clock";
		ti,max-div = <2>;
		ti,bit-shift = <4>;
		reg = <0x100>;
T
Tero Kristo 已提交
390
		clocks = <&dpll_core_h12x2_ck>;
391
		ti,index-power-of-two;
T
Tero Kristo 已提交
392 393 394 395 396 397 398 399 400 401
	};

	gpu_l3_iclk: gpu_l3_iclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&l3_iclk_div>;
		clock-mult = <1>;
		clock-div = <1>;
	};

402
	l4_root_clk_div: l4_root_clk_div@100 {
T
Tero Kristo 已提交
403
		#clock-cells = <0>;
404 405 406 407
		compatible = "ti,divider-clock";
		ti,max-div = <2>;
		ti,bit-shift = <8>;
		reg = <0x100>;
T
Tero Kristo 已提交
408
		clocks = <&l3_iclk_div>;
409
		ti,index-power-of-two;
T
Tero Kristo 已提交
410 411
	};

412
	slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 {
T
Tero Kristo 已提交
413 414 415 416 417 418 419
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&slimbus_clk>;
		ti,bit-shift = <11>;
		reg = <0x0560>;
	};

420
	aess_fclk: aess_fclk@528 {
T
Tero Kristo 已提交
421 422 423 424 425 426 427 428
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&abe_clk>;
		ti,bit-shift = <24>;
		ti,max-div = <2>;
		reg = <0x0528>;
	};

429
	dmic_sync_mux_ck: dmic_sync_mux_ck@538 {
T
Tero Kristo 已提交
430 431 432 433 434 435 436
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
		ti,bit-shift = <26>;
		reg = <0x0538>;
	};

437
	dmic_gfclk: dmic_gfclk@538 {
T
Tero Kristo 已提交
438 439 440 441 442 443 444
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
		ti,bit-shift = <24>;
		reg = <0x0538>;
	};

445
	mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 {
T
Tero Kristo 已提交
446 447 448 449 450 451 452
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
		ti,bit-shift = <26>;
		reg = <0x0540>;
	};

453
	mcasp_gfclk: mcasp_gfclk@540 {
T
Tero Kristo 已提交
454 455 456 457 458 459 460
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
		ti,bit-shift = <24>;
		reg = <0x0540>;
	};

461
	mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck@548 {
T
Tero Kristo 已提交
462 463 464 465 466 467 468
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
		ti,bit-shift = <26>;
		reg = <0x0548>;
	};

469
	mcbsp1_gfclk: mcbsp1_gfclk@548 {
T
Tero Kristo 已提交
470 471 472 473 474 475 476
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
		ti,bit-shift = <24>;
		reg = <0x0548>;
	};

477
	mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck@550 {
T
Tero Kristo 已提交
478 479 480 481 482 483 484
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
		ti,bit-shift = <26>;
		reg = <0x0550>;
	};

485
	mcbsp2_gfclk: mcbsp2_gfclk@550 {
T
Tero Kristo 已提交
486 487 488 489 490 491 492
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
		ti,bit-shift = <24>;
		reg = <0x0550>;
	};

493
	mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck@558 {
T
Tero Kristo 已提交
494 495 496 497 498 499 500
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
		ti,bit-shift = <26>;
		reg = <0x0558>;
	};

501
	mcbsp3_gfclk: mcbsp3_gfclk@558 {
T
Tero Kristo 已提交
502 503 504 505 506 507 508
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
		ti,bit-shift = <24>;
		reg = <0x0558>;
	};

509
	timer5_gfclk_mux: timer5_gfclk_mux@568 {
T
Tero Kristo 已提交
510 511 512 513 514 515 516
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x0568>;
	};

517
	timer6_gfclk_mux: timer6_gfclk_mux@570 {
T
Tero Kristo 已提交
518 519 520 521 522 523 524
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x0570>;
	};

525
	timer7_gfclk_mux: timer7_gfclk_mux@578 {
T
Tero Kristo 已提交
526 527 528 529 530 531 532
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x0578>;
	};

533
	timer8_gfclk_mux: timer8_gfclk_mux@580 {
T
Tero Kristo 已提交
534 535 536 537 538 539 540 541 542 543 544 545 546 547
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x0580>;
	};

	dummy_ck: dummy_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <0>;
	};
};
&prm_clocks {
548
	sys_clkin: sys_clkin@110 {
T
Tero Kristo 已提交
549 550 551 552 553 554 555
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
		reg = <0x0110>;
		ti,index-starts-at-one;
	};

556
	abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@108 {
T
Tero Kristo 已提交
557 558 559 560 561 562
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		reg = <0x0108>;
	};

563
	abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
T
Tero Kristo 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		reg = <0x010c>;
	};

	custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin>;
		clock-mult = <1>;
		clock-div = <2>;
	};

	dss_syc_gfclk_div: dss_syc_gfclk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin>;
		clock-mult = <1>;
		clock-div = <1>;
	};

586
	wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
T
Tero Kristo 已提交
587 588 589 590 591 592 593 594 595 596 597 598 599 600
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&abe_lp_clk_div>;
		reg = <0x0108>;
	};

	l3instr_ts_gclk_div: l3instr_ts_gclk_div {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&wkupaon_iclk_mux>;
		clock-mult = <1>;
		clock-div = <1>;
	};

601
	gpio1_dbclk: gpio1_dbclk@1938 {
T
Tero Kristo 已提交
602 603 604 605 606 607 608
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1938>;
	};

609
	timer1_gfclk_mux: timer1_gfclk_mux@1940 {
T
Tero Kristo 已提交
610 611 612 613 614 615 616 617
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1940>;
	};
};
&cm_core_clocks {
618

619
	dpll_per_byp_mux: dpll_per_byp_mux@14c {
620 621 622 623 624 625 626
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&per_dpll_hs_clk_div>;
		ti,bit-shift = <23>;
		reg = <0x014c>;
	};

627
	dpll_per_ck: dpll_per_ck@140 {
T
Tero Kristo 已提交
628 629
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-clock";
630
		clocks = <&sys_clkin>, <&dpll_per_byp_mux>;
T
Tero Kristo 已提交
631 632 633 634 635 636 637 638 639
		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
	};

	dpll_per_x2_ck: dpll_per_x2_ck {
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-x2-clock";
		clocks = <&dpll_per_ck>;
	};

640
	dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
T
Tero Kristo 已提交
641 642 643 644 645 646 647 648
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0158>;
		ti,index-starts-at-one;
	};

649
	dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
T
Tero Kristo 已提交
650 651 652 653 654 655 656 657
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_x2_ck>;
		ti,max-div = <63>;
		reg = <0x015c>;
		ti,index-starts-at-one;
	};

658
	dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
T
Tero Kristo 已提交
659 660 661 662 663 664 665 666
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_x2_ck>;
		ti,max-div = <63>;
		reg = <0x0164>;
		ti,index-starts-at-one;
	};

667
	dpll_per_m2_ck: dpll_per_m2_ck@150 {
T
Tero Kristo 已提交
668 669 670 671 672 673 674 675
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_ck>;
		ti,max-div = <31>;
		reg = <0x0150>;
		ti,index-starts-at-one;
	};

676
	dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
T
Tero Kristo 已提交
677 678 679 680 681 682 683 684
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_x2_ck>;
		ti,max-div = <31>;
		reg = <0x0150>;
		ti,index-starts-at-one;
	};

685
	dpll_per_m3x2_ck: dpll_per_m3x2_ck@154 {
T
Tero Kristo 已提交
686 687 688 689 690 691 692 693
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_x2_ck>;
		ti,max-div = <31>;
		reg = <0x0154>;
		ti,index-starts-at-one;
	};

694
	dpll_unipro1_ck: dpll_unipro1_ck@200 {
T
Tero Kristo 已提交
695 696 697 698 699 700 701 702 703 704 705 706 707 708
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-clock";
		clocks = <&sys_clkin>, <&sys_clkin>;
		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
	};

	dpll_unipro1_clkdcoldo: dpll_unipro1_clkdcoldo {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_unipro1_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

709
	dpll_unipro1_m2_ck: dpll_unipro1_m2_ck@210 {
T
Tero Kristo 已提交
710 711 712 713 714 715 716 717
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_unipro1_ck>;
		ti,max-div = <127>;
		reg = <0x0210>;
		ti,index-starts-at-one;
	};

718
	dpll_unipro2_ck: dpll_unipro2_ck@1c0 {
T
Tero Kristo 已提交
719 720 721 722 723 724 725 726 727 728 729 730 731 732
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-clock";
		clocks = <&sys_clkin>, <&sys_clkin>;
		reg = <0x01c0>, <0x01c4>, <0x01cc>, <0x01c8>;
	};

	dpll_unipro2_clkdcoldo: dpll_unipro2_clkdcoldo {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_unipro2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

733
	dpll_unipro2_m2_ck: dpll_unipro2_m2_ck@1d0 {
T
Tero Kristo 已提交
734 735 736 737 738 739 740 741
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_unipro2_ck>;
		ti,max-div = <127>;
		reg = <0x01d0>;
		ti,index-starts-at-one;
	};

742
	dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
743 744 745 746 747 748 749
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&usb_dpll_hs_clk_div>;
		ti,bit-shift = <23>;
		reg = <0x018c>;
	};

750
	dpll_usb_ck: dpll_usb_ck@180 {
T
Tero Kristo 已提交
751 752
		#clock-cells = <0>;
		compatible = "ti,omap4-dpll-j-type-clock";
753
		clocks = <&sys_clkin>, <&dpll_usb_byp_mux>;
T
Tero Kristo 已提交
754 755 756 757 758 759 760 761 762 763 764
		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
	};

	dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_usb_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

765
	dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
T
Tero Kristo 已提交
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_usb_ck>;
		ti,max-div = <127>;
		reg = <0x0190>;
		ti,index-starts-at-one;
	};

	func_128m_clk: func_128m_clk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_h11x2_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

	func_12m_fclk: func_12m_fclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2x2_ck>;
		clock-mult = <1>;
		clock-div = <16>;
	};

	func_24m_clk: func_24m_clk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2_ck>;
		clock-mult = <1>;
		clock-div = <4>;
	};

	func_48m_fclk: func_48m_fclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2x2_ck>;
		clock-mult = <1>;
		clock-div = <4>;
	};

	func_96m_fclk: func_96m_fclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2x2_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

814
	l3init_60m_fclk: l3init_60m_fclk@104 {
T
Tero Kristo 已提交
815 816 817 818 819 820 821
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_usb_m2_ck>;
		reg = <0x0104>;
		ti,dividers = <1>, <8>;
	};

822
	dss_32khz_clk: dss_32khz_clk@1420 {
T
Tero Kristo 已提交
823 824 825 826 827 828 829
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <11>;
		reg = <0x1420>;
	};

830
	dss_48mhz_clk: dss_48mhz_clk@1420 {
T
Tero Kristo 已提交
831 832 833 834 835 836 837
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&func_48m_fclk>;
		ti,bit-shift = <9>;
		reg = <0x1420>;
	};

838
	dss_dss_clk: dss_dss_clk@1420 {
T
Tero Kristo 已提交
839 840 841 842 843
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_per_h12x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x1420>;
844
		ti,set-rate-parent;
T
Tero Kristo 已提交
845 846
	};

847
	dss_sys_clk: dss_sys_clk@1420 {
T
Tero Kristo 已提交
848 849 850 851 852 853 854
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dss_syc_gfclk_div>;
		ti,bit-shift = <10>;
		reg = <0x1420>;
	};

855
	gpio2_dbclk: gpio2_dbclk@1060 {
T
Tero Kristo 已提交
856 857 858 859 860 861 862
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1060>;
	};

863
	gpio3_dbclk: gpio3_dbclk@1068 {
T
Tero Kristo 已提交
864 865 866 867 868 869 870
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1068>;
	};

871
	gpio4_dbclk: gpio4_dbclk@1070 {
T
Tero Kristo 已提交
872 873 874 875 876 877 878
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1070>;
	};

879
	gpio5_dbclk: gpio5_dbclk@1078 {
T
Tero Kristo 已提交
880 881 882 883 884 885 886
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1078>;
	};

887
	gpio6_dbclk: gpio6_dbclk@1080 {
T
Tero Kristo 已提交
888 889 890 891 892 893 894
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1080>;
	};

895
	gpio7_dbclk: gpio7_dbclk@1110 {
T
Tero Kristo 已提交
896 897 898 899 900 901 902
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1110>;
	};

903
	gpio8_dbclk: gpio8_dbclk@1118 {
T
Tero Kristo 已提交
904 905 906 907 908 909 910
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1118>;
	};

911
	iss_ctrlclk: iss_ctrlclk@1320 {
T
Tero Kristo 已提交
912 913 914 915 916 917 918
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&func_96m_fclk>;
		ti,bit-shift = <8>;
		reg = <0x1320>;
	};

919
	lli_txphy_clk: lli_txphy_clk@f20 {
T
Tero Kristo 已提交
920 921 922 923 924 925 926
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_unipro1_clkdcoldo>;
		ti,bit-shift = <8>;
		reg = <0x0f20>;
	};

927
	lli_txphy_ls_clk: lli_txphy_ls_clk@f20 {
T
Tero Kristo 已提交
928 929 930 931 932 933 934
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_unipro1_m2_ck>;
		ti,bit-shift = <9>;
		reg = <0x0f20>;
	};

935
	mmc1_32khz_clk: mmc1_32khz_clk@1628 {
T
Tero Kristo 已提交
936 937 938 939 940 941 942
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x1628>;
	};

943
	sata_ref_clk: sata_ref_clk@1688 {
T
Tero Kristo 已提交
944 945 946 947 948 949 950
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_clkin>;
		ti,bit-shift = <8>;
		reg = <0x1688>;
	};

951
	usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk@1658 {
T
Tero Kristo 已提交
952 953 954 955 956 957 958
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_usb_m2_ck>;
		ti,bit-shift = <13>;
		reg = <0x1658>;
	};

959
	usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk@1658 {
T
Tero Kristo 已提交
960 961 962 963 964 965 966
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_usb_m2_ck>;
		ti,bit-shift = <14>;
		reg = <0x1658>;
	};

967
	usb_host_hs_hsic480m_p3_clk: usb_host_hs_hsic480m_p3_clk@1658 {
T
Tero Kristo 已提交
968 969 970 971 972 973 974
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_usb_m2_ck>;
		ti,bit-shift = <7>;
		reg = <0x1658>;
	};

975
	usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk@1658 {
T
Tero Kristo 已提交
976 977 978 979 980 981 982
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <11>;
		reg = <0x1658>;
	};

983
	usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk@1658 {
T
Tero Kristo 已提交
984 985 986 987 988 989 990
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <12>;
		reg = <0x1658>;
	};

991
	usb_host_hs_hsic60m_p3_clk: usb_host_hs_hsic60m_p3_clk@1658 {
T
Tero Kristo 已提交
992 993 994 995 996 997 998
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <6>;
		reg = <0x1658>;
	};

999
	utmi_p1_gfclk: utmi_p1_gfclk@1658 {
T
Tero Kristo 已提交
1000 1001 1002 1003 1004 1005 1006
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&l3init_60m_fclk>, <&xclk60mhsp1_ck>;
		ti,bit-shift = <24>;
		reg = <0x1658>;
	};

1007
	usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk@1658 {
T
Tero Kristo 已提交
1008 1009 1010 1011 1012 1013 1014
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&utmi_p1_gfclk>;
		ti,bit-shift = <8>;
		reg = <0x1658>;
	};

1015
	utmi_p2_gfclk: utmi_p2_gfclk@1658 {
T
Tero Kristo 已提交
1016 1017 1018 1019 1020 1021 1022
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&l3init_60m_fclk>, <&xclk60mhsp2_ck>;
		ti,bit-shift = <25>;
		reg = <0x1658>;
	};

1023
	usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk@1658 {
T
Tero Kristo 已提交
1024 1025 1026 1027 1028 1029 1030
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&utmi_p2_gfclk>;
		ti,bit-shift = <9>;
		reg = <0x1658>;
	};

1031
	usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk@1658 {
T
Tero Kristo 已提交
1032 1033 1034 1035 1036 1037 1038
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <10>;
		reg = <0x1658>;
	};

1039
	usb_otg_ss_refclk960m: usb_otg_ss_refclk960m@16f0 {
T
Tero Kristo 已提交
1040 1041 1042 1043 1044 1045 1046
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_usb_clkdcoldo>;
		ti,bit-shift = <8>;
		reg = <0x16f0>;
	};

1047
	usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
T
Tero Kristo 已提交
1048 1049 1050 1051 1052 1053 1054
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&sys_32k_ck>;
		ti,bit-shift = <8>;
		reg = <0x0640>;
	};

1055
	usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk@1668 {
T
Tero Kristo 已提交
1056 1057 1058 1059 1060 1061 1062
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <8>;
		reg = <0x1668>;
	};

1063
	usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk@1668 {
T
Tero Kristo 已提交
1064 1065 1066 1067 1068 1069 1070
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <9>;
		reg = <0x1668>;
	};

1071
	usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk@1668 {
T
Tero Kristo 已提交
1072 1073 1074 1075 1076 1077 1078
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&l3init_60m_fclk>;
		ti,bit-shift = <10>;
		reg = <0x1668>;
	};

1079
	fdif_fclk: fdif_fclk@1328 {
T
Tero Kristo 已提交
1080 1081 1082 1083 1084 1085 1086 1087
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_h11x2_ck>;
		ti,bit-shift = <24>;
		ti,max-div = <2>;
		reg = <0x1328>;
	};

1088
	gpu_core_gclk_mux: gpu_core_gclk_mux@1520 {
T
Tero Kristo 已提交
1089 1090 1091 1092 1093 1094 1095
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
		ti,bit-shift = <24>;
		reg = <0x1520>;
	};

1096
	gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1520 {
T
Tero Kristo 已提交
1097 1098 1099 1100 1101 1102 1103
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
		ti,bit-shift = <25>;
		reg = <0x1520>;
	};

1104
	hsi_fclk: hsi_fclk@1638 {
T
Tero Kristo 已提交
1105 1106 1107 1108 1109 1110 1111 1112
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_m2x2_ck>;
		ti,bit-shift = <24>;
		ti,max-div = <2>;
		reg = <0x1638>;
	};

1113
	mmc1_fclk_mux: mmc1_fclk_mux@1628 {
T
Tero Kristo 已提交
1114 1115 1116 1117 1118 1119 1120
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
		ti,bit-shift = <24>;
		reg = <0x1628>;
	};

1121
	mmc1_fclk: mmc1_fclk@1628 {
T
Tero Kristo 已提交
1122 1123 1124 1125 1126 1127 1128 1129
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&mmc1_fclk_mux>;
		ti,bit-shift = <25>;
		ti,max-div = <2>;
		reg = <0x1628>;
	};

1130
	mmc2_fclk_mux: mmc2_fclk_mux@1630 {
T
Tero Kristo 已提交
1131 1132 1133 1134 1135 1136 1137
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
		ti,bit-shift = <24>;
		reg = <0x1630>;
	};

1138
	mmc2_fclk: mmc2_fclk@1630 {
T
Tero Kristo 已提交
1139 1140 1141 1142 1143 1144 1145 1146
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&mmc2_fclk_mux>;
		ti,bit-shift = <25>;
		ti,max-div = <2>;
		reg = <0x1630>;
	};

1147
	timer10_gfclk_mux: timer10_gfclk_mux@1028 {
T
Tero Kristo 已提交
1148 1149 1150 1151 1152 1153 1154
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1028>;
	};

1155
	timer11_gfclk_mux: timer11_gfclk_mux@1030 {
T
Tero Kristo 已提交
1156 1157 1158 1159 1160 1161 1162
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1030>;
	};

1163
	timer2_gfclk_mux: timer2_gfclk_mux@1038 {
T
Tero Kristo 已提交
1164 1165 1166 1167 1168 1169 1170
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1038>;
	};

1171
	timer3_gfclk_mux: timer3_gfclk_mux@1040 {
T
Tero Kristo 已提交
1172 1173 1174 1175 1176 1177 1178
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1040>;
	};

1179
	timer4_gfclk_mux: timer4_gfclk_mux@1048 {
T
Tero Kristo 已提交
1180 1181 1182 1183 1184 1185 1186
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1048>;
	};

1187
	timer9_gfclk_mux: timer9_gfclk_mux@1050 {
T
Tero Kristo 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&sys_clkin>, <&sys_32k_ck>;
		ti,bit-shift = <24>;
		reg = <0x1050>;
	};
};

&cm_core_clockdomains {
	l3init_clkdm: l3init_clkdm {
		compatible = "ti,clockdomain";
		clocks = <&dpll_usb_ck>;
	};
};

&scrm_clocks {
1204
	auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
T
Tero Kristo 已提交
1205 1206 1207 1208 1209 1210 1211
		#clock-cells = <0>;
		compatible = "ti,composite-no-wait-gate-clock";
		clocks = <&dpll_core_m3x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x0310>;
	};

1212
	auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
T
Tero Kristo 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
		#clock-cells = <0>;
		compatible = "ti,composite-mux-clock";
		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
		ti,bit-shift = <1>;
		reg = <0x0310>;
	};

	auxclk0_src_ck: auxclk0_src_ck {
		#clock-cells = <0>;
		compatible = "ti,composite-clock";
		clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
	};

1226
	auxclk0_ck: auxclk0_ck@310 {
T
Tero Kristo 已提交
1227 1228 1229 1230 1231 1232 1233 1234
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&auxclk0_src_ck>;
		ti,bit-shift = <16>;
		ti,max-div = <16>;
		reg = <0x0310>;
	};

1235
	auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
T
Tero Kristo 已提交
1236 1237 1238 1239 1240 1241 1242
		#clock-cells = <0>;
		compatible = "ti,composite-no-wait-gate-clock";
		clocks = <&dpll_core_m3x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x0314>;
	};

1243
	auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
T
Tero Kristo 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
		#clock-cells = <0>;
		compatible = "ti,composite-mux-clock";
		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
		ti,bit-shift = <1>;
		reg = <0x0314>;
	};

	auxclk1_src_ck: auxclk1_src_ck {
		#clock-cells = <0>;
		compatible = "ti,composite-clock";
		clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
	};

1257
	auxclk1_ck: auxclk1_ck@314 {
T
Tero Kristo 已提交
1258 1259 1260 1261 1262 1263 1264 1265
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&auxclk1_src_ck>;
		ti,bit-shift = <16>;
		ti,max-div = <16>;
		reg = <0x0314>;
	};

1266
	auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
T
Tero Kristo 已提交
1267 1268 1269 1270 1271 1272 1273
		#clock-cells = <0>;
		compatible = "ti,composite-no-wait-gate-clock";
		clocks = <&dpll_core_m3x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x0318>;
	};

1274
	auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
T
Tero Kristo 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
		#clock-cells = <0>;
		compatible = "ti,composite-mux-clock";
		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
		ti,bit-shift = <1>;
		reg = <0x0318>;
	};

	auxclk2_src_ck: auxclk2_src_ck {
		#clock-cells = <0>;
		compatible = "ti,composite-clock";
		clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
	};

1288
	auxclk2_ck: auxclk2_ck@318 {
T
Tero Kristo 已提交
1289 1290 1291 1292 1293 1294 1295 1296
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&auxclk2_src_ck>;
		ti,bit-shift = <16>;
		ti,max-div = <16>;
		reg = <0x0318>;
	};

1297
	auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
T
Tero Kristo 已提交
1298 1299 1300 1301 1302 1303 1304
		#clock-cells = <0>;
		compatible = "ti,composite-no-wait-gate-clock";
		clocks = <&dpll_core_m3x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x031c>;
	};

1305
	auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
T
Tero Kristo 已提交
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
		#clock-cells = <0>;
		compatible = "ti,composite-mux-clock";
		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
		ti,bit-shift = <1>;
		reg = <0x031c>;
	};

	auxclk3_src_ck: auxclk3_src_ck {
		#clock-cells = <0>;
		compatible = "ti,composite-clock";
		clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
	};

1319
	auxclk3_ck: auxclk3_ck@31c {
T
Tero Kristo 已提交
1320 1321 1322 1323 1324 1325 1326 1327
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&auxclk3_src_ck>;
		ti,bit-shift = <16>;
		ti,max-div = <16>;
		reg = <0x031c>;
	};

1328
	auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
T
Tero Kristo 已提交
1329 1330 1331 1332 1333 1334 1335
		#clock-cells = <0>;
		compatible = "ti,composite-no-wait-gate-clock";
		clocks = <&dpll_core_m3x2_ck>;
		ti,bit-shift = <8>;
		reg = <0x0320>;
	};

1336
	auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
T
Tero Kristo 已提交
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		#clock-cells = <0>;
		compatible = "ti,composite-mux-clock";
		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
		ti,bit-shift = <1>;
		reg = <0x0320>;
	};

	auxclk4_src_ck: auxclk4_src_ck {
		#clock-cells = <0>;
		compatible = "ti,composite-clock";
		clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
	};

1350
	auxclk4_ck: auxclk4_ck@320 {
T
Tero Kristo 已提交
1351 1352 1353 1354 1355 1356 1357 1358
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&auxclk4_src_ck>;
		ti,bit-shift = <16>;
		ti,max-div = <16>;
		reg = <0x0320>;
	};

1359
	auxclkreq0_ck: auxclkreq0_ck@210 {
T
Tero Kristo 已提交
1360 1361 1362 1363 1364 1365 1366
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
		ti,bit-shift = <2>;
		reg = <0x0210>;
	};

1367
	auxclkreq1_ck: auxclkreq1_ck@214 {
T
Tero Kristo 已提交
1368 1369 1370 1371 1372 1373 1374
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
		ti,bit-shift = <2>;
		reg = <0x0214>;
	};

1375
	auxclkreq2_ck: auxclkreq2_ck@218 {
T
Tero Kristo 已提交
1376 1377 1378 1379 1380 1381 1382
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
		ti,bit-shift = <2>;
		reg = <0x0218>;
	};

1383
	auxclkreq3_ck: auxclkreq3_ck@21c {
T
Tero Kristo 已提交
1384 1385 1386 1387 1388 1389 1390
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
		ti,bit-shift = <2>;
		reg = <0x021c>;
	};
};