t4240si-pre.dtsi 4.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
/*
 * T4240 Silicon/SoC Device Tree Source (pre include)
 *
 * Copyright 2012 Freescale Semiconductor Inc.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *     * Redistributions of source code must retain the above copyright
 *       notice, this list of conditions and the following disclaimer.
 *     * Redistributions in binary form must reproduce the above copyright
 *       notice, this list of conditions and the following disclaimer in the
 *       documentation and/or other materials provided with the distribution.
 *     * Neither the name of Freescale Semiconductor nor the
 *       names of its contributors may be used to endorse or promote products
 *       derived from this software without specific prior written permission.
 *
 *
 * ALTERNATIVELY, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") as published by the Free Software
 * Foundation, either version 2 of that License or (at your option) any
 * later version.
 *
 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

/dts-v1/;

/include/ "e6500_power_isa.dtsi"

/ {
	compatible = "fsl,T4240";
	#address-cells = <2>;
	#size-cells = <2>;
	interrupt-parent = <&mpic>;

	aliases {
		ccsr = &soc;
47
		dcsr = &dcsr;
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66

		serial0 = &serial0;
		serial1 = &serial1;
		serial2 = &serial2;
		serial3 = &serial3;
		crypto = &crypto;
		pci0 = &pci0;
		pci1 = &pci1;
		pci2 = &pci2;
		pci3 = &pci3;
		dma0 = &dma0;
		dma1 = &dma1;
		sdhc = &sdhc;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

67
		cpu0: PowerPC,e6500@0 {
68 69
			device_type = "cpu";
			reg = <0 1>;
70
			clocks = <&mux0>;
71
			next-level-cache = <&L2_1>;
72
			fsl,portid-mapping = <0x80000000>;
73
		};
74
		cpu1: PowerPC,e6500@2 {
75 76
			device_type = "cpu";
			reg = <2 3>;
77
			clocks = <&mux0>;
78
			next-level-cache = <&L2_1>;
79
			fsl,portid-mapping = <0x80000000>;
80
		};
81
		cpu2: PowerPC,e6500@4 {
82 83
			device_type = "cpu";
			reg = <4 5>;
84
			clocks = <&mux0>;
85
			next-level-cache = <&L2_1>;
86
			fsl,portid-mapping = <0x80000000>;
87
		};
88
		cpu3: PowerPC,e6500@6 {
89 90
			device_type = "cpu";
			reg = <6 7>;
91
			clocks = <&mux0>;
92
			next-level-cache = <&L2_1>;
93
			fsl,portid-mapping = <0x80000000>;
94
		};
95
		cpu4: PowerPC,e6500@8 {
96 97
			device_type = "cpu";
			reg = <8 9>;
98
			clocks = <&mux1>;
99
			next-level-cache = <&L2_2>;
100
			fsl,portid-mapping = <0x40000000>;
101
		};
102
		cpu5: PowerPC,e6500@10 {
103 104
			device_type = "cpu";
			reg = <10 11>;
105
			clocks = <&mux1>;
106
			next-level-cache = <&L2_2>;
107
			fsl,portid-mapping = <0x40000000>;
108
		};
109
		cpu6: PowerPC,e6500@12 {
110 111
			device_type = "cpu";
			reg = <12 13>;
112
			clocks = <&mux1>;
113
			next-level-cache = <&L2_2>;
114
			fsl,portid-mapping = <0x40000000>;
115
		};
116
		cpu7: PowerPC,e6500@14 {
117 118
			device_type = "cpu";
			reg = <14 15>;
119
			clocks = <&mux1>;
120
			next-level-cache = <&L2_2>;
121
			fsl,portid-mapping = <0x40000000>;
122
		};
123
		cpu8: PowerPC,e6500@16 {
124 125
			device_type = "cpu";
			reg = <16 17>;
126
			clocks = <&mux2>;
127
			next-level-cache = <&L2_3>;
128
			fsl,portid-mapping = <0x20000000>;
129
		};
130
		cpu9: PowerPC,e6500@18 {
131 132
			device_type = "cpu";
			reg = <18 19>;
133
			clocks = <&mux2>;
134
			next-level-cache = <&L2_3>;
135
			fsl,portid-mapping = <0x20000000>;
136
		};
137
		cpu10: PowerPC,e6500@20 {
138 139
			device_type = "cpu";
			reg = <20 21>;
140
			clocks = <&mux2>;
141
			next-level-cache = <&L2_3>;
142
			fsl,portid-mapping = <0x20000000>;
143
		};
144
		cpu11: PowerPC,e6500@22 {
145 146
			device_type = "cpu";
			reg = <22 23>;
147
			clocks = <&mux2>;
148
			next-level-cache = <&L2_3>;
149
			fsl,portid-mapping = <0x20000000>;
150 151 152
		};
	};
};