sata_nv.c 68.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6
/*
 *  sata_nv.c - NVIDIA nForce SATA
 *
 *  Copyright 2004 NVIDIA Corp.  All rights reserved.
 *  Copyright 2004 Andrew Chew
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
L
Linus Torvalds 已提交
21
 *
22 23 24 25 26 27 28 29 30 31
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  No hardware documentation available outside of NVIDIA.
 *  This driver programs the NVIDIA SATA controller in a similar
 *  fashion as with other PCI IDE BMDMA controllers, with a few
 *  NV-specific details such as register offsets, SATA phy location,
 *  hotplug info, etc.
 *
32 33 34 35 36
 *  CK804/MCP04 controllers support an alternate programming interface
 *  similar to the ADMA specification (with some modifications).
 *  This allows the use of NCQ. Non-DMA-mapped ATA commands are still
 *  sent through the legacy interface.
 *
L
Linus Torvalds 已提交
37 38 39 40
 */

#include <linux/kernel.h>
#include <linux/module.h>
41
#include <linux/gfp.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
46
#include <linux/device.h>
L
Linus Torvalds 已提交
47
#include <scsi/scsi_host.h>
48
#include <scsi/scsi_device.h>
L
Linus Torvalds 已提交
49 50 51
#include <linux/libata.h>

#define DRV_NAME			"sata_nv"
J
Jeff Garzik 已提交
52
#define DRV_VERSION			"3.5"
53 54

#define NV_ADMA_DMA_BOUNDARY		0xffffffffUL
L
Linus Torvalds 已提交
55

56
enum {
T
Tejun Heo 已提交
57 58
	NV_MMIO_BAR			= 5,

59
	NV_PORTS			= 2,
60 61 62
	NV_PIO_MASK			= ATA_PIO4,
	NV_MWDMA_MASK			= ATA_MWDMA2,
	NV_UDMA_MASK			= ATA_UDMA6,
63 64
	NV_PORT0_SCR_REG_OFFSET		= 0x00,
	NV_PORT1_SCR_REG_OFFSET		= 0x40,
L
Linus Torvalds 已提交
65

T
Tejun Heo 已提交
66
	/* INT_STATUS/ENABLE */
67 68
	NV_INT_STATUS			= 0x10,
	NV_INT_ENABLE			= 0x11,
T
Tejun Heo 已提交
69
	NV_INT_STATUS_CK804		= 0x440,
70
	NV_INT_ENABLE_CK804		= 0x441,
L
Linus Torvalds 已提交
71

T
Tejun Heo 已提交
72 73 74 75 76 77 78 79
	/* INT_STATUS/ENABLE bits */
	NV_INT_DEV			= 0x01,
	NV_INT_PM			= 0x02,
	NV_INT_ADDED			= 0x04,
	NV_INT_REMOVED			= 0x08,

	NV_INT_PORT_SHIFT		= 4,	/* each port occupies 4 bits */

T
Tejun Heo 已提交
80
	NV_INT_ALL			= 0x0f,
T
Tejun Heo 已提交
81 82
	NV_INT_MASK			= NV_INT_DEV |
					  NV_INT_ADDED | NV_INT_REMOVED,
T
Tejun Heo 已提交
83

T
Tejun Heo 已提交
84
	/* INT_CONFIG */
85 86
	NV_INT_CONFIG			= 0x12,
	NV_INT_CONFIG_METHD		= 0x01, // 0 = INT, 1 = SMI
L
Linus Torvalds 已提交
87

88 89 90
	// For PCI config register 20
	NV_MCP_SATA_CFG_20		= 0x50,
	NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	NV_MCP_SATA_CFG_20_PORT0_EN	= (1 << 17),
	NV_MCP_SATA_CFG_20_PORT1_EN	= (1 << 16),
	NV_MCP_SATA_CFG_20_PORT0_PWB_EN	= (1 << 14),
	NV_MCP_SATA_CFG_20_PORT1_PWB_EN	= (1 << 12),

	NV_ADMA_MAX_CPBS		= 32,
	NV_ADMA_CPB_SZ			= 128,
	NV_ADMA_APRD_SZ			= 16,
	NV_ADMA_SGTBL_LEN		= (1024 - NV_ADMA_CPB_SZ) /
					   NV_ADMA_APRD_SZ,
	NV_ADMA_SGTBL_TOTAL_LEN		= NV_ADMA_SGTBL_LEN + 5,
	NV_ADMA_SGTBL_SZ                = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
	NV_ADMA_PORT_PRIV_DMA_SZ        = NV_ADMA_MAX_CPBS *
					   (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),

	/* BAR5 offset to ADMA general registers */
	NV_ADMA_GEN			= 0x400,
	NV_ADMA_GEN_CTL			= 0x00,
	NV_ADMA_NOTIFIER_CLEAR		= 0x30,

	/* BAR5 offset to ADMA ports */
	NV_ADMA_PORT			= 0x480,

	/* size of ADMA port register space  */
	NV_ADMA_PORT_SIZE		= 0x100,

	/* ADMA port registers */
	NV_ADMA_CTL			= 0x40,
	NV_ADMA_CPB_COUNT		= 0x42,
	NV_ADMA_NEXT_CPB_IDX		= 0x43,
	NV_ADMA_STAT			= 0x44,
	NV_ADMA_CPB_BASE_LOW		= 0x48,
	NV_ADMA_CPB_BASE_HIGH		= 0x4C,
	NV_ADMA_APPEND			= 0x50,
	NV_ADMA_NOTIFIER		= 0x68,
	NV_ADMA_NOTIFIER_ERROR		= 0x6C,

	/* NV_ADMA_CTL register bits */
	NV_ADMA_CTL_HOTPLUG_IEN		= (1 << 0),
	NV_ADMA_CTL_CHANNEL_RESET	= (1 << 5),
	NV_ADMA_CTL_GO			= (1 << 7),
	NV_ADMA_CTL_AIEN		= (1 << 8),
	NV_ADMA_CTL_READ_NON_COHERENT	= (1 << 11),
	NV_ADMA_CTL_WRITE_NON_COHERENT	= (1 << 12),

	/* CPB response flag bits */
	NV_CPB_RESP_DONE		= (1 << 0),
	NV_CPB_RESP_ATA_ERR		= (1 << 3),
	NV_CPB_RESP_CMD_ERR		= (1 << 4),
	NV_CPB_RESP_CPB_ERR		= (1 << 7),

	/* CPB control flag bits */
	NV_CPB_CTL_CPB_VALID		= (1 << 0),
	NV_CPB_CTL_QUEUE		= (1 << 1),
	NV_CPB_CTL_APRD_VALID		= (1 << 2),
	NV_CPB_CTL_IEN			= (1 << 3),
	NV_CPB_CTL_FPDMA		= (1 << 4),

	/* APRD flags */
	NV_APRD_WRITE			= (1 << 1),
	NV_APRD_END			= (1 << 2),
	NV_APRD_CONT			= (1 << 3),

	/* NV_ADMA_STAT flags */
	NV_ADMA_STAT_TIMEOUT		= (1 << 0),
	NV_ADMA_STAT_HOTUNPLUG		= (1 << 1),
	NV_ADMA_STAT_HOTPLUG		= (1 << 2),
	NV_ADMA_STAT_CPBERR		= (1 << 4),
	NV_ADMA_STAT_SERROR		= (1 << 5),
	NV_ADMA_STAT_CMD_COMPLETE	= (1 << 6),
	NV_ADMA_STAT_IDLE		= (1 << 8),
	NV_ADMA_STAT_LEGACY		= (1 << 9),
	NV_ADMA_STAT_STOPPED		= (1 << 10),
	NV_ADMA_STAT_DONE		= (1 << 12),
	NV_ADMA_STAT_ERR		= NV_ADMA_STAT_CPBERR |
166
					  NV_ADMA_STAT_TIMEOUT,
167 168 169

	/* port flags */
	NV_ADMA_PORT_REGISTER_MODE	= (1 << 0),
170
	NV_ADMA_ATAPI_SETUP_COMPLETE	= (1 << 1),
171

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
	/* MCP55 reg offset */
	NV_CTL_MCP55			= 0x400,
	NV_INT_STATUS_MCP55		= 0x440,
	NV_INT_ENABLE_MCP55		= 0x444,
	NV_NCQ_REG_MCP55		= 0x448,

	/* MCP55 */
	NV_INT_ALL_MCP55		= 0xffff,
	NV_INT_PORT_SHIFT_MCP55		= 16,	/* each port occupies 16 bits */
	NV_INT_MASK_MCP55		= NV_INT_ALL_MCP55 & 0xfffd,

	/* SWNCQ ENABLE BITS*/
	NV_CTL_PRI_SWNCQ		= 0x02,
	NV_CTL_SEC_SWNCQ		= 0x04,

	/* SW NCQ status bits*/
	NV_SWNCQ_IRQ_DEV		= (1 << 0),
	NV_SWNCQ_IRQ_PM			= (1 << 1),
	NV_SWNCQ_IRQ_ADDED		= (1 << 2),
	NV_SWNCQ_IRQ_REMOVED		= (1 << 3),

	NV_SWNCQ_IRQ_BACKOUT		= (1 << 4),
	NV_SWNCQ_IRQ_SDBFIS		= (1 << 5),
	NV_SWNCQ_IRQ_DHREGFIS		= (1 << 6),
	NV_SWNCQ_IRQ_DMASETUP		= (1 << 7),

	NV_SWNCQ_IRQ_HOTPLUG		= NV_SWNCQ_IRQ_ADDED |
					  NV_SWNCQ_IRQ_REMOVED,

201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
};

/* ADMA Physical Region Descriptor - one SG segment */
struct nv_adma_prd {
	__le64			addr;
	__le32			len;
	u8			flags;
	u8			packet_len;
	__le16			reserved;
};

enum nv_adma_regbits {
	CMDEND	= (1 << 15),		/* end of command list */
	WNB	= (1 << 14),		/* wait-not-BSY */
	IGN	= (1 << 13),		/* ignore this entry */
	CS1n	= (1 << (4 + 8)),	/* std. PATA signals follow... */
	DA2	= (1 << (2 + 8)),
	DA1	= (1 << (1 + 8)),
	DA0	= (1 << (0 + 8)),
};

/* ADMA Command Parameter Block
   The first 5 SG segments are stored inside the Command Parameter Block itself.
   If there are more than 5 segments the remainder are stored in a separate
   memory area indicated by next_aprd. */
struct nv_adma_cpb {
	u8			resp_flags;    /* 0 */
	u8			reserved1;     /* 1 */
	u8			ctl_flags;     /* 2 */
	/* len is length of taskfile in 64 bit words */
231
	u8			len;		/* 3  */
232 233 234 235 236 237 238
	u8			tag;           /* 4 */
	u8			next_cpb_idx;  /* 5 */
	__le16			reserved2;     /* 6-7 */
	__le16			tf[12];        /* 8-31 */
	struct nv_adma_prd	aprd[5];       /* 32-111 */
	__le64			next_aprd;     /* 112-119 */
	__le64			reserved3;     /* 120-127 */
239
};
L
Linus Torvalds 已提交
240

241 242 243 244 245 246

struct nv_adma_port_priv {
	struct nv_adma_cpb	*cpb;
	dma_addr_t		cpb_dma;
	struct nv_adma_prd	*aprd;
	dma_addr_t		aprd_dma;
247 248 249
	void __iomem		*ctl_block;
	void __iomem		*gen_block;
	void __iomem		*notifier_clear_block;
250
	u64			adma_dma_mask;
251
	u8			flags;
252
	int			last_issue_ncq;
253 254
};

255 256 257 258
struct nv_host_priv {
	unsigned long		type;
};

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
struct defer_queue {
	u32		defer_bits;
	unsigned int	head;
	unsigned int	tail;
	unsigned int	tag[ATA_MAX_QUEUE];
};

enum ncq_saw_flag_list {
	ncq_saw_d2h	= (1U << 0),
	ncq_saw_dmas	= (1U << 1),
	ncq_saw_sdb	= (1U << 2),
	ncq_saw_backout	= (1U << 3),
};

struct nv_swncq_port_priv {
T
Tejun Heo 已提交
274
	struct ata_bmdma_prd *prd;	 /* our SG list */
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	dma_addr_t	prd_dma; /* and its DMA mapping */
	void __iomem	*sactive_block;
	void __iomem	*irq_block;
	void __iomem	*tag_block;
	u32		qc_active;

	unsigned int	last_issue_tag;

	/* fifo circular queue to store deferral command */
	struct defer_queue defer_queue;

	/* for NCQ interrupt analysis */
	u32		dhfis_bits;
	u32		dmafis_bits;
	u32		sdbfis_bits;

	unsigned int	ncq_flags;
};


295
#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT)))))
296

297
static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
298
#ifdef CONFIG_PM_SLEEP
299
static int nv_pci_device_resume(struct pci_dev *pdev);
300
#endif
J
Jeff Garzik 已提交
301
static void nv_ck804_host_stop(struct ata_host *host);
302 303 304
static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
T
Tejun Heo 已提交
305 306
static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
307

308 309
static int nv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
T
Tejun Heo 已提交
310 311 312 313
static void nv_nf2_freeze(struct ata_port *ap);
static void nv_nf2_thaw(struct ata_port *ap);
static void nv_ck804_freeze(struct ata_port *ap);
static void nv_ck804_thaw(struct ata_port *ap);
314
static int nv_adma_slave_config(struct scsi_device *sdev);
315
static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
316 317 318 319 320 321
static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
static void nv_adma_irq_clear(struct ata_port *ap);
static int nv_adma_port_start(struct ata_port *ap);
static void nv_adma_port_stop(struct ata_port *ap);
322
#ifdef CONFIG_PM
323 324
static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int nv_adma_port_resume(struct ata_port *ap);
325
#endif
326 327
static void nv_adma_freeze(struct ata_port *ap);
static void nv_adma_thaw(struct ata_port *ap);
328 329
static void nv_adma_error_handler(struct ata_port *ap);
static void nv_adma_host_stop(struct ata_host *host);
330
static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
331
static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
T
Tejun Heo 已提交
332

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
static void nv_mcp55_thaw(struct ata_port *ap);
static void nv_mcp55_freeze(struct ata_port *ap);
static void nv_swncq_error_handler(struct ata_port *ap);
static int nv_swncq_slave_config(struct scsi_device *sdev);
static int nv_swncq_port_start(struct ata_port *ap);
static void nv_swncq_qc_prep(struct ata_queued_cmd *qc);
static void nv_swncq_fill_sg(struct ata_queued_cmd *qc);
static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc);
static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis);
static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance);
#ifdef CONFIG_PM
static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int nv_swncq_port_resume(struct ata_port *ap);
#endif

L
Linus Torvalds 已提交
348 349 350 351
enum nv_host_type
{
	GENERIC,
	NFORCE2,
T
Tejun Heo 已提交
352
	NFORCE3 = NFORCE2,	/* NF2 == NF3 as far as sata_nv is concerned */
353
	CK804,
354
	ADMA,
T
Tejun Heo 已提交
355
	MCP5x,
356
	SWNCQ,
L
Linus Torvalds 已提交
357 358
};

359
static const struct pci_device_id nv_pci_tbl[] = {
360 361 362 363 364 365 366
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
T
Tejun Heo 已提交
367 368 369 370
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), MCP5x },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), MCP5x },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), MCP5x },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), MCP5x },
371 372 373
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
374 375

	{ } /* terminate list */
L
Linus Torvalds 已提交
376 377 378 379 380 381
};

static struct pci_driver nv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= nv_pci_tbl,
	.probe			= nv_init_one,
382
#ifdef CONFIG_PM_SLEEP
383 384
	.suspend		= ata_pci_device_suspend,
	.resume			= nv_pci_device_resume,
385
#endif
386
	.remove			= ata_pci_remove_one,
L
Linus Torvalds 已提交
387 388
};

389
static struct scsi_host_template nv_sht = {
390
	ATA_BMDMA_SHT(DRV_NAME),
L
Linus Torvalds 已提交
391 392
};

393
static struct scsi_host_template nv_adma_sht = {
394
	ATA_NCQ_SHT(DRV_NAME),
395 396 397 398 399 400
	.can_queue		= NV_ADMA_MAX_CPBS,
	.sg_tablesize		= NV_ADMA_SGTBL_TOTAL_LEN,
	.dma_boundary		= NV_ADMA_DMA_BOUNDARY,
	.slave_configure	= nv_adma_slave_config,
};

401
static struct scsi_host_template nv_swncq_sht = {
402
	ATA_NCQ_SHT(DRV_NAME),
403 404 405 406 407 408
	.can_queue		= ATA_MAX_QUEUE,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= nv_swncq_slave_config,
};

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/*
 * NV SATA controllers have various different problems with hardreset
 * protocol depending on the specific controller and device.
 *
 * GENERIC:
 *
 *  bko11195 reports that link doesn't come online after hardreset on
 *  generic nv's and there have been several other similar reports on
 *  linux-ide.
 *
 *  bko12351#c23 reports that warmplug on MCP61 doesn't work with
 *  softreset.
 *
 * NF2/3:
 *
 *  bko3352 reports nf2/3 controllers can't determine device signature
 *  reliably after hardreset.  The following thread reports detection
 *  failure on cold boot with the standard debouncing timing.
 *
 *  http://thread.gmane.org/gmane.linux.ide/34098
 *
 *  bko12176 reports that hardreset fails to bring up the link during
 *  boot on nf2.
 *
 * CK804:
 *
 *  For initial probing after boot and hot plugging, hardreset mostly
 *  works fine on CK804 but curiously, reprobing on the initial port
 *  by rescanning or rmmod/insmod fails to acquire the initial D2H Reg
 *  FIS in somewhat undeterministic way.
 *
 * SWNCQ:
 *
 *  bko12351 reports that when SWNCQ is enabled, for hotplug to work,
 *  hardreset should be used and hardreset can't report proper
 *  signature, which suggests that mcp5x is closer to nf2 as long as
 *  reset quirkiness is concerned.
 *
 *  bko12703 reports that boot probing fails for intel SSD with
 *  hardreset.  Link fails to come online.  Softreset works fine.
 *
 * The failures are varied but the following patterns seem true for
 * all flavors.
 *
 * - Softreset during boot always works.
 *
 * - Hardreset during boot sometimes fails to bring up the link on
 *   certain comibnations and device signature acquisition is
 *   unreliable.
 *
 * - Hardreset is often necessary after hotplug.
 *
 * So, preferring softreset for boot probing and error handling (as
 * hardreset might bring down the link) but using hardreset for
 * post-boot probing should work around the above issues in most
 * cases.  Define nv_hardreset() which only kicks in for post-boot
 * probing and use it for all variants.
 */
static struct ata_port_operations nv_generic_ops = {
468
	.inherits		= &ata_bmdma_port_ops,
A
Alan Cox 已提交
469
	.lost_interrupt		= ATA_OP_NULL,
L
Linus Torvalds 已提交
470 471
	.scr_read		= nv_scr_read,
	.scr_write		= nv_scr_write,
472
	.hardreset		= nv_hardreset,
L
Linus Torvalds 已提交
473 474
};

475
static struct ata_port_operations nv_nf2_ops = {
T
Tejun Heo 已提交
476
	.inherits		= &nv_generic_ops,
T
Tejun Heo 已提交
477 478
	.freeze			= nv_nf2_freeze,
	.thaw			= nv_nf2_thaw,
T
Tejun Heo 已提交
479 480
};

481
static struct ata_port_operations nv_ck804_ops = {
482
	.inherits		= &nv_generic_ops,
T
Tejun Heo 已提交
483 484
	.freeze			= nv_ck804_freeze,
	.thaw			= nv_ck804_thaw,
T
Tejun Heo 已提交
485 486 487
	.host_stop		= nv_ck804_host_stop,
};

488
static struct ata_port_operations nv_adma_ops = {
489
	.inherits		= &nv_ck804_ops,
490

491
	.check_atapi_dma	= nv_adma_check_atapi_dma,
T
Tejun Heo 已提交
492
	.sff_tf_read		= nv_adma_tf_read,
493
	.qc_defer		= ata_std_qc_defer,
494 495
	.qc_prep		= nv_adma_qc_prep,
	.qc_issue		= nv_adma_qc_issue,
T
Tejun Heo 已提交
496
	.sff_irq_clear		= nv_adma_irq_clear,
497

498 499
	.freeze			= nv_adma_freeze,
	.thaw			= nv_adma_thaw,
500
	.error_handler		= nv_adma_error_handler,
501
	.post_internal_cmd	= nv_adma_post_internal_cmd,
502

503 504
	.port_start		= nv_adma_port_start,
	.port_stop		= nv_adma_port_stop,
505
#ifdef CONFIG_PM
506 507
	.port_suspend		= nv_adma_port_suspend,
	.port_resume		= nv_adma_port_resume,
508
#endif
509 510 511
	.host_stop		= nv_adma_host_stop,
};

512
static struct ata_port_operations nv_swncq_ops = {
513
	.inherits		= &nv_generic_ops,
514

515 516 517
	.qc_defer		= ata_std_qc_defer,
	.qc_prep		= nv_swncq_qc_prep,
	.qc_issue		= nv_swncq_qc_issue,
518

519 520 521
	.freeze			= nv_mcp55_freeze,
	.thaw			= nv_mcp55_thaw,
	.error_handler		= nv_swncq_error_handler,
522

523 524 525 526 527 528 529
#ifdef CONFIG_PM
	.port_suspend		= nv_swncq_port_suspend,
	.port_resume		= nv_swncq_port_resume,
#endif
	.port_start		= nv_swncq_port_start,
};

530 531 532 533 534 535 536 537
struct nv_pi_priv {
	irq_handler_t			irq_handler;
	struct scsi_host_template	*sht;
};

#define NV_PI_PRIV(_irq_handler, _sht) \
	&(struct nv_pi_priv){ .irq_handler = _irq_handler, .sht = _sht }

T
Tejun Heo 已提交
538
static const struct ata_port_info nv_port_info[] = {
T
Tejun Heo 已提交
539 540
	/* generic */
	{
541
		.flags		= ATA_FLAG_SATA,
T
Tejun Heo 已提交
542 543 544 545
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
		.port_ops	= &nv_generic_ops,
546
		.private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht),
T
Tejun Heo 已提交
547 548 549
	},
	/* nforce2/3 */
	{
550
		.flags		= ATA_FLAG_SATA,
T
Tejun Heo 已提交
551 552 553 554
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
		.port_ops	= &nv_nf2_ops,
555
		.private_data	= NV_PI_PRIV(nv_nf2_interrupt, &nv_sht),
T
Tejun Heo 已提交
556 557 558
	},
	/* ck804 */
	{
559
		.flags		= ATA_FLAG_SATA,
T
Tejun Heo 已提交
560 561 562 563
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
		.port_ops	= &nv_ck804_ops,
564
		.private_data	= NV_PI_PRIV(nv_ck804_interrupt, &nv_sht),
T
Tejun Heo 已提交
565
	},
566 567
	/* ADMA */
	{
568
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NCQ,
569 570 571 572
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
		.port_ops	= &nv_adma_ops,
573
		.private_data	= NV_PI_PRIV(nv_adma_interrupt, &nv_adma_sht),
574
	},
T
Tejun Heo 已提交
575 576
	/* MCP5x */
	{
577
		.flags		= ATA_FLAG_SATA,
T
Tejun Heo 已提交
578 579 580
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
581
		.port_ops	= &nv_generic_ops,
T
Tejun Heo 已提交
582 583
		.private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht),
	},
584 585
	/* SWNCQ */
	{
586
		.flags	        = ATA_FLAG_SATA | ATA_FLAG_NCQ,
587 588 589 590
		.pio_mask	= NV_PIO_MASK,
		.mwdma_mask	= NV_MWDMA_MASK,
		.udma_mask	= NV_UDMA_MASK,
		.port_ops	= &nv_swncq_ops,
591
		.private_data	= NV_PI_PRIV(nv_swncq_interrupt, &nv_swncq_sht),
592
	},
L
Linus Torvalds 已提交
593 594 595 596 597 598 599 600
};

MODULE_AUTHOR("NVIDIA");
MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

601 602 603
static bool adma_enabled;
static bool swncq_enabled = 1;
static bool msi_enabled;
604

605 606 607
static void nv_adma_register_mode(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
608
	void __iomem *mmio = pp->ctl_block;
609 610
	u16 tmp, status;
	int count = 0;
611 612 613 614

	if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
		return;

615
	status = readw(mmio + NV_ADMA_STAT);
616
	while (!(status & NV_ADMA_STAT_IDLE) && count < 20) {
617 618 619 620
		ndelay(50);
		status = readw(mmio + NV_ADMA_STAT);
		count++;
	}
621
	if (count == 20)
622 623
		ata_port_warn(ap, "timeout waiting for ADMA IDLE, stat=0x%hx\n",
			      status);
624

625 626 627
	tmp = readw(mmio + NV_ADMA_CTL);
	writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);

628 629
	count = 0;
	status = readw(mmio + NV_ADMA_STAT);
630
	while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
631 632 633 634
		ndelay(50);
		status = readw(mmio + NV_ADMA_STAT);
		count++;
	}
635
	if (count == 20)
636 637 638
		ata_port_warn(ap,
			      "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
			      status);
639

640 641 642 643 644 645
	pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
}

static void nv_adma_mode(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
646
	void __iomem *mmio = pp->ctl_block;
647 648
	u16 tmp, status;
	int count = 0;
649 650 651

	if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
		return;
J
Jeff Garzik 已提交
652

653 654 655 656 657
	WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);

	tmp = readw(mmio + NV_ADMA_CTL);
	writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);

658
	status = readw(mmio + NV_ADMA_STAT);
659
	while (((status & NV_ADMA_STAT_LEGACY) ||
660 661 662 663 664
	      !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
		ndelay(50);
		status = readw(mmio + NV_ADMA_STAT);
		count++;
	}
665
	if (count == 20)
666
		ata_port_warn(ap,
667 668 669
			"timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
			status);

670 671 672
	pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
}

673 674 675
static int nv_adma_slave_config(struct scsi_device *sdev)
{
	struct ata_port *ap = ata_shost_to_port(sdev->host);
676
	struct nv_adma_port_priv *pp = ap->private_data;
677 678
	struct nv_adma_port_priv *port0, *port1;
	struct scsi_device *sdev0, *sdev1;
679
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
680
	unsigned long segment_boundary, flags;
681 682
	unsigned short sg_tablesize;
	int rc;
683 684
	int adma_enable;
	u32 current_reg, new_reg, config_mask;
685 686 687 688 689 690 691

	rc = ata_scsi_slave_config(sdev);

	if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
		/* Not a proper libata device, ignore */
		return rc;

692 693
	spin_lock_irqsave(ap->lock, flags);

T
Tejun Heo 已提交
694
	if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) {
695 696 697 698 699 700 701 702 703 704 705
		/*
		 * NVIDIA reports that ADMA mode does not support ATAPI commands.
		 * Therefore ATAPI commands are sent through the legacy interface.
		 * However, the legacy interface only supports 32-bit DMA.
		 * Restrict DMA parameters as required by the legacy interface
		 * when an ATAPI device is connected.
		 */
		segment_boundary = ATA_DMA_BOUNDARY;
		/* Subtract 1 since an extra entry may be needed for padding, see
		   libata-scsi.c */
		sg_tablesize = LIBATA_MAX_PRD - 1;
J
Jeff Garzik 已提交
706

707 708 709 710
		/* Since the legacy DMA engine is in use, we need to disable ADMA
		   on the port. */
		adma_enable = 0;
		nv_adma_register_mode(ap);
711
	} else {
712 713
		segment_boundary = NV_ADMA_DMA_BOUNDARY;
		sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
714
		adma_enable = 1;
715
	}
J
Jeff Garzik 已提交
716

717 718
	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);

719
	if (ap->port_no == 1)
720 721 722 723 724
		config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
			      NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
	else
		config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
			      NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
J
Jeff Garzik 已提交
725

726
	if (adma_enable) {
727 728
		new_reg = current_reg | config_mask;
		pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
729
	} else {
730 731 732
		new_reg = current_reg & ~config_mask;
		pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
	}
J
Jeff Garzik 已提交
733

734
	if (current_reg != new_reg)
735
		pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
J
Jeff Garzik 已提交
736

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	port0 = ap->host->ports[0]->private_data;
	port1 = ap->host->ports[1]->private_data;
	sdev0 = ap->host->ports[0]->link.device[0].sdev;
	sdev1 = ap->host->ports[1]->link.device[0].sdev;
	if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
	    (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
		/** We have to set the DMA mask to 32-bit if either port is in
		    ATAPI mode, since they are on the same PCI device which is
		    used for DMA mapping. If we set the mask we also need to set
		    the bounce limit on both ports to ensure that the block
		    layer doesn't feed addresses that cause DMA mapping to
		    choke. If either SCSI device is not allocated yet, it's OK
		    since that port will discover its correct setting when it
		    does get allocated.
		    Note: Setting 32-bit mask should not fail. */
		if (sdev0)
			blk_queue_bounce_limit(sdev0->request_queue,
					       ATA_DMA_MASK);
		if (sdev1)
			blk_queue_bounce_limit(sdev1->request_queue,
					       ATA_DMA_MASK);

759
		dma_set_mask(&pdev->dev, ATA_DMA_MASK);
760 761
	} else {
		/** This shouldn't fail as it was set to this value before */
762
		dma_set_mask(&pdev->dev, pp->adma_dma_mask);
763 764 765 766 767 768 769 770
		if (sdev0)
			blk_queue_bounce_limit(sdev0->request_queue,
					       pp->adma_dma_mask);
		if (sdev1)
			blk_queue_bounce_limit(sdev1->request_queue,
					       pp->adma_dma_mask);
	}

771
	blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
772
	blk_queue_max_segments(sdev->request_queue, sg_tablesize);
773 774 775 776
	ata_port_info(ap,
		      "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
		      (unsigned long long)*ap->host->dev->dma_mask,
		      segment_boundary, sg_tablesize);
777 778 779

	spin_unlock_irqrestore(ap->lock, flags);

780 781 782
	return rc;
}

783 784 785 786 787 788
static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
{
	struct nv_adma_port_priv *pp = qc->ap->private_data;
	return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
}

789 790
static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
791 792 793 794 795 796 797
	/* Other than when internal or pass-through commands are executed,
	   the only time this function will be called in ADMA mode will be
	   if a command fails. In the failure case we don't care about going
	   into register mode with ADMA commands pending, as the commands will
	   all shortly be aborted anyway. We assume that NCQ commands are not
	   issued via passthrough, which is the only way that switching into
	   ADMA mode could abort outstanding commands. */
798 799
	nv_adma_register_mode(ap);

T
Tejun Heo 已提交
800
	ata_sff_tf_read(ap, tf);
801 802
}

803
static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
804 805 806
{
	unsigned int idx = 0;

807
	if (tf->flags & ATA_TFLAG_ISADDR) {
R
Robert Hancock 已提交
808 809 810 811 812 813 814 815 816
		if (tf->flags & ATA_TFLAG_LBA48) {
			cpb[idx++] = cpu_to_le16((ATA_REG_ERR   << 8) | tf->hob_feature | WNB);
			cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
			cpb[idx++] = cpu_to_le16((ATA_REG_LBAL  << 8) | tf->hob_lbal);
			cpb[idx++] = cpu_to_le16((ATA_REG_LBAM  << 8) | tf->hob_lbam);
			cpb[idx++] = cpu_to_le16((ATA_REG_LBAH  << 8) | tf->hob_lbah);
			cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature);
		} else
			cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature | WNB);
J
Jeff Garzik 已提交
817

R
Robert Hancock 已提交
818 819 820 821
		cpb[idx++] = cpu_to_le16((ATA_REG_NSECT  << 8) | tf->nsect);
		cpb[idx++] = cpu_to_le16((ATA_REG_LBAL   << 8) | tf->lbal);
		cpb[idx++] = cpu_to_le16((ATA_REG_LBAM   << 8) | tf->lbam);
		cpb[idx++] = cpu_to_le16((ATA_REG_LBAH   << 8) | tf->lbah);
822
	}
J
Jeff Garzik 已提交
823

824
	if (tf->flags & ATA_TFLAG_DEVICE)
R
Robert Hancock 已提交
825
		cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
826 827

	cpb[idx++] = cpu_to_le16((ATA_REG_CMD    << 8) | tf->command | CMDEND);
J
Jeff Garzik 已提交
828

829
	while (idx < 12)
R
Robert Hancock 已提交
830
		cpb[idx++] = cpu_to_le16(IGN);
831 832 833 834

	return idx;
}

835
static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
836 837
{
	struct nv_adma_port_priv *pp = ap->private_data;
838
	u8 flags = pp->cpb[cpb_num].resp_flags;
839 840 841

	VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);

842 843 844 845
	if (unlikely((force_err ||
		     flags & (NV_CPB_RESP_ATA_ERR |
			      NV_CPB_RESP_CMD_ERR |
			      NV_CPB_RESP_CPB_ERR)))) {
T
Tejun Heo 已提交
846
		struct ata_eh_info *ehi = &ap->link.eh_info;
847 848 849
		int freeze = 0;

		ata_ehi_clear_desc(ehi);
850
		__ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags);
851
		if (flags & NV_CPB_RESP_ATA_ERR) {
T
Tejun Heo 已提交
852
			ata_ehi_push_desc(ehi, "ATA error");
853 854
			ehi->err_mask |= AC_ERR_DEV;
		} else if (flags & NV_CPB_RESP_CMD_ERR) {
T
Tejun Heo 已提交
855
			ata_ehi_push_desc(ehi, "CMD error");
856 857
			ehi->err_mask |= AC_ERR_DEV;
		} else if (flags & NV_CPB_RESP_CPB_ERR) {
T
Tejun Heo 已提交
858
			ata_ehi_push_desc(ehi, "CPB error");
859 860 861 862
			ehi->err_mask |= AC_ERR_SYSTEM;
			freeze = 1;
		} else {
			/* notifier error, but no error in CPB flags? */
T
Tejun Heo 已提交
863
			ata_ehi_push_desc(ehi, "unknown");
864 865 866 867 868 869 870 871
			ehi->err_mask |= AC_ERR_OTHER;
			freeze = 1;
		}
		/* Kill all commands. EH will determine what actually failed. */
		if (freeze)
			ata_port_freeze(ap);
		else
			ata_port_abort(ap);
872
		return -1;
873
	}
874

875 876
	if (likely(flags & NV_CPB_RESP_DONE))
		return 1;
877
	return 0;
878 879
}

880 881
static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
{
T
Tejun Heo 已提交
882
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
883 884 885 886 887 888 889 890 891 892 893 894 895

	/* freeze if hotplugged */
	if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
		ata_port_freeze(ap);
		return 1;
	}

	/* bail out if not our interrupt */
	if (!(irq_stat & NV_INT_DEV))
		return 0;

	/* DEV interrupt w/ no active qc? */
	if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
T
Tejun Heo 已提交
896
		ata_sff_check_status(ap);
897 898 899 900
		return 1;
	}

	/* handle interrupt */
901
	return ata_bmdma_port_intr(ap, qc);
902 903
}

904 905 906 907
static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
{
	struct ata_host *host = dev_instance;
	int i, handled = 0;
908
	u32 notifier_clears[2];
909 910 911 912 913

	spin_lock(&host->lock);

	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
T
Tejun Heo 已提交
914 915 916 917 918 919
		struct nv_adma_port_priv *pp = ap->private_data;
		void __iomem *mmio = pp->ctl_block;
		u16 status;
		u32 gen_ctl;
		u32 notifier, notifier_error;

920
		notifier_clears[i] = 0;
921

T
Tejun Heo 已提交
922 923 924 925 926 927 928
		/* if ADMA is disabled, use standard ata interrupt handler */
		if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
			u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
				>> (NV_INT_PORT_SHIFT * i);
			handled += nv_host_intr(ap, irq_stat);
			continue;
		}
929

T
Tejun Heo 已提交
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
		/* if in ATA register mode, check for standard interrupts */
		if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
			u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
				>> (NV_INT_PORT_SHIFT * i);
			if (ata_tag_valid(ap->link.active_tag))
				/** NV_INT_DEV indication seems unreliable
				    at times at least in ADMA mode. Force it
				    on always when a command is active, to
				    prevent losing interrupts. */
				irq_stat |= NV_INT_DEV;
			handled += nv_host_intr(ap, irq_stat);
		}

		notifier = readl(mmio + NV_ADMA_NOTIFIER);
		notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
		notifier_clears[i] = notifier | notifier_error;

		gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);

		if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
		    !notifier_error)
			/* Nothing to do */
			continue;

		status = readw(mmio + NV_ADMA_STAT);

		/*
		 * Clear status. Ensure the controller sees the
		 * clearing before we start looking at any of the CPB
		 * statuses, so that any CPB completions after this
		 * point in the handler will raise another interrupt.
		 */
		writew(status, mmio + NV_ADMA_STAT);
		readw(mmio + NV_ADMA_STAT); /* flush posted write */
		rmb();
965

T
Tejun Heo 已提交
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
		handled++; /* irq handled if we got here */

		/* freeze if hotplugged or controller error */
		if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
				       NV_ADMA_STAT_HOTUNPLUG |
				       NV_ADMA_STAT_TIMEOUT |
				       NV_ADMA_STAT_SERROR))) {
			struct ata_eh_info *ehi = &ap->link.eh_info;

			ata_ehi_clear_desc(ehi);
			__ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status);
			if (status & NV_ADMA_STAT_TIMEOUT) {
				ehi->err_mask |= AC_ERR_SYSTEM;
				ata_ehi_push_desc(ehi, "timeout");
			} else if (status & NV_ADMA_STAT_HOTPLUG) {
				ata_ehi_hotplugged(ehi);
				ata_ehi_push_desc(ehi, "hotplug");
			} else if (status & NV_ADMA_STAT_HOTUNPLUG) {
				ata_ehi_hotplugged(ehi);
				ata_ehi_push_desc(ehi, "hot unplug");
			} else if (status & NV_ADMA_STAT_SERROR) {
				/* let EH analyze SError and figure out cause */
				ata_ehi_push_desc(ehi, "SError");
			} else
				ata_ehi_push_desc(ehi, "unknown");
			ata_port_freeze(ap);
			continue;
		}

		if (status & (NV_ADMA_STAT_DONE |
			      NV_ADMA_STAT_CPBERR |
			      NV_ADMA_STAT_CMD_COMPLETE)) {
			u32 check_commands = notifier_clears[i];
999
			u32 done_mask = 0;
1000
			int pos, rc;
T
Tejun Heo 已提交
1001 1002 1003 1004 1005 1006 1007 1008

			if (status & NV_ADMA_STAT_CPBERR) {
				/* check all active commands */
				if (ata_tag_valid(ap->link.active_tag))
					check_commands = 1 <<
						ap->link.active_tag;
				else
					check_commands = ap->link.sactive;
1009 1010
			}

T
Tejun Heo 已提交
1011
			/* check CPBs for completed commands */
1012
			while ((pos = ffs(check_commands))) {
T
Tejun Heo 已提交
1013
				pos--;
1014
				rc = nv_adma_check_cpb(ap, pos,
1015
						notifier_error & (1 << pos));
1016 1017 1018
				if (rc > 0)
					done_mask |= 1 << pos;
				else if (unlikely(rc < 0))
1019
					check_commands = 0;
T
Tejun Heo 已提交
1020
				check_commands &= ~(1 << pos);
1021
			}
1022
			ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);
1023 1024
		}
	}
J
Jeff Garzik 已提交
1025

1026
	if (notifier_clears[0] || notifier_clears[1]) {
1027 1028
		/* Note: Both notifier clear registers must be written
		   if either is set, even if one is zero, according to NVIDIA. */
1029 1030 1031 1032
		struct nv_adma_port_priv *pp = host->ports[0]->private_data;
		writel(notifier_clears[0], pp->notifier_clear_block);
		pp = host->ports[1]->private_data;
		writel(notifier_clears[1], pp->notifier_clear_block);
1033
	}
1034 1035 1036 1037 1038 1039

	spin_unlock(&host->lock);

	return IRQ_RETVAL(handled);
}

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
static void nv_adma_freeze(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
	void __iomem *mmio = pp->ctl_block;
	u16 tmp;

	nv_ck804_freeze(ap);

	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
		return;

	/* clear any outstanding CK804 notifications */
1052
	writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
1053 1054 1055 1056
		ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);

	/* Disable interrupt */
	tmp = readw(mmio + NV_ADMA_CTL);
1057
	writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
1058
		mmio + NV_ADMA_CTL);
1059
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
}

static void nv_adma_thaw(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
	void __iomem *mmio = pp->ctl_block;
	u16 tmp;

	nv_ck804_thaw(ap);

	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
		return;

	/* Enable interrupt */
	tmp = readw(mmio + NV_ADMA_CTL);
1075
	writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
1076
		mmio + NV_ADMA_CTL);
1077
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1078 1079
}

1080 1081
static void nv_adma_irq_clear(struct ata_port *ap)
{
1082 1083
	struct nv_adma_port_priv *pp = ap->private_data;
	void __iomem *mmio = pp->ctl_block;
1084
	u32 notifier_clears[2];
1085

1086
	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
1087
		ata_bmdma_irq_clear(ap);
1088 1089 1090 1091
		return;
	}

	/* clear any outstanding CK804 notifications */
1092
	writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
1093
		ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1094

1095 1096
	/* clear ADMA status */
	writew(0xffff, mmio + NV_ADMA_STAT);
J
Jeff Garzik 已提交
1097

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
	/* clear notifiers - note both ports need to be written with
	   something even though we are only clearing on one */
	if (ap->port_no == 0) {
		notifier_clears[0] = 0xFFFFFFFF;
		notifier_clears[1] = 0;
	} else {
		notifier_clears[0] = 0;
		notifier_clears[1] = 0xFFFFFFFF;
	}
	pp = ap->host->ports[0]->private_data;
	writel(notifier_clears[0], pp->notifier_clear_block);
	pp = ap->host->ports[1]->private_data;
	writel(notifier_clears[1], pp->notifier_clear_block);
1111 1112
}

1113
static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
1114
{
1115
	struct nv_adma_port_priv *pp = qc->ap->private_data;
1116

1117
	if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
T
Tejun Heo 已提交
1118
		ata_bmdma_post_internal_cmd(qc);
1119 1120 1121 1122 1123 1124 1125 1126 1127
}

static int nv_adma_port_start(struct ata_port *ap)
{
	struct device *dev = ap->host->dev;
	struct nv_adma_port_priv *pp;
	int rc;
	void *mem;
	dma_addr_t mem_dma;
1128
	void __iomem *mmio;
1129
	struct pci_dev *pdev = to_pci_dev(dev);
1130 1131 1132 1133
	u16 tmp;

	VPRINTK("ENTER\n");

1134 1135
	/* Ensure DMA mask is set to 32-bit before allocating legacy PRD and
	   pad buffers */
1136
	rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1137 1138
	if (rc)
		return rc;
1139
	rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1140 1141 1142
	if (rc)
		return rc;

1143 1144
	/* we might fallback to bmdma, allocate bmdma resources */
	rc = ata_bmdma_port_start(ap);
1145 1146 1147
	if (rc)
		return rc;

1148 1149 1150
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
	if (!pp)
		return -ENOMEM;
1151

T
Tejun Heo 已提交
1152
	mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
1153 1154
	       ap->port_no * NV_ADMA_PORT_SIZE;
	pp->ctl_block = mmio;
T
Tejun Heo 已提交
1155
	pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
1156 1157 1158
	pp->notifier_clear_block = pp->gen_block +
	       NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);

1159 1160 1161 1162 1163
	/* Now that the legacy PRD and padding buffer are allocated we can
	   safely raise the DMA mask to allocate the CPB/APRD table.
	   These are allowed to fail since we store the value that ends up
	   being used to set as the bounce limit in slave_config later if
	   needed. */
1164 1165
	dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
	dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
1166 1167
	pp->adma_dma_mask = *dev->dma_mask;

1168 1169 1170 1171
	mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
				  &mem_dma, GFP_KERNEL);
	if (!mem)
		return -ENOMEM;
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory:
	 * 128-byte command parameter block (CPB)
	 * one for each command tag
	 */
	pp->cpb     = mem;
	pp->cpb_dma = mem_dma;

	writel(mem_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW);
1183
	writel((mem_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204

	mem     += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
	mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;

	/*
	 * Second item: block of ADMA_SGTBL_LEN s/g entries
	 */
	pp->aprd = mem;
	pp->aprd_dma = mem_dma;

	ap->private_data = pp;

	/* clear any outstanding interrupt conditions */
	writew(0xffff, mmio + NV_ADMA_STAT);

	/* initialize port variables */
	pp->flags = NV_ADMA_PORT_REGISTER_MODE;

	/* clear CPB fetch count */
	writew(0, mmio + NV_ADMA_CPB_COUNT);

1205
	/* clear GO for register mode, enable interrupt */
1206
	tmp = readw(mmio + NV_ADMA_CTL);
1207 1208
	writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
		NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
1209 1210 1211

	tmp = readw(mmio + NV_ADMA_CTL);
	writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1212
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1213 1214
	udelay(1);
	writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1215
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1216 1217 1218 1219 1220 1221 1222

	return 0;
}

static void nv_adma_port_stop(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
1223
	void __iomem *mmio = pp->ctl_block;
1224 1225 1226 1227 1228

	VPRINTK("ENTER\n");
	writew(0, mmio + NV_ADMA_CTL);
}

1229
#ifdef CONFIG_PM
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	struct nv_adma_port_priv *pp = ap->private_data;
	void __iomem *mmio = pp->ctl_block;

	/* Go to register mode - clears GO */
	nv_adma_register_mode(ap);

	/* clear CPB fetch count */
	writew(0, mmio + NV_ADMA_CPB_COUNT);

	/* disable interrupt, shut down port */
	writew(0, mmio + NV_ADMA_CTL);

	return 0;
}

static int nv_adma_port_resume(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
	void __iomem *mmio = pp->ctl_block;
	u16 tmp;

	/* set CPB block location */
	writel(pp->cpb_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW);
1255
	writel((pp->cpb_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH);
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267

	/* clear any outstanding interrupt conditions */
	writew(0xffff, mmio + NV_ADMA_STAT);

	/* initialize port variables */
	pp->flags |= NV_ADMA_PORT_REGISTER_MODE;

	/* clear CPB fetch count */
	writew(0, mmio + NV_ADMA_CPB_COUNT);

	/* clear GO for register mode, enable interrupt */
	tmp = readw(mmio + NV_ADMA_CTL);
1268 1269
	writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
		NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
1270 1271 1272

	tmp = readw(mmio + NV_ADMA_CTL);
	writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1273
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1274 1275
	udelay(1);
	writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1276
	readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1277 1278 1279

	return 0;
}
1280
#endif
1281

1282
static void nv_adma_setup_port(struct ata_port *ap)
1283
{
1284 1285
	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
	struct ata_ioports *ioport = &ap->ioaddr;
1286 1287 1288

	VPRINTK("ENTER\n");

1289
	mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
1290

T
Tejun Heo 已提交
1291 1292
	ioport->cmd_addr	= mmio;
	ioport->data_addr	= mmio + (ATA_REG_DATA * 4);
1293
	ioport->error_addr	=
T
Tejun Heo 已提交
1294 1295 1296 1297 1298 1299
	ioport->feature_addr	= mmio + (ATA_REG_ERR * 4);
	ioport->nsect_addr	= mmio + (ATA_REG_NSECT * 4);
	ioport->lbal_addr	= mmio + (ATA_REG_LBAL * 4);
	ioport->lbam_addr	= mmio + (ATA_REG_LBAM * 4);
	ioport->lbah_addr	= mmio + (ATA_REG_LBAH * 4);
	ioport->device_addr	= mmio + (ATA_REG_DEVICE * 4);
1300
	ioport->status_addr	=
T
Tejun Heo 已提交
1301
	ioport->command_addr	= mmio + (ATA_REG_STATUS * 4);
1302
	ioport->altstatus_addr	=
T
Tejun Heo 已提交
1303
	ioport->ctl_addr	= mmio + 0x20;
1304 1305
}

1306
static int nv_adma_host_init(struct ata_host *host)
1307
{
1308
	struct pci_dev *pdev = to_pci_dev(host->dev);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	unsigned int i;
	u32 tmp32;

	VPRINTK("ENTER\n");

	/* enable ADMA on the ports */
	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
	tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
		 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
		 NV_MCP_SATA_CFG_20_PORT1_EN |
		 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;

	pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);

1323 1324
	for (i = 0; i < host->n_ports; i++)
		nv_adma_setup_port(host->ports[i]);
1325 1326 1327 1328 1329 1330 1331 1332 1333

	return 0;
}

static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
			      struct scatterlist *sg,
			      int idx,
			      struct nv_adma_prd *aprd)
{
1334
	u8 flags = 0;
1335 1336 1337 1338 1339 1340 1341 1342 1343
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		flags |= NV_APRD_WRITE;
	if (idx == qc->n_elem - 1)
		flags |= NV_APRD_END;
	else if (idx != 4)
		flags |= NV_APRD_CONT;

	aprd->addr  = cpu_to_le64(((u64)sg_dma_address(sg)));
	aprd->len   = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
1344
	aprd->flags = flags;
1345
	aprd->packet_len = 0;
1346 1347 1348 1349 1350 1351 1352
}

static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
{
	struct nv_adma_port_priv *pp = qc->ap->private_data;
	struct nv_adma_prd *aprd;
	struct scatterlist *sg;
T
Tejun Heo 已提交
1353
	unsigned int si;
1354 1355 1356

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1357 1358 1359 1360
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		aprd = (si < 5) ? &cpb->aprd[si] :
			       &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (si-5)];
		nv_adma_fill_aprd(qc, sg, si, aprd);
1361
	}
T
Tejun Heo 已提交
1362
	if (si > 5)
1363
		cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
1364 1365
	else
		cpb->next_aprd = cpu_to_le64(0);
1366 1367
}

1368 1369 1370 1371 1372
static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
{
	struct nv_adma_port_priv *pp = qc->ap->private_data;

	/* ADMA engine can only be used for non-ATAPI DMA commands,
1373
	   or interrupt-driven no-data commands. */
1374
	if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
1375
	   (qc->tf.flags & ATA_TFLAG_POLLING))
1376 1377
		return 1;

1378
	if ((qc->flags & ATA_QCFLAG_DMAMAP) ||
1379 1380 1381 1382 1383 1384
	   (qc->tf.protocol == ATA_PROT_NODATA))
		return 0;

	return 1;
}

1385 1386 1387 1388 1389 1390 1391
static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
{
	struct nv_adma_port_priv *pp = qc->ap->private_data;
	struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
	u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
		       NV_CPB_CTL_IEN;

1392
	if (nv_adma_use_reg_mode(qc)) {
1393 1394
		BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
			(qc->flags & ATA_QCFLAG_DMAMAP));
1395
		nv_adma_register_mode(qc->ap);
1396
		ata_bmdma_qc_prep(qc);
1397 1398 1399
		return;
	}

1400 1401 1402 1403
	cpb->resp_flags = NV_CPB_RESP_DONE;
	wmb();
	cpb->ctl_flags = 0;
	wmb();
1404 1405 1406 1407 1408 1409 1410 1411 1412

	cpb->len		= 3;
	cpb->tag		= qc->tag;
	cpb->next_cpb_idx	= 0;

	/* turn on NCQ flags for NCQ commands */
	if (qc->tf.protocol == ATA_PROT_NCQ)
		ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;

1413 1414
	VPRINTK("qc->flags = 0x%lx\n", qc->flags);

1415 1416
	nv_adma_tf_to_cpb(&qc->tf, cpb->tf);

1417
	if (qc->flags & ATA_QCFLAG_DMAMAP) {
1418 1419 1420 1421
		nv_adma_fill_sg(qc, cpb);
		ctl_flags |= NV_CPB_CTL_APRD_VALID;
	} else
		memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
1422

1423 1424
	/* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID
	   until we are finished filling in all of the contents */
1425 1426
	wmb();
	cpb->ctl_flags = ctl_flags;
1427 1428
	wmb();
	cpb->resp_flags = 0;
1429 1430 1431 1432
}

static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
{
1433
	struct nv_adma_port_priv *pp = qc->ap->private_data;
1434
	void __iomem *mmio = pp->ctl_block;
1435
	int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
1436 1437 1438

	VPRINTK("ENTER\n");

1439 1440 1441 1442 1443
	/* We can't handle result taskfile with NCQ commands, since
	   retrieving the taskfile switches us out of ADMA mode and would abort
	   existing commands. */
	if (unlikely(qc->tf.protocol == ATA_PROT_NCQ &&
		     (qc->flags & ATA_QCFLAG_RESULT_TF))) {
1444
		ata_dev_err(qc->dev, "NCQ w/ RESULT_TF not allowed\n");
1445 1446 1447
		return AC_ERR_SYSTEM;
	}

1448
	if (nv_adma_use_reg_mode(qc)) {
1449
		/* use ATA register mode */
1450
		VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
1451 1452
		BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
			(qc->flags & ATA_QCFLAG_DMAMAP));
1453
		nv_adma_register_mode(qc->ap);
1454
		return ata_bmdma_qc_issue(qc);
1455 1456 1457 1458 1459 1460
	} else
		nv_adma_mode(qc->ap);

	/* write append register, command tag in lower 8 bits
	   and (number of cpbs to append -1) in top 8 bits */
	wmb();
1461

1462
	if (curr_ncq != pp->last_issue_ncq) {
1463 1464
		/* Seems to need some delay before switching between NCQ and
		   non-NCQ commands, else we get command timeouts and such. */
1465 1466 1467 1468
		udelay(20);
		pp->last_issue_ncq = curr_ncq;
	}

1469 1470
	writew(qc->tag, mmio + NV_ADMA_APPEND);

1471
	DPRINTK("Issued tag %u\n", qc->tag);
1472 1473 1474 1475

	return 0;
}

1476
static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1477
{
J
Jeff Garzik 已提交
1478
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1479 1480 1481 1482
	unsigned int i;
	unsigned int handled = 0;
	unsigned long flags;

J
Jeff Garzik 已提交
1483
	spin_lock_irqsave(&host->lock, flags);
L
Linus Torvalds 已提交
1484

J
Jeff Garzik 已提交
1485
	for (i = 0; i < host->n_ports; i++) {
T
Tejun Heo 已提交
1486 1487
		struct ata_port *ap = host->ports[i];
		struct ata_queued_cmd *qc;
L
Linus Torvalds 已提交
1488

T
Tejun Heo 已提交
1489 1490
		qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
1491
			handled += ata_bmdma_port_intr(ap, qc);
T
Tejun Heo 已提交
1492 1493 1494 1495 1496 1497 1498
		} else {
			/*
			 * No request pending?  Clear interrupt status
			 * anyway, in case there's one pending.
			 */
			ap->ops->sff_check_status(ap);
		}
L
Linus Torvalds 已提交
1499 1500
	}

J
Jeff Garzik 已提交
1501
	spin_unlock_irqrestore(&host->lock, flags);
L
Linus Torvalds 已提交
1502 1503 1504 1505

	return IRQ_RETVAL(handled);
}

J
Jeff Garzik 已提交
1506
static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
T
Tejun Heo 已提交
1507 1508 1509
{
	int i, handled = 0;

J
Jeff Garzik 已提交
1510
	for (i = 0; i < host->n_ports; i++) {
T
Tejun Heo 已提交
1511
		handled += nv_host_intr(host->ports[i], irq_stat);
T
Tejun Heo 已提交
1512 1513 1514 1515 1516 1517
		irq_stat >>= NV_INT_PORT_SHIFT;
	}

	return IRQ_RETVAL(handled);
}

1518
static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
1519
{
J
Jeff Garzik 已提交
1520
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
1521 1522 1523
	u8 irq_stat;
	irqreturn_t ret;

J
Jeff Garzik 已提交
1524
	spin_lock(&host->lock);
T
Tejun Heo 已提交
1525
	irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
J
Jeff Garzik 已提交
1526 1527
	ret = nv_do_interrupt(host, irq_stat);
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
1528 1529 1530 1531

	return ret;
}

1532
static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
1533
{
J
Jeff Garzik 已提交
1534
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
1535 1536 1537
	u8 irq_stat;
	irqreturn_t ret;

J
Jeff Garzik 已提交
1538
	spin_lock(&host->lock);
T
Tejun Heo 已提交
1539
	irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
J
Jeff Garzik 已提交
1540 1541
	ret = nv_do_interrupt(host, irq_stat);
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
1542 1543 1544 1545

	return ret;
}

T
Tejun Heo 已提交
1546
static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
1547 1548
{
	if (sc_reg > SCR_CONTROL)
1549
		return -EINVAL;
L
Linus Torvalds 已提交
1550

T
Tejun Heo 已提交
1551
	*val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg * 4));
1552
	return 0;
L
Linus Torvalds 已提交
1553 1554
}

T
Tejun Heo 已提交
1555
static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
L
Linus Torvalds 已提交
1556 1557
{
	if (sc_reg > SCR_CONTROL)
1558
		return -EINVAL;
L
Linus Torvalds 已提交
1559

T
Tejun Heo 已提交
1560
	iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
1561
	return 0;
L
Linus Torvalds 已提交
1562 1563
}

1564 1565
static int nv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline)
T
Tejun Heo 已提交
1566
{
1567
	struct ata_eh_context *ehc = &link->eh_context;
T
Tejun Heo 已提交
1568

1569 1570 1571 1572 1573 1574 1575
	/* Do hardreset iff it's post-boot probing, please read the
	 * comment above port ops for details.
	 */
	if (!(link->ap->pflags & ATA_PFLAG_LOADING) &&
	    !ata_dev_enabled(link->device))
		sata_link_hardreset(link, sata_deb_timing_hotplug, deadline,
				    NULL, NULL);
1576 1577 1578 1579 1580
	else {
		const unsigned long *timing = sata_ehc_deb_timing(ehc);
		int rc;

		if (!(ehc->i.flags & ATA_EHI_QUIET))
1581 1582
			ata_link_info(link,
				      "nv: skipping hardreset on occupied port\n");
1583 1584 1585 1586 1587

		/* make sure the link is online */
		rc = sata_link_resume(link, timing, deadline);
		/* whine about phy resume failure but proceed */
		if (rc && rc != -EOPNOTSUPP)
1588 1589
			ata_link_warn(link, "failed to resume link (errno=%d)\n",
				      rc);
1590
	}
1591 1592 1593

	/* device signature acquisition is unreliable */
	return -EAGAIN;
T
Tejun Heo 已提交
1594 1595
}

T
Tejun Heo 已提交
1596 1597
static void nv_nf2_freeze(struct ata_port *ap)
{
T
Tejun Heo 已提交
1598
	void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
T
Tejun Heo 已提交
1599 1600 1601
	int shift = ap->port_no * NV_INT_PORT_SHIFT;
	u8 mask;

T
Tejun Heo 已提交
1602
	mask = ioread8(scr_addr + NV_INT_ENABLE);
T
Tejun Heo 已提交
1603
	mask &= ~(NV_INT_ALL << shift);
T
Tejun Heo 已提交
1604
	iowrite8(mask, scr_addr + NV_INT_ENABLE);
T
Tejun Heo 已提交
1605 1606 1607 1608
}

static void nv_nf2_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1609
	void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
T
Tejun Heo 已提交
1610 1611 1612
	int shift = ap->port_no * NV_INT_PORT_SHIFT;
	u8 mask;

T
Tejun Heo 已提交
1613
	iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
T
Tejun Heo 已提交
1614

T
Tejun Heo 已提交
1615
	mask = ioread8(scr_addr + NV_INT_ENABLE);
T
Tejun Heo 已提交
1616
	mask |= (NV_INT_MASK << shift);
T
Tejun Heo 已提交
1617
	iowrite8(mask, scr_addr + NV_INT_ENABLE);
T
Tejun Heo 已提交
1618 1619 1620 1621
}

static void nv_ck804_freeze(struct ata_port *ap)
{
T
Tejun Heo 已提交
1622
	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
T
Tejun Heo 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	int shift = ap->port_no * NV_INT_PORT_SHIFT;
	u8 mask;

	mask = readb(mmio_base + NV_INT_ENABLE_CK804);
	mask &= ~(NV_INT_ALL << shift);
	writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
}

static void nv_ck804_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1633
	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
T
Tejun Heo 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	int shift = ap->port_no * NV_INT_PORT_SHIFT;
	u8 mask;

	writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);

	mask = readb(mmio_base + NV_INT_ENABLE_CK804);
	mask |= (NV_INT_MASK << shift);
	writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
}

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
static void nv_mcp55_freeze(struct ata_port *ap)
{
	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
	int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
	u32 mask;

	writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);

	mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
	mask &= ~(NV_INT_ALL_MCP55 << shift);
	writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
}

static void nv_mcp55_thaw(struct ata_port *ap)
{
	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
	int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
	u32 mask;

	writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);

	mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
	mask |= (NV_INT_MASK_MCP55 << shift);
	writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
}

1670 1671 1672
static void nv_adma_error_handler(struct ata_port *ap)
{
	struct nv_adma_port_priv *pp = ap->private_data;
1673
	if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
1674
		void __iomem *mmio = pp->ctl_block;
1675 1676
		int i;
		u16 tmp;
J
Jeff Garzik 已提交
1677

1678
		if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) {
1679 1680 1681 1682
			u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
			u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
			u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
			u32 status = readw(mmio + NV_ADMA_STAT);
1683 1684
			u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
			u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
1685

1686
			ata_port_err(ap,
1687
				"EH in ADMA mode, notifier 0x%X "
1688 1689 1690 1691
				"notifier_error 0x%X gen_ctl 0x%X status 0x%X "
				"next cpb count 0x%X next cpb idx 0x%x\n",
				notifier, notifier_error, gen_ctl, status,
				cpb_count, next_cpb_idx);
1692

1693
			for (i = 0; i < NV_ADMA_MAX_CPBS; i++) {
1694
				struct nv_adma_cpb *cpb = &pp->cpb[i];
1695
				if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) ||
1696
				    ap->link.sactive & (1 << i))
1697
					ata_port_err(ap,
1698 1699 1700 1701
						"CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
						i, cpb->ctl_flags, cpb->resp_flags);
			}
		}
1702 1703 1704 1705

		/* Push us back into port register mode for error handling. */
		nv_adma_register_mode(ap);

1706 1707
		/* Mark all of the CPBs as invalid to prevent them from
		   being executed */
1708
		for (i = 0; i < NV_ADMA_MAX_CPBS; i++)
1709 1710 1711 1712 1713 1714 1715 1716
			pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;

		/* clear CPB fetch count */
		writew(0, mmio + NV_ADMA_CPB_COUNT);

		/* Reset channel */
		tmp = readw(mmio + NV_ADMA_CTL);
		writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1717
		readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1718 1719
		udelay(1);
		writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1720
		readw(mmio + NV_ADMA_CTL);	/* flush posted write */
1721 1722
	}

T
Tejun Heo 已提交
1723
	ata_bmdma_error_handler(ap);
1724 1725
}

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	struct defer_queue *dq = &pp->defer_queue;

	/* queue is full */
	WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE);
	dq->defer_bits |= (1 << qc->tag);
	dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->tag;
}

static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	struct defer_queue *dq = &pp->defer_queue;
	unsigned int tag;

	if (dq->head == dq->tail)	/* null queue */
		return NULL;

	tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)];
	dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON;
	WARN_ON(!(dq->defer_bits & (1 << tag)));
	dq->defer_bits &= ~(1 << tag);

	return ata_qc_from_tag(ap, tag);
}

static void nv_swncq_fis_reinit(struct ata_port *ap)
{
	struct nv_swncq_port_priv *pp = ap->private_data;

	pp->dhfis_bits = 0;
	pp->dmafis_bits = 0;
	pp->sdbfis_bits = 0;
	pp->ncq_flags = 0;
}

static void nv_swncq_pp_reinit(struct ata_port *ap)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	struct defer_queue *dq = &pp->defer_queue;

	dq->head = 0;
	dq->tail = 0;
	dq->defer_bits = 0;
	pp->qc_active = 0;
	pp->last_issue_tag = ATA_TAG_POISON;
	nv_swncq_fis_reinit(ap);
}

static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis)
{
	struct nv_swncq_port_priv *pp = ap->private_data;

	writew(fis, pp->irq_block);
}

static void __ata_bmdma_stop(struct ata_port *ap)
{
	struct ata_queued_cmd qc;

	qc.ap = ap;
	ata_bmdma_stop(&qc);
}

static void nv_swncq_ncq_stop(struct ata_port *ap)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	unsigned int i;
	u32 sactive;
	u32 done_mask;

1799 1800 1801
	ata_port_err(ap, "EH in SWNCQ mode,QC:qc_active 0x%X sactive 0x%X\n",
		     ap->qc_active, ap->link.sactive);
	ata_port_err(ap,
1802 1803 1804 1805 1806
		"SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n  "
		"dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n",
		pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag,
		pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits);

1807 1808 1809
	ata_port_err(ap, "ATA_REG 0x%X ERR_REG 0x%X\n",
		     ap->ops->sff_check_status(ap),
		     ioread8(ap->ioaddr.error_addr));
1810 1811 1812 1813

	sactive = readl(pp->sactive_block);
	done_mask = pp->qc_active ^ sactive;

1814
	ata_port_err(ap, "tag : dhfis dmafis sdbfis sactive\n");
1815 1816 1817 1818 1819 1820 1821 1822 1823
	for (i = 0; i < ATA_MAX_QUEUE; i++) {
		u8 err = 0;
		if (pp->qc_active & (1 << i))
			err = 0;
		else if (done_mask & (1 << i))
			err = 1;
		else
			continue;

1824 1825 1826 1827 1828 1829 1830
		ata_port_err(ap,
			     "tag 0x%x: %01x %01x %01x %01x %s\n", i,
			     (pp->dhfis_bits >> i) & 0x1,
			     (pp->dmafis_bits >> i) & 0x1,
			     (pp->sdbfis_bits >> i) & 0x1,
			     (sactive >> i) & 0x1,
			     (err ? "error! tag doesn't exit" : " "));
1831 1832 1833
	}

	nv_swncq_pp_reinit(ap);
T
Tejun Heo 已提交
1834
	ap->ops->sff_irq_clear(ap);
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	__ata_bmdma_stop(ap);
	nv_swncq_irq_clear(ap, 0xffff);
}

static void nv_swncq_error_handler(struct ata_port *ap)
{
	struct ata_eh_context *ehc = &ap->link.eh_context;

	if (ap->link.sactive) {
		nv_swncq_ncq_stop(ap);
T
Tejun Heo 已提交
1845
		ehc->i.action |= ATA_EH_RESET;
1846 1847
	}

T
Tejun Heo 已提交
1848
	ata_bmdma_error_handler(ap);
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
}

#ifdef CONFIG_PM
static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
	u32 tmp;

	/* clear irq */
	writel(~0, mmio + NV_INT_STATUS_MCP55);

	/* disable irq */
	writel(0, mmio + NV_INT_ENABLE_MCP55);

	/* disable swncq */
	tmp = readl(mmio + NV_CTL_MCP55);
	tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ);
	writel(tmp, mmio + NV_CTL_MCP55);

	return 0;
}

static int nv_swncq_port_resume(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
	u32 tmp;

	/* clear irq */
	writel(~0, mmio + NV_INT_STATUS_MCP55);

	/* enable irq */
	writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);

	/* enable swncq */
	tmp = readl(mmio + NV_CTL_MCP55);
	writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);

	return 0;
}
#endif

static void nv_swncq_host_init(struct ata_host *host)
{
	u32 tmp;
	void __iomem *mmio = host->iomap[NV_MMIO_BAR];
	struct pci_dev *pdev = to_pci_dev(host->dev);
	u8 regval;

	/* disable  ECO 398 */
	pci_read_config_byte(pdev, 0x7f, &regval);
	regval &= ~(1 << 7);
	pci_write_config_byte(pdev, 0x7f, regval);

	/* enable swncq */
	tmp = readl(mmio + NV_CTL_MCP55);
	VPRINTK("HOST_CTL:0x%X\n", tmp);
	writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);

	/* enable irq intr */
	tmp = readl(mmio + NV_INT_ENABLE_MCP55);
	VPRINTK("HOST_ENABLE:0x%X\n", tmp);
	writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);

	/*  clear port irq */
	writel(~0x0, mmio + NV_INT_STATUS_MCP55);
}

static int nv_swncq_slave_config(struct scsi_device *sdev)
{
	struct ata_port *ap = ata_shost_to_port(sdev->host);
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	struct ata_device *dev;
	int rc;
	u8 rev;
	u8 check_maxtor = 0;
	unsigned char model_num[ATA_ID_PROD_LEN + 1];

	rc = ata_scsi_slave_config(sdev);
	if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
		/* Not a proper libata device, ignore */
		return rc;

	dev = &ap->link.device[sdev->id];
	if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI)
		return rc;

	/* if MCP51 and Maxtor, then disable ncq */
	if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA ||
		pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2)
		check_maxtor = 1;

	/* if MCP55 and rev <= a2 and Maxtor, then disable ncq */
	if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA ||
		pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) {
		pci_read_config_byte(pdev, 0x8, &rev);
		if (rev <= 0xa2)
			check_maxtor = 1;
	}

	if (!check_maxtor)
		return rc;

	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));

	if (strncmp(model_num, "Maxtor", 6) == 0) {
1954
		ata_scsi_change_queue_depth(sdev, 1);
1955 1956
		ata_dev_notice(dev, "Disabling SWNCQ mode (depth %x)\n",
			       sdev->queue_depth);
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
	}

	return rc;
}

static int nv_swncq_port_start(struct ata_port *ap)
{
	struct device *dev = ap->host->dev;
	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
	struct nv_swncq_port_priv *pp;
	int rc;

1969 1970
	/* we might fallback to bmdma, allocate bmdma resources */
	rc = ata_bmdma_port_start(ap);
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	if (rc)
		return rc;

	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
	if (!pp)
		return -ENOMEM;

	pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE,
				      &pp->prd_dma, GFP_KERNEL);
	if (!pp->prd)
		return -ENOMEM;
	memset(pp->prd, 0, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE);

	ap->private_data = pp;
	pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE;
	pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2;
	pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2;

	return 0;
}

static void nv_swncq_qc_prep(struct ata_queued_cmd *qc)
{
	if (qc->tf.protocol != ATA_PROT_NCQ) {
1995
		ata_bmdma_qc_prep(qc);
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
		return;
	}

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	nv_swncq_fill_sg(qc);
}

static void nv_swncq_fill_sg(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct scatterlist *sg;
	struct nv_swncq_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2010
	struct ata_bmdma_prd *prd;
T
Tejun Heo 已提交
2011
	unsigned int si, idx;
2012 2013 2014 2015

	prd = pp->prd + ATA_MAX_PRD * qc->tag;

	idx = 0;
T
Tejun Heo 已提交
2016
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
		u32 addr, offset;
		u32 sg_len, len;

		addr = (u32)sg_dma_address(sg);
		sg_len = sg_dma_len(sg);

		while (sg_len) {
			offset = addr & 0xffff;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;

			prd[idx].addr = cpu_to_le32(addr);
			prd[idx].flags_len = cpu_to_le32(len & 0xffff);

			idx++;
			sg_len -= len;
			addr += len;
		}
	}

T
Tejun Heo 已提交
2038
	prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
}

static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap,
					  struct ata_queued_cmd *qc)
{
	struct nv_swncq_port_priv *pp = ap->private_data;

	if (qc == NULL)
		return 0;

	DPRINTK("Enter\n");

	writel((1 << qc->tag), pp->sactive_block);
	pp->last_issue_tag = qc->tag;
	pp->dhfis_bits &= ~(1 << qc->tag);
	pp->dmafis_bits &= ~(1 << qc->tag);
	pp->qc_active |= (0x1 << qc->tag);

T
Tejun Heo 已提交
2057 2058
	ap->ops->sff_tf_load(ap, &qc->tf);	 /* load tf registers */
	ap->ops->sff_exec_command(ap, &qc->tf);
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	DPRINTK("Issued tag %u\n", qc->tag);

	return 0;
}

static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct nv_swncq_port_priv *pp = ap->private_data;

	if (qc->tf.protocol != ATA_PROT_NCQ)
2071
		return ata_bmdma_qc_issue(qc);
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119

	DPRINTK("Enter\n");

	if (!pp->qc_active)
		nv_swncq_issue_atacmd(ap, qc);
	else
		nv_swncq_qc_to_dq(ap, qc);	/* add qc to defer queue */

	return 0;
}

static void nv_swncq_hotplug(struct ata_port *ap, u32 fis)
{
	u32 serror;
	struct ata_eh_info *ehi = &ap->link.eh_info;

	ata_ehi_clear_desc(ehi);

	/* AHCI needs SError cleared; otherwise, it might lock up */
	sata_scr_read(&ap->link, SCR_ERROR, &serror);
	sata_scr_write(&ap->link, SCR_ERROR, serror);

	/* analyze @irq_stat */
	if (fis & NV_SWNCQ_IRQ_ADDED)
		ata_ehi_push_desc(ehi, "hot plug");
	else if (fis & NV_SWNCQ_IRQ_REMOVED)
		ata_ehi_push_desc(ehi, "hot unplug");

	ata_ehi_hotplugged(ehi);

	/* okay, let's hand over to EH */
	ehi->serror |= serror;

	ata_port_freeze(ap);
}

static int nv_swncq_sdbfis(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	struct nv_swncq_port_priv *pp = ap->private_data;
	struct ata_eh_info *ehi = &ap->link.eh_info;
	u32 sactive;
	u32 done_mask;
	u8 host_stat;
	u8 lack_dhfis = 0;

	host_stat = ap->ops->bmdma_status(ap);
	if (unlikely(host_stat & ATA_DMA_ERR)) {
L
Lucas De Marchi 已提交
2120
		/* error when transferring data to/from memory */
2121 2122 2123
		ata_ehi_clear_desc(ehi);
		ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
		ehi->err_mask |= AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2124
		ehi->action |= ATA_EH_RESET;
2125 2126 2127
		return -EINVAL;
	}

T
Tejun Heo 已提交
2128
	ap->ops->sff_irq_clear(ap);
2129 2130 2131 2132 2133
	__ata_bmdma_stop(ap);

	sactive = readl(pp->sactive_block);
	done_mask = pp->qc_active ^ sactive;

2134 2135 2136 2137 2138
	pp->qc_active &= ~done_mask;
	pp->dhfis_bits &= ~done_mask;
	pp->dmafis_bits &= ~done_mask;
	pp->sdbfis_bits |= done_mask;
	ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);
2139 2140 2141 2142

	if (!ap->qc_active) {
		DPRINTK("over\n");
		nv_swncq_pp_reinit(ap);
2143
		return 0;
2144 2145 2146
	}

	if (pp->qc_active & pp->dhfis_bits)
2147
		return 0;
2148 2149 2150

	if ((pp->ncq_flags & ncq_saw_backout) ||
	    (pp->qc_active ^ pp->dhfis_bits))
2151
		/* if the controller can't get a device to host register FIS,
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		 * The driver needs to reissue the new command.
		 */
		lack_dhfis = 1;

	DPRINTK("id 0x%x QC: qc_active 0x%x,"
		"SWNCQ:qc_active 0x%X defer_bits %X "
		"dhfis 0x%X dmafis 0x%X last_issue_tag %x\n",
		ap->print_id, ap->qc_active, pp->qc_active,
		pp->defer_queue.defer_bits, pp->dhfis_bits,
		pp->dmafis_bits, pp->last_issue_tag);

	nv_swncq_fis_reinit(ap);

	if (lack_dhfis) {
		qc = ata_qc_from_tag(ap, pp->last_issue_tag);
		nv_swncq_issue_atacmd(ap, qc);
2168
		return 0;
2169 2170 2171 2172 2173 2174 2175 2176 2177
	}

	if (pp->defer_queue.defer_bits) {
		/* send deferral queue command */
		qc = nv_swncq_qc_from_dq(ap);
		WARN_ON(qc == NULL);
		nv_swncq_issue_atacmd(ap, qc);
	}

2178
	return 0;
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
}

static inline u32 nv_swncq_tag(struct ata_port *ap)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	u32 tag;

	tag = readb(pp->tag_block) >> 2;
	return (tag & 0x1f);
}

2190
static void nv_swncq_dmafis(struct ata_port *ap)
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
{
	struct ata_queued_cmd *qc;
	unsigned int rw;
	u8 dmactl;
	u32 tag;
	struct nv_swncq_port_priv *pp = ap->private_data;

	__ata_bmdma_stop(ap);
	tag = nv_swncq_tag(ap);

	DPRINTK("dma setup tag 0x%x\n", tag);
	qc = ata_qc_from_tag(ap, tag);

	if (unlikely(!qc))
2205
		return;
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229

	rw = qc->tf.flags & ATA_TFLAG_WRITE;

	/* load PRD table addr. */
	iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->tag,
		  ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);

	/* specify data direction, triple-check start bit is clear */
	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
	dmactl &= ~ATA_DMA_WR;
	if (!rw)
		dmactl |= ATA_DMA_WR;

	iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
}

static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis)
{
	struct nv_swncq_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi = &ap->link.eh_info;
	u32 serror;
	u8 ata_stat;

T
Tejun Heo 已提交
2230
	ata_stat = ap->ops->sff_check_status(ap);
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
	nv_swncq_irq_clear(ap, fis);
	if (!fis)
		return;

	if (ap->pflags & ATA_PFLAG_FROZEN)
		return;

	if (fis & NV_SWNCQ_IRQ_HOTPLUG) {
		nv_swncq_hotplug(ap, fis);
		return;
	}

	if (!pp->qc_active)
		return;

T
Tejun Heo 已提交
2246
	if (ap->ops->scr_read(&ap->link, SCR_ERROR, &serror))
2247
		return;
T
Tejun Heo 已提交
2248
	ap->ops->scr_write(&ap->link, SCR_ERROR, serror);
2249 2250 2251 2252 2253 2254

	if (ata_stat & ATA_ERR) {
		ata_ehi_clear_desc(ehi);
		ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis);
		ehi->err_mask |= AC_ERR_DEV;
		ehi->serror |= serror;
T
Tejun Heo 已提交
2255
		ehi->action |= ATA_EH_RESET;
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
		ata_port_freeze(ap);
		return;
	}

	if (fis & NV_SWNCQ_IRQ_BACKOUT) {
		/* If the IRQ is backout, driver must issue
		 * the new command again some time later.
		 */
		pp->ncq_flags |= ncq_saw_backout;
	}

	if (fis & NV_SWNCQ_IRQ_SDBFIS) {
		pp->ncq_flags |= ncq_saw_sdb;
		DPRINTK("id 0x%x SWNCQ: qc_active 0x%X "
			"dhfis 0x%X dmafis 0x%X sactive 0x%X\n",
			ap->print_id, pp->qc_active, pp->dhfis_bits,
			pp->dmafis_bits, readl(pp->sactive_block));
2273
		if (nv_swncq_sdbfis(ap) < 0)
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
			goto irq_error;
	}

	if (fis & NV_SWNCQ_IRQ_DHREGFIS) {
		/* The interrupt indicates the new command
		 * was transmitted correctly to the drive.
		 */
		pp->dhfis_bits |= (0x1 << pp->last_issue_tag);
		pp->ncq_flags |= ncq_saw_d2h;
		if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) {
			ata_ehi_push_desc(ehi, "illegal fis transaction");
			ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2286
			ehi->action |= ATA_EH_RESET;
2287 2288 2289 2290 2291
			goto irq_error;
		}

		if (!(fis & NV_SWNCQ_IRQ_DMASETUP) &&
		    !(pp->ncq_flags & ncq_saw_dmas)) {
T
Tejun Heo 已提交
2292
			ata_stat = ap->ops->sff_check_status(ap);
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
			if (ata_stat & ATA_BUSY)
				goto irq_exit;

			if (pp->defer_queue.defer_bits) {
				DPRINTK("send next command\n");
				qc = nv_swncq_qc_from_dq(ap);
				nv_swncq_issue_atacmd(ap, qc);
			}
		}
	}

	if (fis & NV_SWNCQ_IRQ_DMASETUP) {
		/* program the dma controller with appropriate PRD buffers
		 * and start the DMA transfer for requested command.
		 */
		pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap));
		pp->ncq_flags |= ncq_saw_dmas;
2310
		nv_swncq_dmafis(ap);
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	}

irq_exit:
	return;
irq_error:
	ata_ehi_push_desc(ehi, "fis:0x%x", fis);
	ata_port_freeze(ap);
	return;
}

static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance)
{
	struct ata_host *host = dev_instance;
	unsigned int i;
	unsigned int handled = 0;
	unsigned long flags;
	u32 irq_stat;

	spin_lock_irqsave(&host->lock, flags);

	irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55);

	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];

T
Tejun Heo 已提交
2336 2337 2338 2339 2340 2341
		if (ap->link.sactive) {
			nv_swncq_host_interrupt(ap, (u16)irq_stat);
			handled = 1;
		} else {
			if (irq_stat)	/* reserve Hotplug */
				nv_swncq_irq_clear(ap, 0xfff0);
2342

T
Tejun Heo 已提交
2343
			handled += nv_host_intr(ap, (u8)irq_stat);
2344 2345 2346 2347 2348 2349 2350 2351 2352
		}
		irq_stat >>= NV_INT_PORT_SHIFT_MCP55;
	}

	spin_unlock_irqrestore(&host->lock, flags);

	return IRQ_RETVAL(handled);
}

2353
static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
2354
{
T
Tejun Heo 已提交
2355
	const struct ata_port_info *ppi[] = { NULL, NULL };
2356
	struct nv_pi_priv *ipriv;
2357
	struct ata_host *host;
2358
	struct nv_host_priv *hpriv;
L
Linus Torvalds 已提交
2359 2360
	int rc;
	u32 bar;
T
Tejun Heo 已提交
2361
	void __iomem *base;
2362
	unsigned long type = ent->driver_data;
L
Linus Torvalds 已提交
2363 2364 2365 2366

        // Make sure this is a SATA controller by counting the number of bars
        // (NVIDIA SATA controllers will always have six bars).  Otherwise,
        // it's an IDE controller and we ignore it.
2367
	for (bar = 0; bar < 6; bar++)
L
Linus Torvalds 已提交
2368 2369 2370
		if (pci_resource_start(pdev, bar) == 0)
			return -ENODEV;

2371
	ata_print_version_once(&pdev->dev, DRV_VERSION);
L
Linus Torvalds 已提交
2372

2373
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
2374
	if (rc)
2375
		return rc;
L
Linus Torvalds 已提交
2376

2377
	/* determine type and allocate host */
2378
	if (type == CK804 && adma_enabled) {
2379
		dev_notice(&pdev->dev, "Using ADMA mode\n");
2380
		type = ADMA;
T
Tejun Heo 已提交
2381
	} else if (type == MCP5x && swncq_enabled) {
2382
		dev_notice(&pdev->dev, "Using SWNCQ mode\n");
T
Tejun Heo 已提交
2383
		type = SWNCQ;
J
Jeff Garzik 已提交
2384 2385
	}

T
Tejun Heo 已提交
2386
	ppi[0] = &nv_port_info[type];
2387
	ipriv = ppi[0]->private_data;
T
Tejun Heo 已提交
2388
	rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
2389 2390
	if (rc)
		return rc;
L
Linus Torvalds 已提交
2391

2392
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2393
	if (!hpriv)
2394
		return -ENOMEM;
2395 2396
	hpriv->type = type;
	host->private_data = hpriv;
2397

2398 2399 2400 2401
	/* request and iomap NV_MMIO_BAR */
	rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
2402

2403 2404 2405 2406
	/* configure SCR access */
	base = host->iomap[NV_MMIO_BAR];
	host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
	host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
L
Linus Torvalds 已提交
2407

T
Tejun Heo 已提交
2408
	/* enable SATA space for CK804 */
2409
	if (type >= CK804) {
T
Tejun Heo 已提交
2410 2411 2412 2413 2414 2415 2416
		u8 regval;

		pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
		regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
		pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
	}

2417
	/* init ADMA */
2418
	if (type == ADMA) {
2419
		rc = nv_adma_host_init(host);
2420
		if (rc)
2421
			return rc;
J
Jeff Garzik 已提交
2422
	} else if (type == SWNCQ)
2423
		nv_swncq_host_init(host);
2424

2425
	if (msi_enabled) {
2426
		dev_notice(&pdev->dev, "Using MSI\n");
2427 2428 2429
		pci_enable_msi(pdev);
	}

2430
	pci_set_master(pdev);
2431
	return ata_pci_sff_activate_host(host, ipriv->irq_handler, ipriv->sht);
L
Linus Torvalds 已提交
2432 2433
}

2434
#ifdef CONFIG_PM_SLEEP
2435 2436
static int nv_pci_device_resume(struct pci_dev *pdev)
{
J
Jingoo Han 已提交
2437
	struct ata_host *host = pci_get_drvdata(pdev);
2438
	struct nv_host_priv *hpriv = host->private_data;
2439
	int rc;
2440

2441
	rc = ata_pci_device_do_resume(pdev);
2442
	if (rc)
2443
		return rc;
2444 2445

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2446
		if (hpriv->type >= CK804) {
2447 2448 2449 2450 2451 2452
			u8 regval;

			pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
			regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
			pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
		}
2453
		if (hpriv->type == ADMA) {
2454 2455 2456 2457 2458 2459
			u32 tmp32;
			struct nv_adma_port_priv *pp;
			/* enable/disable ADMA on the ports appropriately */
			pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);

			pp = host->ports[0]->private_data;
2460
			if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
2461
				tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
2462
					   NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
2463 2464
			else
				tmp32 |=  (NV_MCP_SATA_CFG_20_PORT0_EN |
2465
					   NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
2466
			pp = host->ports[1]->private_data;
2467
			if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
2468
				tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
2469
					   NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2470 2471
			else
				tmp32 |=  (NV_MCP_SATA_CFG_20_PORT1_EN |
2472
					   NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2473 2474 2475 2476 2477 2478 2479 2480 2481

			pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
		}
	}

	ata_host_resume(host);

	return 0;
}
2482
#endif
2483

J
Jeff Garzik 已提交
2484
static void nv_ck804_host_stop(struct ata_host *host)
T
Tejun Heo 已提交
2485
{
J
Jeff Garzik 已提交
2486
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
2487 2488 2489 2490 2491 2492 2493 2494
	u8 regval;

	/* disable SATA space for CK804 */
	pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
	regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
	pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
}

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
static void nv_adma_host_stop(struct ata_host *host)
{
	struct pci_dev *pdev = to_pci_dev(host->dev);
	u32 tmp32;

	/* disable ADMA on the ports */
	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
	tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
		   NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
		   NV_MCP_SATA_CFG_20_PORT1_EN |
		   NV_MCP_SATA_CFG_20_PORT1_PWB_EN);

	pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);

	nv_ck804_host_stop(host);
}

A
Axel Lin 已提交
2512
module_pci_driver(nv_pci_driver);
L
Linus Torvalds 已提交
2513

2514
module_param_named(adma, adma_enabled, bool, 0444);
2515
MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: false)");
2516
module_param_named(swncq, swncq_enabled, bool, 0444);
2517
MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: true)");
2518 2519
module_param_named(msi, msi_enabled, bool, 0444);
MODULE_PARM_DESC(msi, "Enable use of MSI (Default: false)");