armada-xp-gp.dts 6.4 KB
Newer Older
1 2 3 4
/*
 * Device Tree file for Marvell Armada XP development board
 * (DB-MV784MP-GP)
 *
5
 * Copyright (C) 2013-2014 Marvell
6 7 8 9 10
 *
 * Lior Amsalem <alior@marvell.com>
 * Gregory CLEMENT <gregory.clement@free-electrons.com>
 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
 *
 *  a) This file is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This file is distributed in the hope that it will be useful
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
48 49 50 51 52 53 54 55 56
 *
 * Note: this Device Tree assumes that the bootloader has remapped the
 * internal registers to 0xf1000000 (instead of the default
 * 0xd0000000). The 0xf1000000 is the default used by the recent,
 * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
 * boards were delivered with an older version of the bootloader that
 * left internal registers mapped at 0xd0000000. If you are in this
 * situation, you should either update your bootloader (preferred
 * solution) or the below Device Tree should be adjusted.
57 58 59
 */

/dts-v1/;
60
#include <dt-bindings/gpio/gpio.h>
61
#include "armada-xp-mv78460.dtsi"
62 63 64 65 66 67

/ {
	model = "Marvell Armada XP Development Board DB-MV784MP-GP";
	compatible = "marvell,axp-gp", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";

	chosen {
68
		stdout-path = "serial0:115200n8";
69 70 71 72 73
	};

	memory {
		device_type = "memory";
		/*
74 75 76
                 * 8 GB of plug-in RAM modules by default.The amount
                 * of memory available can be changed by the
                 * bootloader according the size of the module
77 78 79 80
                 * actually plugged. However, memory between
                 * 0xF0000000 to 0xFFFFFFFF cannot be used, as it is
                 * the address range used for I/O (internal registers,
                 * MBus windows).
81
		 */
82
		reg = <0x00000000 0x00000000 0x00000000 0xf0000000>,
83
		      <0x00000001 0x00000000 0x00000001 0x00000000>;
84 85
	};

86 87 88 89 90 91 92 93
	cpus {
		pm_pic {
			ctrl-gpios = <&gpio0 16 GPIO_ACTIVE_LOW>,
				     <&gpio0 17 GPIO_ACTIVE_LOW>,
				     <&gpio0 18 GPIO_ACTIVE_LOW>;
		};
	};

94
	soc {
95
		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
96
			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
97 98 99
			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
			  MBUS_ID(0x09, 0x09) 0 0 0xf8100000 0x10000
			  MBUS_ID(0x09, 0x05) 0 0 0xf8110000 0x10000>;
100 101 102 103 104 105 106

		devbus-bootcs {
			status = "okay";

			/* Device Bus parameters are required */

			/* Read parameters */
107
			devbus,bus-width    = <16>;
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
			devbus,turn-off-ps  = <60000>;
			devbus,badr-skew-ps = <0>;
			devbus,acc-first-ps = <124000>;
			devbus,acc-next-ps  = <248000>;
			devbus,rd-setup-ps  = <0>;
			devbus,rd-hold-ps   = <0>;

			/* Write parameters */
			devbus,sync-enable = <0>;
			devbus,wr-high-ps  = <60000>;
			devbus,wr-low-ps   = <60000>;
			devbus,ale-wr-ps   = <60000>;

			/* NOR 16 MiB */
			nor@0 {
				compatible = "cfi-flash";
				reg = <0 0x1000000>;
				bank-width = <2>;
			};
		};
128

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
		pcie-controller {
			status = "okay";

			/*
			 * The 3 slots are physically present as
			 * standard PCIe slots on the board.
			 */
			pcie@1,0 {
				/* Port 0, Lane 0 */
				status = "okay";
			};
			pcie@9,0 {
				/* Port 2, Lane 0 */
				status = "okay";
			};
			pcie@10,0 {
				/* Port 3, Lane 0 */
				status = "okay";
			};
		};

150 151 152
		internal-regs {
			serial@12000 {
				status = "okay";
153
			};
154 155
			serial@12100 {
				status = "okay";
156
			};
157 158 159 160 161
			serial@12200 {
				status = "okay";
			};
			serial@12300 {
				status = "okay";
162
			};
163 164 165 166 167 168 169 170 171
			pinctrl {
				pinctrl-0 = <&pic_pins>;
				pinctrl-names = "default";
				pic_pins: pic-pins-0 {
					marvell,pins = "mpp16", "mpp17",
						       "mpp18";
					marvell,function = "gpio";
				};
			};
172 173 174
			sata@a0000 {
				nr-ports = <2>;
				status = "okay";
175 176
			};

177 178 179 180
			mdio {
				phy0: ethernet-phy@0 {
					reg = <16>;
				};
181

182 183 184
				phy1: ethernet-phy@1 {
					reg = <17>;
				};
185

186 187 188
				phy2: ethernet-phy@2 {
					reg = <18>;
				};
189

190 191 192
				phy3: ethernet-phy@3 {
					reg = <19>;
				};
193
			};
194

195 196 197
			ethernet@70000 {
				status = "okay";
				phy = <&phy0>;
198
				phy-mode = "qsgmii";
199 200 201 202
			};
			ethernet@74000 {
				status = "okay";
				phy = <&phy1>;
203
				phy-mode = "qsgmii";
204 205 206 207
			};
			ethernet@30000 {
				status = "okay";
				phy = <&phy2>;
208
				phy-mode = "qsgmii";
209 210 211 212
			};
			ethernet@34000 {
				status = "okay";
				phy = <&phy3>;
213
				phy-mode = "qsgmii";
214
			};
215

216 217 218 219 220 221 222 223 224 225
			/* Front-side USB slot */
			usb@50000 {
				status = "okay";
			};

			/* Back-side USB slot */
			usb@51000 {
				status = "okay";
			};

226
			spi0: spi@10600 {
227
				status = "okay";
228 229 230 231

				spi-flash@0 {
					#address-cells = <1>;
					#size-cells = <1>;
232
					compatible = "n25q128a13", "jedec,spi-nor";
233 234 235
					reg = <0>; /* Chip select 0 */
					spi-max-frequency = <108000000>;
				};
236
			};
237 238 239 240 241 242 243 244

			nand@d0000 {
				status = "okay";
				num-cs = <1>;
				marvell,nand-keep-config;
				marvell,nand-enable-arbiter;
				nand-on-flash-bbt;
			};
245
		};
246 247
	};
};