libata-sff.c 83.8 KB
Newer Older
1
/*
D
Dave Jones 已提交
2
 *  libata-sff.c - helper library for PCI IDE BMDMA
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
 *
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2003-2006 Red Hat, Inc.  All rights reserved.
 *  Copyright 2003-2006 Jeff Garzik
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available from http://www.t13.org/ and
 *  http://www.sata-io.org/
 *
 */

#include <linux/kernel.h>
36
#include <linux/gfp.h>
37 38
#include <linux/pci.h>
#include <linux/libata.h>
T
Tejun Heo 已提交
39
#include <linux/highmem.h>
40 41 42

#include "libata.h"

43 44
static struct workqueue_struct *ata_sff_wq;

T
Tejun Heo 已提交
45 46 47
const struct ata_port_operations ata_sff_port_ops = {
	.inherits		= &ata_base_port_ops,

48
	.qc_prep		= ata_noop_qc_prep,
T
Tejun Heo 已提交
49
	.qc_issue		= ata_sff_qc_issue,
50
	.qc_fill_rtf		= ata_sff_qc_fill_rtf,
T
Tejun Heo 已提交
51 52 53

	.freeze			= ata_sff_freeze,
	.thaw			= ata_sff_thaw,
54
	.prereset		= ata_sff_prereset,
T
Tejun Heo 已提交
55
	.softreset		= ata_sff_softreset,
56
	.hardreset		= sata_sff_hardreset,
57
	.postreset		= ata_sff_postreset,
T
Tejun Heo 已提交
58 59
	.error_handler		= ata_sff_error_handler,

T
Tejun Heo 已提交
60 61 62 63 64 65
	.sff_dev_select		= ata_sff_dev_select,
	.sff_check_status	= ata_sff_check_status,
	.sff_tf_load		= ata_sff_tf_load,
	.sff_tf_read		= ata_sff_tf_read,
	.sff_exec_command	= ata_sff_exec_command,
	.sff_data_xfer		= ata_sff_data_xfer,
66
	.sff_drain_fifo		= ata_sff_drain_fifo,
T
Tejun Heo 已提交
67

A
Alan Cox 已提交
68
	.lost_interrupt		= ata_sff_lost_interrupt,
T
Tejun Heo 已提交
69
};
70
EXPORT_SYMBOL_GPL(ata_sff_port_ops);
T
Tejun Heo 已提交
71

72
/**
T
Tejun Heo 已提交
73
 *	ata_sff_check_status - Read device status reg & clear interrupt
74 75 76 77 78 79 80 81 82
 *	@ap: port where the device is
 *
 *	Reads ATA taskfile status register for currently-selected device
 *	and return its value. This also clears pending interrupts
 *      from this device
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
83
u8 ata_sff_check_status(struct ata_port *ap)
84 85 86
{
	return ioread8(ap->ioaddr.status_addr);
}
87
EXPORT_SYMBOL_GPL(ata_sff_check_status);
88 89

/**
T
Tejun Heo 已提交
90
 *	ata_sff_altstatus - Read device alternate status reg
91 92 93 94 95 96 97 98 99 100 101
 *	@ap: port where the device is
 *
 *	Reads ATA taskfile alternate status register for
 *	currently-selected device and return its value.
 *
 *	Note: may NOT be used as the check_altstatus() entry in
 *	ata_port_operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
102
static u8 ata_sff_altstatus(struct ata_port *ap)
T
Tejun Heo 已提交
103
{
T
Tejun Heo 已提交
104 105
	if (ap->ops->sff_check_altstatus)
		return ap->ops->sff_check_altstatus(ap);
T
Tejun Heo 已提交
106 107 108 109

	return ioread8(ap->ioaddr.altstatus_addr);
}

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
/**
 *	ata_sff_irq_status - Check if the device is busy
 *	@ap: port where the device is
 *
 *	Determine if the port is currently busy. Uses altstatus
 *	if available in order to avoid clearing shared IRQ status
 *	when finding an IRQ source. Non ctl capable devices don't
 *	share interrupt lines fortunately for us.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static u8 ata_sff_irq_status(struct ata_port *ap)
{
	u8 status;

	if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
		status = ata_sff_altstatus(ap);
		/* Not us: We are busy */
		if (status & ATA_BUSY)
130
			return status;
131 132
	}
	/* Clear INTRQ latch */
133
	status = ap->ops->sff_check_status(ap);
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	return status;
}

/**
 *	ata_sff_sync - Flush writes
 *	@ap: Port to wait for.
 *
 *	CAUTION:
 *	If we have an mmio device with no ctl and no altstatus
 *	method this will fail. No such devices are known to exist.
 *
 *	LOCKING:
 *	Inherited from caller.
 */

static void ata_sff_sync(struct ata_port *ap)
{
	if (ap->ops->sff_check_altstatus)
		ap->ops->sff_check_altstatus(ap);
	else if (ap->ioaddr.altstatus_addr)
		ioread8(ap->ioaddr.altstatus_addr);
}

/**
 *	ata_sff_pause		-	Flush writes and wait 400nS
 *	@ap: Port to pause for.
 *
 *	CAUTION:
 *	If we have an mmio device with no ctl and no altstatus
 *	method this will fail. No such devices are known to exist.
 *
 *	LOCKING:
 *	Inherited from caller.
 */

void ata_sff_pause(struct ata_port *ap)
{
	ata_sff_sync(ap);
	ndelay(400);
}
174
EXPORT_SYMBOL_GPL(ata_sff_pause);
175 176 177 178 179 180 181 182

/**
 *	ata_sff_dma_pause	-	Pause before commencing DMA
 *	@ap: Port to pause for.
 *
 *	Perform I/O fencing and ensure sufficient cycle delays occur
 *	for the HDMA1:0 transition
 */
183

184 185 186 187 188 189 190 191 192 193 194 195 196
void ata_sff_dma_pause(struct ata_port *ap)
{
	if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
		/* An altstatus read will cause the needed delay without
		   messing up the IRQ status */
		ata_sff_altstatus(ap);
		return;
	}
	/* There are no DMA controllers without ctl. BUG here to ensure
	   we never violate the HDMA1:0 transition timing and risk
	   corruption. */
	BUG();
}
197
EXPORT_SYMBOL_GPL(ata_sff_dma_pause);
198

T
Tejun Heo 已提交
199
/**
T
Tejun Heo 已提交
200
 *	ata_sff_busy_sleep - sleep until BSY clears, or timeout
T
Tejun Heo 已提交
201
 *	@ap: port containing status register to be polled
202 203
 *	@tmout_pat: impatience timeout in msecs
 *	@tmout: overall timeout in msecs
T
Tejun Heo 已提交
204 205 206 207 208 209 210 211 212 213
 *
 *	Sleep until ATA Status register bit BSY clears,
 *	or a timeout occurs.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
214 215
int ata_sff_busy_sleep(struct ata_port *ap,
		       unsigned long tmout_pat, unsigned long tmout)
T
Tejun Heo 已提交
216 217 218 219
{
	unsigned long timer_start, timeout;
	u8 status;

T
Tejun Heo 已提交
220
	status = ata_sff_busy_wait(ap, ATA_BUSY, 300);
T
Tejun Heo 已提交
221
	timer_start = jiffies;
222
	timeout = ata_deadline(timer_start, tmout_pat);
T
Tejun Heo 已提交
223 224
	while (status != 0xff && (status & ATA_BUSY) &&
	       time_before(jiffies, timeout)) {
225
		ata_msleep(ap, 50);
T
Tejun Heo 已提交
226
		status = ata_sff_busy_wait(ap, ATA_BUSY, 3);
T
Tejun Heo 已提交
227 228 229
	}

	if (status != 0xff && (status & ATA_BUSY))
230 231 232
		ata_port_warn(ap,
			      "port is slow to respond, please be patient (Status 0x%x)\n",
			      status);
T
Tejun Heo 已提交
233

234
	timeout = ata_deadline(timer_start, tmout);
T
Tejun Heo 已提交
235 236
	while (status != 0xff && (status & ATA_BUSY) &&
	       time_before(jiffies, timeout)) {
237
		ata_msleep(ap, 50);
T
Tejun Heo 已提交
238
		status = ap->ops->sff_check_status(ap);
T
Tejun Heo 已提交
239 240 241 242 243 244
	}

	if (status == 0xff)
		return -ENODEV;

	if (status & ATA_BUSY) {
245 246 247
		ata_port_err(ap,
			     "port failed to respond (%lu secs, Status 0x%x)\n",
			     DIV_ROUND_UP(tmout, 1000), status);
T
Tejun Heo 已提交
248 249 250 251 252
		return -EBUSY;
	}

	return 0;
}
253
EXPORT_SYMBOL_GPL(ata_sff_busy_sleep);
T
Tejun Heo 已提交
254

255 256 257 258
static int ata_sff_check_ready(struct ata_link *link)
{
	u8 status = link->ap->ops->sff_check_status(link->ap);

259
	return ata_check_ready(status);
260 261
}

T
Tejun Heo 已提交
262
/**
T
Tejun Heo 已提交
263
 *	ata_sff_wait_ready - sleep until BSY clears, or timeout
264
 *	@link: SFF link to wait ready status for
T
Tejun Heo 已提交
265 266 267 268 269 270 271 272 273 274 275
 *	@deadline: deadline jiffies for the operation
 *
 *	Sleep until ATA Status register bit BSY clears, or timeout
 *	occurs.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
276
int ata_sff_wait_ready(struct ata_link *link, unsigned long deadline)
T
Tejun Heo 已提交
277
{
278
	return ata_wait_ready(link, deadline, ata_sff_check_ready);
T
Tejun Heo 已提交
279
}
280
EXPORT_SYMBOL_GPL(ata_sff_wait_ready);
T
Tejun Heo 已提交
281

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/**
 *	ata_sff_set_devctl - Write device control reg
 *	@ap: port where the device is
 *	@ctl: value to write
 *
 *	Writes ATA taskfile device control register.
 *
 *	Note: may NOT be used as the sff_set_devctl() entry in
 *	ata_port_operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void ata_sff_set_devctl(struct ata_port *ap, u8 ctl)
{
	if (ap->ops->sff_set_devctl)
		ap->ops->sff_set_devctl(ap, ctl);
	else
		iowrite8(ctl, ap->ioaddr.ctl_addr);
}

T
Tejun Heo 已提交
303
/**
T
Tejun Heo 已提交
304
 *	ata_sff_dev_select - Select device 0/1 on ATA bus
T
Tejun Heo 已提交
305 306 307 308 309 310 311 312 313 314 315 316
 *	@ap: ATA channel to manipulate
 *	@device: ATA device (numbered from zero) to select
 *
 *	Use the method defined in the ATA specification to
 *	make either device 0, or device 1, active on the
 *	ATA channel.  Works with both PIO and MMIO.
 *
 *	May be used as the dev_select() entry in ata_port_operations.
 *
 *	LOCKING:
 *	caller.
 */
T
Tejun Heo 已提交
317
void ata_sff_dev_select(struct ata_port *ap, unsigned int device)
T
Tejun Heo 已提交
318 319 320 321 322 323 324 325 326
{
	u8 tmp;

	if (device == 0)
		tmp = ATA_DEVICE_OBS;
	else
		tmp = ATA_DEVICE_OBS | ATA_DEV1;

	iowrite8(tmp, ap->ioaddr.device_addr);
T
Tejun Heo 已提交
327
	ata_sff_pause(ap);	/* needed; also flushes, for mmio */
T
Tejun Heo 已提交
328
}
329
EXPORT_SYMBOL_GPL(ata_sff_dev_select);
T
Tejun Heo 已提交
330 331 332 333 334 335 336 337 338 339 340 341

/**
 *	ata_dev_select - Select device 0/1 on ATA bus
 *	@ap: ATA channel to manipulate
 *	@device: ATA device (numbered from zero) to select
 *	@wait: non-zero to wait for Status register BSY bit to clear
 *	@can_sleep: non-zero if context allows sleeping
 *
 *	Use the method defined in the ATA specification to
 *	make either device 0, or device 1, active on the
 *	ATA channel.
 *
T
Tejun Heo 已提交
342 343 344
 *	This is a high-level version of ata_sff_dev_select(), which
 *	additionally provides the services of inserting the proper
 *	pauses and status polling, where needed.
T
Tejun Heo 已提交
345 346 347 348
 *
 *	LOCKING:
 *	caller.
 */
349
static void ata_dev_select(struct ata_port *ap, unsigned int device,
T
Tejun Heo 已提交
350 351 352
			   unsigned int wait, unsigned int can_sleep)
{
	if (ata_msg_probe(ap))
353 354
		ata_port_info(ap, "ata_dev_select: ENTER, device %u, wait %u\n",
			      device, wait);
T
Tejun Heo 已提交
355 356 357 358

	if (wait)
		ata_wait_idle(ap);

T
Tejun Heo 已提交
359
	ap->ops->sff_dev_select(ap, device);
T
Tejun Heo 已提交
360 361 362

	if (wait) {
		if (can_sleep && ap->link.device[device].class == ATA_DEV_ATAPI)
363
			ata_msleep(ap, 150);
T
Tejun Heo 已提交
364 365 366 367 368
		ata_wait_idle(ap);
	}
}

/**
T
Tejun Heo 已提交
369
 *	ata_sff_irq_on - Enable interrupts on a port.
T
Tejun Heo 已提交
370 371 372 373 374
 *	@ap: Port on which interrupts are enabled.
 *
 *	Enable interrupts on a legacy IDE device using MMIO or PIO,
 *	wait for idle, clear any pending interrupts.
 *
375 376 377
 *	Note: may NOT be used as the sff_irq_on() entry in
 *	ata_port_operations.
 *
T
Tejun Heo 已提交
378 379 380
 *	LOCKING:
 *	Inherited from caller.
 */
381
void ata_sff_irq_on(struct ata_port *ap)
T
Tejun Heo 已提交
382 383
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
384 385 386 387 388

	if (ap->ops->sff_irq_on) {
		ap->ops->sff_irq_on(ap);
		return;
	}
T
Tejun Heo 已提交
389 390 391 392

	ap->ctl &= ~ATA_NIEN;
	ap->last_ctl = ap->ctl;

393 394 395
	if (ap->ops->sff_set_devctl || ioaddr->ctl_addr)
		ata_sff_set_devctl(ap, ap->ctl);
	ata_wait_idle(ap);
T
Tejun Heo 已提交
396

397 398
	if (ap->ops->sff_irq_clear)
		ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
399
}
400
EXPORT_SYMBOL_GPL(ata_sff_irq_on);
T
Tejun Heo 已提交
401 402

/**
T
Tejun Heo 已提交
403
 *	ata_sff_tf_load - send taskfile registers to host controller
T
Tejun Heo 已提交
404 405 406 407 408 409 410 411
 *	@ap: Port to which output is sent
 *	@tf: ATA taskfile register set
 *
 *	Outputs ATA taskfile to standard ATA host controller.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
412
void ata_sff_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
T
Tejun Heo 已提交
413 414 415 416 417 418 419 420
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
	unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;

	if (tf->ctl != ap->last_ctl) {
		if (ioaddr->ctl_addr)
			iowrite8(tf->ctl, ioaddr->ctl_addr);
		ap->last_ctl = tf->ctl;
421
		ata_wait_idle(ap);
T
Tejun Heo 已提交
422 423 424
	}

	if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
425
		WARN_ON_ONCE(!ioaddr->ctl_addr);
T
Tejun Heo 已提交
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
		iowrite8(tf->hob_feature, ioaddr->feature_addr);
		iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
		iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
		iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
		iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
		VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
			tf->hob_feature,
			tf->hob_nsect,
			tf->hob_lbal,
			tf->hob_lbam,
			tf->hob_lbah);
	}

	if (is_addr) {
		iowrite8(tf->feature, ioaddr->feature_addr);
		iowrite8(tf->nsect, ioaddr->nsect_addr);
		iowrite8(tf->lbal, ioaddr->lbal_addr);
		iowrite8(tf->lbam, ioaddr->lbam_addr);
		iowrite8(tf->lbah, ioaddr->lbah_addr);
		VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
			tf->feature,
			tf->nsect,
			tf->lbal,
			tf->lbam,
			tf->lbah);
	}

	if (tf->flags & ATA_TFLAG_DEVICE) {
		iowrite8(tf->device, ioaddr->device_addr);
		VPRINTK("device 0x%X\n", tf->device);
	}
457 458

	ata_wait_idle(ap);
T
Tejun Heo 已提交
459
}
460
EXPORT_SYMBOL_GPL(ata_sff_tf_load);
T
Tejun Heo 已提交
461 462

/**
T
Tejun Heo 已提交
463
 *	ata_sff_tf_read - input device's ATA taskfile shadow registers
T
Tejun Heo 已提交
464 465 466 467 468 469 470 471 472 473 474
 *	@ap: Port from which input is read
 *	@tf: ATA taskfile register set for storing input
 *
 *	Reads ATA taskfile registers for currently-selected device
 *	into @tf. Assumes the device has a fully SFF compliant task file
 *	layout and behaviour. If you device does not (eg has a different
 *	status method) then you will need to provide a replacement tf_read
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
475
void ata_sff_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
T
Tejun Heo 已提交
476 477 478
{
	struct ata_ioports *ioaddr = &ap->ioaddr;

T
Tejun Heo 已提交
479
	tf->command = ata_sff_check_status(ap);
T
Tejun Heo 已提交
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	tf->feature = ioread8(ioaddr->error_addr);
	tf->nsect = ioread8(ioaddr->nsect_addr);
	tf->lbal = ioread8(ioaddr->lbal_addr);
	tf->lbam = ioread8(ioaddr->lbam_addr);
	tf->lbah = ioread8(ioaddr->lbah_addr);
	tf->device = ioread8(ioaddr->device_addr);

	if (tf->flags & ATA_TFLAG_LBA48) {
		if (likely(ioaddr->ctl_addr)) {
			iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
			tf->hob_feature = ioread8(ioaddr->error_addr);
			tf->hob_nsect = ioread8(ioaddr->nsect_addr);
			tf->hob_lbal = ioread8(ioaddr->lbal_addr);
			tf->hob_lbam = ioread8(ioaddr->lbam_addr);
			tf->hob_lbah = ioread8(ioaddr->lbah_addr);
			iowrite8(tf->ctl, ioaddr->ctl_addr);
			ap->last_ctl = tf->ctl;
		} else
498
			WARN_ON_ONCE(1);
T
Tejun Heo 已提交
499 500
	}
}
501
EXPORT_SYMBOL_GPL(ata_sff_tf_read);
T
Tejun Heo 已提交
502 503

/**
T
Tejun Heo 已提交
504
 *	ata_sff_exec_command - issue ATA command to host controller
T
Tejun Heo 已提交
505 506 507 508 509 510 511 512 513
 *	@ap: port to which command is being issued
 *	@tf: ATA taskfile register set
 *
 *	Issues ATA command, with proper synchronization with interrupt
 *	handler / other threads.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
T
Tejun Heo 已提交
514
void ata_sff_exec_command(struct ata_port *ap, const struct ata_taskfile *tf)
T
Tejun Heo 已提交
515 516 517 518
{
	DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);

	iowrite8(tf->command, ap->ioaddr.command_addr);
T
Tejun Heo 已提交
519
	ata_sff_pause(ap);
T
Tejun Heo 已提交
520
}
521
EXPORT_SYMBOL_GPL(ata_sff_exec_command);
T
Tejun Heo 已提交
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537

/**
 *	ata_tf_to_host - issue ATA taskfile to host controller
 *	@ap: port to which command is being issued
 *	@tf: ATA taskfile register set
 *
 *	Issues ATA taskfile register set to ATA host controller,
 *	with proper synchronization with interrupt handler and
 *	other threads.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
static inline void ata_tf_to_host(struct ata_port *ap,
				  const struct ata_taskfile *tf)
{
T
Tejun Heo 已提交
538 539
	ap->ops->sff_tf_load(ap, tf);
	ap->ops->sff_exec_command(ap, tf);
T
Tejun Heo 已提交
540 541 542
}

/**
T
Tejun Heo 已提交
543
 *	ata_sff_data_xfer - Transfer data by PIO
T
Tejun Heo 已提交
544 545 546 547 548 549 550 551 552 553 554 555 556
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */
T
Tejun Heo 已提交
557 558
unsigned int ata_sff_data_xfer(struct ata_device *dev, unsigned char *buf,
			       unsigned int buflen, int rw)
T
Tejun Heo 已提交
559 560 561 562 563 564 565 566 567 568 569
{
	struct ata_port *ap = dev->link->ap;
	void __iomem *data_addr = ap->ioaddr.data_addr;
	unsigned int words = buflen >> 1;

	/* Transfer multiple of 2 bytes */
	if (rw == READ)
		ioread16_rep(data_addr, buf, words);
	else
		iowrite16_rep(data_addr, buf, words);

570
	/* Transfer trailing byte, if any. */
T
Tejun Heo 已提交
571
	if (unlikely(buflen & 0x01)) {
T
Tejun Heo 已提交
572
		unsigned char pad[2] = { };
T
Tejun Heo 已提交
573

574 575 576 577 578
		/* Point buf to the tail of buffer */
		buf += buflen - 1;

		/*
		 * Use io*16_rep() accessors here as well to avoid pointlessly
579
		 * swapping bytes to and from on the big endian machines...
580
		 */
T
Tejun Heo 已提交
581
		if (rw == READ) {
582 583
			ioread16_rep(data_addr, pad, 1);
			*buf = pad[0];
T
Tejun Heo 已提交
584
		} else {
585 586
			pad[0] = *buf;
			iowrite16_rep(data_addr, pad, 1);
T
Tejun Heo 已提交
587 588 589 590 591 592
		}
		words++;
	}

	return words << 1;
}
593
EXPORT_SYMBOL_GPL(ata_sff_data_xfer);
T
Tejun Heo 已提交
594

A
Alan Cox 已提交
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
/**
 *	ata_sff_data_xfer32 - Transfer data by PIO
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO using 32bit
 *	I/O operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */

unsigned int ata_sff_data_xfer32(struct ata_device *dev, unsigned char *buf,
			       unsigned int buflen, int rw)
{
	struct ata_port *ap = dev->link->ap;
	void __iomem *data_addr = ap->ioaddr.data_addr;
	unsigned int words = buflen >> 2;
	int slop = buflen & 3;
619

620 621
	if (!(ap->pflags & ATA_PFLAG_PIO32))
		return ata_sff_data_xfer(dev, buf, buflen, rw);
A
Alan Cox 已提交
622 623 624 625 626 627 628

	/* Transfer multiple of 4 bytes */
	if (rw == READ)
		ioread32_rep(data_addr, buf, words);
	else
		iowrite32_rep(data_addr, buf, words);

629
	/* Transfer trailing bytes, if any */
A
Alan Cox 已提交
630
	if (unlikely(slop)) {
T
Tejun Heo 已提交
631
		unsigned char pad[4] = { };
632 633 634 635 636 637

		/* Point buf to the tail of buffer */
		buf += buflen - slop;

		/*
		 * Use io*_rep() accessors here as well to avoid pointlessly
638
		 * swapping bytes to and from on the big endian machines...
639
		 */
A
Alan Cox 已提交
640
		if (rw == READ) {
641 642 643 644 645
			if (slop < 3)
				ioread16_rep(data_addr, pad, 1);
			else
				ioread32_rep(data_addr, pad, 1);
			memcpy(buf, pad, slop);
A
Alan Cox 已提交
646
		} else {
647 648 649 650 651
			memcpy(pad, buf, slop);
			if (slop < 3)
				iowrite16_rep(data_addr, pad, 1);
			else
				iowrite32_rep(data_addr, pad, 1);
A
Alan Cox 已提交
652 653
		}
	}
654
	return (buflen + 1) & ~1;
A
Alan Cox 已提交
655 656 657
}
EXPORT_SYMBOL_GPL(ata_sff_data_xfer32);

T
Tejun Heo 已提交
658
/**
T
Tejun Heo 已提交
659
 *	ata_sff_data_xfer_noirq - Transfer data by PIO
T
Tejun Heo 已提交
660 661 662 663 664 665 666 667 668 669 670 671 672 673
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO. Do the
 *	transfer with interrupts disabled.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */
T
Tejun Heo 已提交
674 675
unsigned int ata_sff_data_xfer_noirq(struct ata_device *dev, unsigned char *buf,
				     unsigned int buflen, int rw)
T
Tejun Heo 已提交
676 677 678 679 680
{
	unsigned long flags;
	unsigned int consumed;

	local_irq_save(flags);
T
Tejun Heo 已提交
681
	consumed = ata_sff_data_xfer(dev, buf, buflen, rw);
T
Tejun Heo 已提交
682 683 684 685
	local_irq_restore(flags);

	return consumed;
}
686
EXPORT_SYMBOL_GPL(ata_sff_data_xfer_noirq);
T
Tejun Heo 已提交
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724

/**
 *	ata_pio_sector - Transfer a sector of data.
 *	@qc: Command on going
 *
 *	Transfer qc->sect_size bytes of data from/to the ATA device.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void ata_pio_sector(struct ata_queued_cmd *qc)
{
	int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
	struct ata_port *ap = qc->ap;
	struct page *page;
	unsigned int offset;
	unsigned char *buf;

	if (qc->curbytes == qc->nbytes - qc->sect_size)
		ap->hsm_task_state = HSM_ST_LAST;

	page = sg_page(qc->cursg);
	offset = qc->cursg->offset + qc->cursg_ofs;

	/* get the current page and offset */
	page = nth_page(page, (offset >> PAGE_SHIFT));
	offset %= PAGE_SIZE;

	DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");

	if (PageHighMem(page)) {
		unsigned long flags;

		/* FIXME: use a bounce buffer */
		local_irq_save(flags);
		buf = kmap_atomic(page, KM_IRQ0);

		/* do the actual data transfer */
T
Tejun Heo 已提交
725 726
		ap->ops->sff_data_xfer(qc->dev, buf + offset, qc->sect_size,
				       do_write);
T
Tejun Heo 已提交
727 728 729 730 731

		kunmap_atomic(buf, KM_IRQ0);
		local_irq_restore(flags);
	} else {
		buf = page_address(page);
T
Tejun Heo 已提交
732 733
		ap->ops->sff_data_xfer(qc->dev, buf + offset, qc->sect_size,
				       do_write);
T
Tejun Heo 已提交
734 735
	}

736
	if (!do_write && !PageSlab(page))
737 738
		flush_dcache_page(page);

T
Tejun Heo 已提交
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	qc->curbytes += qc->sect_size;
	qc->cursg_ofs += qc->sect_size;

	if (qc->cursg_ofs == qc->cursg->length) {
		qc->cursg = sg_next(qc->cursg);
		qc->cursg_ofs = 0;
	}
}

/**
 *	ata_pio_sectors - Transfer one or many sectors.
 *	@qc: Command on going
 *
 *	Transfer one or many sectors of data from/to the
 *	ATA device for the DRQ request.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void ata_pio_sectors(struct ata_queued_cmd *qc)
{
	if (is_multi_taskfile(&qc->tf)) {
		/* READ/WRITE MULTIPLE */
		unsigned int nsect;

764
		WARN_ON_ONCE(qc->dev->multi_count == 0);
T
Tejun Heo 已提交
765 766 767 768 769 770 771 772

		nsect = min((qc->nbytes - qc->curbytes) / qc->sect_size,
			    qc->dev->multi_count);
		while (nsect--)
			ata_pio_sector(qc);
	} else
		ata_pio_sector(qc);

773
	ata_sff_sync(qc->ap); /* flush */
T
Tejun Heo 已提交
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
}

/**
 *	atapi_send_cdb - Write CDB bytes to hardware
 *	@ap: Port to which ATAPI device is attached.
 *	@qc: Taskfile currently active
 *
 *	When device has indicated its readiness to accept
 *	a CDB, this function is called.  Send the CDB.
 *
 *	LOCKING:
 *	caller.
 */
static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
{
	/* send SCSI cdb */
	DPRINTK("send cdb\n");
791
	WARN_ON_ONCE(qc->dev->cdb_len < 12);
T
Tejun Heo 已提交
792

T
Tejun Heo 已提交
793
	ap->ops->sff_data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
794 795 796
	ata_sff_sync(ap);
	/* FIXME: If the CDB is for DMA do we need to do the transition delay
	   or is bmdma_start guaranteed to do it ? */
T
Tejun Heo 已提交
797 798 799 800 801 802 803
	switch (qc->tf.protocol) {
	case ATAPI_PROT_PIO:
		ap->hsm_task_state = HSM_ST;
		break;
	case ATAPI_PROT_NODATA:
		ap->hsm_task_state = HSM_ST_LAST;
		break;
T
Tejun Heo 已提交
804
#ifdef CONFIG_ATA_BMDMA
T
Tejun Heo 已提交
805 806 807 808 809
	case ATAPI_PROT_DMA:
		ap->hsm_task_state = HSM_ST_LAST;
		/* initiate bmdma */
		ap->ops->bmdma_start(qc);
		break;
T
Tejun Heo 已提交
810 811 812
#endif /* CONFIG_ATA_BMDMA */
	default:
		BUG();
T
Tejun Heo 已提交
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	}
}

/**
 *	__atapi_pio_bytes - Transfer data from/to the ATAPI device.
 *	@qc: Command on going
 *	@bytes: number of bytes
 *
 *	Transfer Transfer data from/to the ATAPI device.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 */
static int __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
{
	int rw = (qc->tf.flags & ATA_TFLAG_WRITE) ? WRITE : READ;
	struct ata_port *ap = qc->ap;
	struct ata_device *dev = qc->dev;
	struct ata_eh_info *ehi = &dev->link->eh_info;
	struct scatterlist *sg;
	struct page *page;
	unsigned char *buf;
	unsigned int offset, count, consumed;

next_sg:
	sg = qc->cursg;
	if (unlikely(!sg)) {
		ata_ehi_push_desc(ehi, "unexpected or too much trailing data "
				  "buf=%u cur=%u bytes=%u",
				  qc->nbytes, qc->curbytes, bytes);
		return -1;
	}

	page = sg_page(sg);
	offset = sg->offset + qc->cursg_ofs;

	/* get the current page and offset */
	page = nth_page(page, (offset >> PAGE_SHIFT));
	offset %= PAGE_SIZE;

	/* don't overrun current sg */
	count = min(sg->length - qc->cursg_ofs, bytes);

	/* don't cross page boundaries */
	count = min(count, (unsigned int)PAGE_SIZE - offset);

	DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");

	if (PageHighMem(page)) {
		unsigned long flags;

		/* FIXME: use bounce buffer */
		local_irq_save(flags);
		buf = kmap_atomic(page, KM_IRQ0);

		/* do the actual data transfer */
870 871
		consumed = ap->ops->sff_data_xfer(dev,  buf + offset,
								count, rw);
T
Tejun Heo 已提交
872 873 874 875 876

		kunmap_atomic(buf, KM_IRQ0);
		local_irq_restore(flags);
	} else {
		buf = page_address(page);
877 878
		consumed = ap->ops->sff_data_xfer(dev,  buf + offset,
								count, rw);
T
Tejun Heo 已提交
879 880 881 882 883 884 885 886 887 888 889
	}

	bytes -= min(bytes, consumed);
	qc->curbytes += count;
	qc->cursg_ofs += count;

	if (qc->cursg_ofs == sg->length) {
		qc->cursg = sg_next(qc->cursg);
		qc->cursg_ofs = 0;
	}

890 891 892 893 894 895
	/*
	 * There used to be a  WARN_ON_ONCE(qc->cursg && count != consumed);
	 * Unfortunately __atapi_pio_bytes doesn't know enough to do the WARN
	 * check correctly as it doesn't know if it is the last request being
	 * made. Somebody should implement a proper sanity check.
	 */
T
Tejun Heo 已提交
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
	if (bytes)
		goto next_sg;
	return 0;
}

/**
 *	atapi_pio_bytes - Transfer data from/to the ATAPI device.
 *	@qc: Command on going
 *
 *	Transfer Transfer data from/to the ATAPI device.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void atapi_pio_bytes(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ata_device *dev = qc->dev;
	struct ata_eh_info *ehi = &dev->link->eh_info;
	unsigned int ireason, bc_lo, bc_hi, bytes;
	int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;

	/* Abuse qc->result_tf for temp storage of intermediate TF
	 * here to save some kernel stack usage.
	 * For normal completion, qc->result_tf is not relevant. For
	 * error, qc->result_tf is later overwritten by ata_qc_complete().
	 * So, the correctness of qc->result_tf is not affected.
	 */
T
Tejun Heo 已提交
924
	ap->ops->sff_tf_read(ap, &qc->result_tf);
T
Tejun Heo 已提交
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	ireason = qc->result_tf.nsect;
	bc_lo = qc->result_tf.lbam;
	bc_hi = qc->result_tf.lbah;
	bytes = (bc_hi << 8) | bc_lo;

	/* shall be cleared to zero, indicating xfer of data */
	if (unlikely(ireason & (1 << 0)))
		goto atapi_check;

	/* make sure transfer direction matches expected */
	i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
	if (unlikely(do_write != i_write))
		goto atapi_check;

	if (unlikely(!bytes))
		goto atapi_check;

	VPRINTK("ata%u: xfering %d bytes\n", ap->print_id, bytes);

	if (unlikely(__atapi_pio_bytes(qc, bytes)))
		goto err_out;
946
	ata_sff_sync(ap); /* flush */
T
Tejun Heo 已提交
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965

	return;

 atapi_check:
	ata_ehi_push_desc(ehi, "ATAPI check failed (ireason=0x%x bytes=%u)",
			  ireason, bytes);
 err_out:
	qc->err_mask |= AC_ERR_HSM;
	ap->hsm_task_state = HSM_ST_ERR;
}

/**
 *	ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
 *	@ap: the target ata_port
 *	@qc: qc on going
 *
 *	RETURNS:
 *	1 if ok in workqueue, 0 otherwise.
 */
966 967
static inline int ata_hsm_ok_in_wq(struct ata_port *ap,
						struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
968 969 970 971 972 973
{
	if (qc->tf.flags & ATA_TFLAG_POLLING)
		return 1;

	if (ap->hsm_task_state == HSM_ST_FIRST) {
		if (qc->tf.protocol == ATA_PROT_PIO &&
974
		   (qc->tf.flags & ATA_TFLAG_WRITE))
T
Tejun Heo 已提交
975 976 977
		    return 1;

		if (ata_is_atapi(qc->tf.protocol) &&
978
		   !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
T
Tejun Heo 已提交
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
			return 1;
	}

	return 0;
}

/**
 *	ata_hsm_qc_complete - finish a qc running on standard HSM
 *	@qc: Command to complete
 *	@in_wq: 1 if called from workqueue, 0 otherwise
 *
 *	Finish @qc which is running on standard HSM.
 *
 *	LOCKING:
 *	If @in_wq is zero, spin_lock_irqsave(host lock).
 *	Otherwise, none on entry and grabs host lock.
 */
static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
{
	struct ata_port *ap = qc->ap;
	unsigned long flags;

	if (ap->ops->error_handler) {
		if (in_wq) {
			spin_lock_irqsave(ap->lock, flags);

			/* EH might have kicked in while host lock is
			 * released.
			 */
			qc = ata_qc_from_tag(ap, qc->tag);
			if (qc) {
				if (likely(!(qc->err_mask & AC_ERR_HSM))) {
1011
					ata_sff_irq_on(ap);
T
Tejun Heo 已提交
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
					ata_qc_complete(qc);
				} else
					ata_port_freeze(ap);
			}

			spin_unlock_irqrestore(ap->lock, flags);
		} else {
			if (likely(!(qc->err_mask & AC_ERR_HSM)))
				ata_qc_complete(qc);
			else
				ata_port_freeze(ap);
		}
	} else {
		if (in_wq) {
			spin_lock_irqsave(ap->lock, flags);
1027
			ata_sff_irq_on(ap);
T
Tejun Heo 已提交
1028 1029 1030 1031 1032 1033 1034 1035
			ata_qc_complete(qc);
			spin_unlock_irqrestore(ap->lock, flags);
		} else
			ata_qc_complete(qc);
	}
}

/**
T
Tejun Heo 已提交
1036
 *	ata_sff_hsm_move - move the HSM to the next state.
T
Tejun Heo 已提交
1037 1038 1039 1040 1041 1042 1043 1044
 *	@ap: the target ata_port
 *	@qc: qc on going
 *	@status: current device status
 *	@in_wq: 1 if called from workqueue, 0 otherwise
 *
 *	RETURNS:
 *	1 when poll next status needed, 0 otherwise.
 */
T
Tejun Heo 已提交
1045 1046
int ata_sff_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
		     u8 status, int in_wq)
T
Tejun Heo 已提交
1047
{
1048 1049
	struct ata_link *link = qc->dev->link;
	struct ata_eh_info *ehi = &link->eh_info;
T
Tejun Heo 已提交
1050 1051 1052
	unsigned long flags = 0;
	int poll_next;

1053
	WARN_ON_ONCE((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
T
Tejun Heo 已提交
1054

T
Tejun Heo 已提交
1055
	/* Make sure ata_sff_qc_issue() does not throw things
T
Tejun Heo 已提交
1056 1057 1058
	 * like DMA polling into the workqueue. Notice that
	 * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
	 */
1059
	WARN_ON_ONCE(in_wq != ata_hsm_ok_in_wq(ap, qc));
T
Tejun Heo 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080

fsm_start:
	DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
		ap->print_id, qc->tf.protocol, ap->hsm_task_state, status);

	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Send first data block or PACKET CDB */

		/* If polling, we will stay in the work queue after
		 * sending the data. Otherwise, interrupt handler
		 * takes over after sending the data.
		 */
		poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);

		/* check device status */
		if (unlikely((status & ATA_DRQ) == 0)) {
			/* handle BSY=0, DRQ=0 as error */
			if (likely(status & (ATA_ERR | ATA_DF)))
				/* device stops HSM for abort/error */
				qc->err_mask |= AC_ERR_DEV;
1081
			else {
T
Tejun Heo 已提交
1082
				/* HSM violation. Let EH handle this */
1083 1084
				ata_ehi_push_desc(ehi,
					"ST_FIRST: !(DRQ|ERR|DF)");
T
Tejun Heo 已提交
1085
				qc->err_mask |= AC_ERR_HSM;
1086
			}
T
Tejun Heo 已提交
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

			ap->hsm_task_state = HSM_ST_ERR;
			goto fsm_start;
		}

		/* Device should not ask for data transfer (DRQ=1)
		 * when it finds something wrong.
		 * We ignore DRQ here and stop the HSM by
		 * changing hsm_task_state to HSM_ST_ERR and
		 * let the EH abort the command or reset the device.
		 */
		if (unlikely(status & (ATA_ERR | ATA_DF))) {
			/* Some ATAPI tape drives forget to clear the ERR bit
			 * when doing the next command (mostly request sense).
			 * We ignore ERR here to workaround and proceed sending
			 * the CDB.
			 */
			if (!(qc->dev->horkage & ATA_HORKAGE_STUCK_ERR)) {
1105 1106 1107
				ata_ehi_push_desc(ehi, "ST_FIRST: "
					"DRQ=1 with device error, "
					"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
				qc->err_mask |= AC_ERR_HSM;
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}
		}

		/* Send the CDB (atapi) or the first data block (ata pio out).
		 * During the state transition, interrupt handler shouldn't
		 * be invoked before the data transfer is complete and
		 * hsm_task_state is changed. Hence, the following locking.
		 */
		if (in_wq)
			spin_lock_irqsave(ap->lock, flags);

		if (qc->tf.protocol == ATA_PROT_PIO) {
			/* PIO data out protocol.
			 * send first data block.
			 */

			/* ata_pio_sectors() might change the state
			 * to HSM_ST_LAST. so, the state is changed here
			 * before ata_pio_sectors().
			 */
			ap->hsm_task_state = HSM_ST;
			ata_pio_sectors(qc);
		} else
			/* send CDB */
			atapi_send_cdb(ap, qc);

		if (in_wq)
			spin_unlock_irqrestore(ap->lock, flags);

1140
		/* if polling, ata_sff_pio_task() handles the rest.
T
Tejun Heo 已提交
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		 * otherwise, interrupt handler takes over from here.
		 */
		break;

	case HSM_ST:
		/* complete command or read/write the data register */
		if (qc->tf.protocol == ATAPI_PROT_PIO) {
			/* ATAPI PIO protocol */
			if ((status & ATA_DRQ) == 0) {
				/* No more data to transfer or device error.
				 * Device error will be tagged in HSM_ST_LAST.
				 */
				ap->hsm_task_state = HSM_ST_LAST;
				goto fsm_start;
			}

			/* Device should not ask for data transfer (DRQ=1)
			 * when it finds something wrong.
			 * We ignore DRQ here and stop the HSM by
			 * changing hsm_task_state to HSM_ST_ERR and
			 * let the EH abort the command or reset the device.
			 */
			if (unlikely(status & (ATA_ERR | ATA_DF))) {
1164 1165 1166
				ata_ehi_push_desc(ehi, "ST-ATAPI: "
					"DRQ=1 with device error, "
					"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
				qc->err_mask |= AC_ERR_HSM;
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			atapi_pio_bytes(qc);

			if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
				/* bad ireason reported by device */
				goto fsm_start;

		} else {
			/* ATA PIO protocol */
			if (unlikely((status & ATA_DRQ) == 0)) {
				/* handle BSY=0, DRQ=0 as error */
1182
				if (likely(status & (ATA_ERR | ATA_DF))) {
T
Tejun Heo 已提交
1183 1184
					/* device stops HSM for abort/error */
					qc->err_mask |= AC_ERR_DEV;
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

					/* If diagnostic failed and this is
					 * IDENTIFY, it's likely a phantom
					 * device.  Mark hint.
					 */
					if (qc->dev->horkage &
					    ATA_HORKAGE_DIAGNOSTIC)
						qc->err_mask |=
							AC_ERR_NODEV_HINT;
				} else {
T
Tejun Heo 已提交
1195 1196 1197 1198
					/* HSM violation. Let EH handle this.
					 * Phantom devices also trigger this
					 * condition.  Mark hint.
					 */
1199
					ata_ehi_push_desc(ehi, "ST-ATA: "
T
Tejun Heo 已提交
1200
						"DRQ=0 without device error, "
1201
						"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1202 1203
					qc->err_mask |= AC_ERR_HSM |
							AC_ERR_NODEV_HINT;
1204
				}
T
Tejun Heo 已提交
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			/* For PIO reads, some devices may ask for
			 * data transfer (DRQ=1) alone with ERR=1.
			 * We respect DRQ here and transfer one
			 * block of junk data before changing the
			 * hsm_task_state to HSM_ST_ERR.
			 *
			 * For PIO writes, ERR=1 DRQ=1 doesn't make
			 * sense since the data block has been
			 * transferred to the device.
			 */
			if (unlikely(status & (ATA_ERR | ATA_DF))) {
				/* data might be corrputed */
				qc->err_mask |= AC_ERR_DEV;

				if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
					ata_pio_sectors(qc);
					status = ata_wait_idle(ap);
				}

1229 1230 1231 1232
				if (status & (ATA_BUSY | ATA_DRQ)) {
					ata_ehi_push_desc(ehi, "ST-ATA: "
						"BUSY|DRQ persists on ERR|DF, "
						"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1233
					qc->err_mask |= AC_ERR_HSM;
1234
				}
T
Tejun Heo 已提交
1235

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
				/* There are oddball controllers with
				 * status register stuck at 0x7f and
				 * lbal/m/h at zero which makes it
				 * pass all other presence detection
				 * mechanisms we have.  Set NODEV_HINT
				 * for it.  Kernel bz#7241.
				 */
				if (status == 0x7f)
					qc->err_mask |= AC_ERR_NODEV_HINT;

T
Tejun Heo 已提交
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
				/* ata_pio_sectors() might change the
				 * state to HSM_ST_LAST. so, the state
				 * is changed after ata_pio_sectors().
				 */
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			ata_pio_sectors(qc);

			if (ap->hsm_task_state == HSM_ST_LAST &&
			    (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
				/* all data read */
				status = ata_wait_idle(ap);
				goto fsm_start;
			}
		}

		poll_next = 1;
		break;

	case HSM_ST_LAST:
		if (unlikely(!ata_ok(status))) {
			qc->err_mask |= __ac_err_mask(status);
			ap->hsm_task_state = HSM_ST_ERR;
			goto fsm_start;
		}

		/* no more data to transfer */
		DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
			ap->print_id, qc->dev->devno, status);

1278
		WARN_ON_ONCE(qc->err_mask & (AC_ERR_DEV | AC_ERR_HSM));
T
Tejun Heo 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302

		ap->hsm_task_state = HSM_ST_IDLE;

		/* complete taskfile transaction */
		ata_hsm_qc_complete(qc, in_wq);

		poll_next = 0;
		break;

	case HSM_ST_ERR:
		ap->hsm_task_state = HSM_ST_IDLE;

		/* complete taskfile transaction */
		ata_hsm_qc_complete(qc, in_wq);

		poll_next = 0;
		break;
	default:
		poll_next = 0;
		BUG();
	}

	return poll_next;
}
1303
EXPORT_SYMBOL_GPL(ata_sff_hsm_move);
T
Tejun Heo 已提交
1304

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
void ata_sff_queue_work(struct work_struct *work)
{
	queue_work(ata_sff_wq, work);
}
EXPORT_SYMBOL_GPL(ata_sff_queue_work);

void ata_sff_queue_delayed_work(struct delayed_work *dwork, unsigned long delay)
{
	queue_delayed_work(ata_sff_wq, dwork, delay);
}
EXPORT_SYMBOL_GPL(ata_sff_queue_delayed_work);

1317
void ata_sff_queue_pio_task(struct ata_link *link, unsigned long delay)
1318
{
1319 1320 1321 1322 1323 1324
	struct ata_port *ap = link->ap;

	WARN_ON((ap->sff_pio_task_link != NULL) &&
		(ap->sff_pio_task_link != link));
	ap->sff_pio_task_link = link;

1325
	/* may fail if ata_sff_flush_pio_task() in progress */
1326
	ata_sff_queue_delayed_work(&ap->sff_pio_task, msecs_to_jiffies(delay));
1327 1328 1329 1330 1331 1332 1333
}
EXPORT_SYMBOL_GPL(ata_sff_queue_pio_task);

void ata_sff_flush_pio_task(struct ata_port *ap)
{
	DPRINTK("ENTER\n");

1334
	cancel_delayed_work_sync(&ap->sff_pio_task);
1335
	ap->hsm_task_state = HSM_ST_IDLE;
1336
	ap->sff_pio_task_link = NULL;
1337 1338

	if (ata_msg_ctl(ap))
1339
		ata_port_dbg(ap, "%s: EXIT\n", __func__);
1340 1341 1342
}

static void ata_sff_pio_task(struct work_struct *work)
T
Tejun Heo 已提交
1343 1344
{
	struct ata_port *ap =
1345
		container_of(work, struct ata_port, sff_pio_task.work);
1346
	struct ata_link *link = ap->sff_pio_task_link;
1347
	struct ata_queued_cmd *qc;
T
Tejun Heo 已提交
1348 1349 1350
	u8 status;
	int poll_next;

1351
	BUG_ON(ap->sff_pio_task_link == NULL);
1352
	/* qc can be NULL if timeout occurred */
1353 1354 1355
	qc = ata_qc_from_tag(ap, link->active_tag);
	if (!qc) {
		ap->sff_pio_task_link = NULL;
1356
		return;
1357
	}
1358

T
Tejun Heo 已提交
1359
fsm_start:
1360
	WARN_ON_ONCE(ap->hsm_task_state == HSM_ST_IDLE);
T
Tejun Heo 已提交
1361 1362 1363 1364 1365 1366 1367 1368

	/*
	 * This is purely heuristic.  This is a fast path.
	 * Sometimes when we enter, BSY will be cleared in
	 * a chk-status or two.  If not, the drive is probably seeking
	 * or something.  Snooze for a couple msecs, then
	 * chk-status again.  If still busy, queue delayed work.
	 */
T
Tejun Heo 已提交
1369
	status = ata_sff_busy_wait(ap, ATA_BUSY, 5);
T
Tejun Heo 已提交
1370
	if (status & ATA_BUSY) {
1371
		ata_msleep(ap, 2);
T
Tejun Heo 已提交
1372
		status = ata_sff_busy_wait(ap, ATA_BUSY, 10);
T
Tejun Heo 已提交
1373
		if (status & ATA_BUSY) {
1374
			ata_sff_queue_pio_task(link, ATA_SHORT_PAUSE);
T
Tejun Heo 已提交
1375 1376 1377 1378
			return;
		}
	}

1379 1380 1381 1382 1383
	/*
	 * hsm_move() may trigger another command to be processed.
	 * clean the link beforehand.
	 */
	ap->sff_pio_task_link = NULL;
T
Tejun Heo 已提交
1384
	/* move the HSM */
T
Tejun Heo 已提交
1385
	poll_next = ata_sff_hsm_move(ap, qc, status, 1);
T
Tejun Heo 已提交
1386 1387 1388 1389 1390 1391 1392 1393 1394

	/* another command or interrupt handler
	 * may be running at this point.
	 */
	if (poll_next)
		goto fsm_start;
}

/**
1395
 *	ata_sff_qc_issue - issue taskfile to a SFF controller
T
Tejun Heo 已提交
1396 1397
 *	@qc: command to issue to device
 *
1398 1399
 *	This function issues a PIO or NODATA command to a SFF
 *	controller.
T
Tejun Heo 已提交
1400 1401 1402 1403 1404 1405 1406
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	Zero on success, AC_ERR_* mask on failure
 */
T
Tejun Heo 已提交
1407
unsigned int ata_sff_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
1408 1409
{
	struct ata_port *ap = qc->ap;
1410
	struct ata_link *link = qc->dev->link;
T
Tejun Heo 已提交
1411 1412 1413 1414

	/* Use polling pio if the LLD doesn't handle
	 * interrupt driven pio and atapi CDB interrupt.
	 */
1415 1416
	if (ap->flags & ATA_FLAG_PIO_POLLING)
		qc->tf.flags |= ATA_TFLAG_POLLING;
T
Tejun Heo 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430

	/* select the device */
	ata_dev_select(ap, qc->dev->devno, 1, 0);

	/* start the command */
	switch (qc->tf.protocol) {
	case ATA_PROT_NODATA:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);
		ap->hsm_task_state = HSM_ST_LAST;

		if (qc->tf.flags & ATA_TFLAG_POLLING)
1431
			ata_sff_queue_pio_task(link, 0);
T
Tejun Heo 已提交
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

		break;

	case ATA_PROT_PIO:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);

		if (qc->tf.flags & ATA_TFLAG_WRITE) {
			/* PIO data out protocol */
			ap->hsm_task_state = HSM_ST_FIRST;
1444
			ata_sff_queue_pio_task(link, 0);
T
Tejun Heo 已提交
1445

1446 1447
			/* always send first data block using the
			 * ata_sff_pio_task() codepath.
T
Tejun Heo 已提交
1448 1449 1450 1451 1452 1453
			 */
		} else {
			/* PIO data in protocol */
			ap->hsm_task_state = HSM_ST;

			if (qc->tf.flags & ATA_TFLAG_POLLING)
1454
				ata_sff_queue_pio_task(link, 0);
T
Tejun Heo 已提交
1455

1456 1457 1458
			/* if polling, ata_sff_pio_task() handles the
			 * rest.  otherwise, interrupt handler takes
			 * over from here.
T
Tejun Heo 已提交
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
			 */
		}

		break;

	case ATAPI_PROT_PIO:
	case ATAPI_PROT_NODATA:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);

		ap->hsm_task_state = HSM_ST_FIRST;

		/* send cdb by polling if no cdb interrupt */
		if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
		    (qc->tf.flags & ATA_TFLAG_POLLING))
1476
			ata_sff_queue_pio_task(link, 0);
T
Tejun Heo 已提交
1477 1478 1479
		break;

	default:
1480
		WARN_ON_ONCE(1);
T
Tejun Heo 已提交
1481 1482 1483 1484 1485
		return AC_ERR_SYSTEM;
	}

	return 0;
}
1486
EXPORT_SYMBOL_GPL(ata_sff_qc_issue);
T
Tejun Heo 已提交
1487

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
/**
 *	ata_sff_qc_fill_rtf - fill result TF using ->sff_tf_read
 *	@qc: qc to fill result TF for
 *
 *	@qc is finished and result TF needs to be filled.  Fill it
 *	using ->sff_tf_read.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	true indicating that result TF is successfully filled.
 */
bool ata_sff_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	qc->ap->ops->sff_tf_read(qc->ap, &qc->result_tf);
	return true;
}
1506
EXPORT_SYMBOL_GPL(ata_sff_qc_fill_rtf);
1507

1508
static unsigned int ata_sff_idle_irq(struct ata_port *ap)
T
Tejun Heo 已提交
1509
{
1510 1511 1512 1513 1514 1515 1516
	ap->stats.idle_irq++;

#ifdef ATA_IRQ_TRAP
	if ((ap->stats.idle_irq % 1000) == 0) {
		ap->ops->sff_check_status(ap);
		if (ap->ops->sff_irq_clear)
			ap->ops->sff_irq_clear(ap);
1517
		ata_port_warn(ap, "irq trap\n");
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		return 1;
	}
#endif
	return 0;	/* irq not handled */
}

static unsigned int __ata_sff_port_intr(struct ata_port *ap,
					struct ata_queued_cmd *qc,
					bool hsmv_on_idle)
{
	u8 status;
T
Tejun Heo 已提交
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544

	VPRINTK("ata%u: protocol %d task_state %d\n",
		ap->print_id, qc->tf.protocol, ap->hsm_task_state);

	/* Check whether we are expecting interrupt in this state */
	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Some pre-ATAPI-4 devices assert INTRQ
		 * at this state when ready to receive CDB.
		 */

		/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
		 * The flag was turned on only for atapi devices.  No
		 * need to check ata_is_atapi(qc->tf.protocol) again.
		 */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
1545
			return ata_sff_idle_irq(ap);
T
Tejun Heo 已提交
1546
		break;
1547
	case HSM_ST_IDLE:
1548
		return ata_sff_idle_irq(ap);
1549 1550
	default:
		break;
T
Tejun Heo 已提交
1551 1552
	}

1553 1554
	/* check main status, clearing INTRQ if needed */
	status = ata_sff_irq_status(ap);
1555
	if (status & ATA_BUSY) {
1556
		if (hsmv_on_idle) {
1557 1558 1559 1560
			/* BMDMA engine is already stopped, we're screwed */
			qc->err_mask |= AC_ERR_HSM;
			ap->hsm_task_state = HSM_ST_ERR;
		} else
1561
			return ata_sff_idle_irq(ap);
1562
	}
T
Tejun Heo 已提交
1563

1564
	/* clear irq events */
1565 1566
	if (ap->ops->sff_irq_clear)
		ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
1567

T
Tejun Heo 已提交
1568
	ata_sff_hsm_move(ap, qc, status, 0);
T
Tejun Heo 已提交
1569 1570 1571 1572 1573

	return 1;	/* irq handled */
}

/**
1574 1575 1576
 *	ata_sff_port_intr - Handle SFF port interrupt
 *	@ap: Port on which interrupt arrived (possibly...)
 *	@qc: Taskfile currently active in engine
T
Tejun Heo 已提交
1577
 *
1578
 *	Handle port interrupt for given queued command.
T
Tejun Heo 已提交
1579 1580
 *
 *	LOCKING:
1581
 *	spin_lock_irqsave(host lock)
T
Tejun Heo 已提交
1582 1583
 *
 *	RETURNS:
1584
 *	One if interrupt was handled, zero if not (shared irq).
T
Tejun Heo 已提交
1585
 */
1586 1587 1588 1589 1590 1591 1592 1593
unsigned int ata_sff_port_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
{
	return __ata_sff_port_intr(ap, qc, false);
}
EXPORT_SYMBOL_GPL(ata_sff_port_intr);

static inline irqreturn_t __ata_sff_interrupt(int irq, void *dev_instance,
	unsigned int (*port_intr)(struct ata_port *, struct ata_queued_cmd *))
T
Tejun Heo 已提交
1594 1595
{
	struct ata_host *host = dev_instance;
1596
	bool retried = false;
T
Tejun Heo 已提交
1597
	unsigned int i;
1598
	unsigned int handled, idle, polling;
T
Tejun Heo 已提交
1599 1600 1601 1602 1603
	unsigned long flags;

	/* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
	spin_lock_irqsave(&host->lock, flags);

1604 1605
retry:
	handled = idle = polling = 0;
T
Tejun Heo 已提交
1606
	for (i = 0; i < host->n_ports; i++) {
T
Tejun Heo 已提交
1607 1608
		struct ata_port *ap = host->ports[i];
		struct ata_queued_cmd *qc;
T
Tejun Heo 已提交
1609

T
Tejun Heo 已提交
1610
		qc = ata_qc_from_tag(ap, ap->link.active_tag);
1611 1612
		if (qc) {
			if (!(qc->tf.flags & ATA_TFLAG_POLLING))
1613
				handled |= port_intr(ap, qc);
1614 1615
			else
				polling |= 1 << i;
1616 1617
		} else
			idle |= 1 << i;
1618 1619 1620 1621 1622 1623 1624
	}

	/*
	 * If no port was expecting IRQ but the controller is actually
	 * asserting IRQ line, nobody cared will ensue.  Check IRQ
	 * pending status if available and clear spurious IRQ.
	 */
1625 1626 1627
	if (!handled && !retried) {
		bool retry = false;

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
		for (i = 0; i < host->n_ports; i++) {
			struct ata_port *ap = host->ports[i];

			if (polling & (1 << i))
				continue;

			if (!ap->ops->sff_irq_check ||
			    !ap->ops->sff_irq_check(ap))
				continue;

1638 1639
			if (idle & (1 << i)) {
				ap->ops->sff_check_status(ap);
1640 1641
				if (ap->ops->sff_irq_clear)
					ap->ops->sff_irq_clear(ap);
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
			} else {
				/* clear INTRQ and check if BUSY cleared */
				if (!(ap->ops->sff_check_status(ap) & ATA_BUSY))
					retry |= true;
				/*
				 * With command in flight, we can't do
				 * sff_irq_clear() w/o racing with completion.
				 */
			}
		}

		if (retry) {
			retried = true;
			goto retry;
1656
		}
T
Tejun Heo 已提交
1657 1658 1659 1660 1661 1662
	}

	spin_unlock_irqrestore(&host->lock, flags);

	return IRQ_RETVAL(handled);
}
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681

/**
 *	ata_sff_interrupt - Default SFF ATA host interrupt handler
 *	@irq: irq line (unused)
 *	@dev_instance: pointer to our ata_host information structure
 *
 *	Default interrupt handler for PCI IDE devices.  Calls
 *	ata_sff_port_intr() for each port that is not disabled.
 *
 *	LOCKING:
 *	Obtains host lock during operation.
 *
 *	RETURNS:
 *	IRQ_NONE or IRQ_HANDLED.
 */
irqreturn_t ata_sff_interrupt(int irq, void *dev_instance)
{
	return __ata_sff_interrupt(irq, dev_instance, ata_sff_port_intr);
}
1682
EXPORT_SYMBOL_GPL(ata_sff_interrupt);
T
Tejun Heo 已提交
1683

A
Alan Cox 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
/**
 *	ata_sff_lost_interrupt	-	Check for an apparent lost interrupt
 *	@ap: port that appears to have timed out
 *
 *	Called from the libata error handlers when the core code suspects
 *	an interrupt has been lost. If it has complete anything we can and
 *	then return. Interface must support altstatus for this faster
 *	recovery to occur.
 *
 *	Locking:
 *	Caller holds host lock
 */

void ata_sff_lost_interrupt(struct ata_port *ap)
{
	u8 status;
	struct ata_queued_cmd *qc;

	/* Only one outstanding command per SFF channel */
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
T
Tejun Heo 已提交
1704 1705
	/* We cannot lose an interrupt on a non-existent or polled command */
	if (!qc || qc->tf.flags & ATA_TFLAG_POLLING)
A
Alan Cox 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714
		return;
	/* See if the controller thinks it is still busy - if so the command
	   isn't a lost IRQ but is still in progress */
	status = ata_sff_altstatus(ap);
	if (status & ATA_BUSY)
		return;

	/* There was a command running, we are no longer busy and we have
	   no interrupt. */
1715
	ata_port_warn(ap, "lost interrupt (Status 0x%x)\n",
A
Alan Cox 已提交
1716 1717 1718
								status);
	/* Run the host interrupt logic as if the interrupt had not been
	   lost */
1719
	ata_sff_port_intr(ap, qc);
A
Alan Cox 已提交
1720 1721 1722
}
EXPORT_SYMBOL_GPL(ata_sff_lost_interrupt);

T
Tejun Heo 已提交
1723
/**
T
Tejun Heo 已提交
1724
 *	ata_sff_freeze - Freeze SFF controller port
T
Tejun Heo 已提交
1725 1726
 *	@ap: port to freeze
 *
1727
 *	Freeze SFF controller port.
T
Tejun Heo 已提交
1728 1729 1730 1731
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
1732
void ata_sff_freeze(struct ata_port *ap)
T
Tejun Heo 已提交
1733 1734 1735 1736
{
	ap->ctl |= ATA_NIEN;
	ap->last_ctl = ap->ctl;

1737 1738
	if (ap->ops->sff_set_devctl || ap->ioaddr.ctl_addr)
		ata_sff_set_devctl(ap, ap->ctl);
T
Tejun Heo 已提交
1739 1740 1741 1742 1743

	/* Under certain circumstances, some controllers raise IRQ on
	 * ATA_NIEN manipulation.  Also, many controllers fail to mask
	 * previously pending IRQ on ATA_NIEN assertion.  Clear it.
	 */
T
Tejun Heo 已提交
1744
	ap->ops->sff_check_status(ap);
T
Tejun Heo 已提交
1745

1746 1747
	if (ap->ops->sff_irq_clear)
		ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
1748
}
1749
EXPORT_SYMBOL_GPL(ata_sff_freeze);
T
Tejun Heo 已提交
1750 1751

/**
T
Tejun Heo 已提交
1752
 *	ata_sff_thaw - Thaw SFF controller port
T
Tejun Heo 已提交
1753 1754
 *	@ap: port to thaw
 *
T
Tejun Heo 已提交
1755
 *	Thaw SFF controller port.
T
Tejun Heo 已提交
1756 1757 1758 1759
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
1760
void ata_sff_thaw(struct ata_port *ap)
1761
{
T
Tejun Heo 已提交
1762
	/* clear & re-enable interrupts */
T
Tejun Heo 已提交
1763
	ap->ops->sff_check_status(ap);
1764 1765
	if (ap->ops->sff_irq_clear)
		ap->ops->sff_irq_clear(ap);
1766
	ata_sff_irq_on(ap);
1767
}
1768
EXPORT_SYMBOL_GPL(ata_sff_thaw);
1769

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
/**
 *	ata_sff_prereset - prepare SFF link for reset
 *	@link: SFF link to be reset
 *	@deadline: deadline jiffies for the operation
 *
 *	SFF link @link is about to be reset.  Initialize it.  It first
 *	calls ata_std_prereset() and wait for !BSY if the port is
 *	being softreset.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
int ata_sff_prereset(struct ata_link *link, unsigned long deadline)
{
	struct ata_eh_context *ehc = &link->eh_context;
	int rc;

	rc = ata_std_prereset(link, deadline);
	if (rc)
		return rc;

	/* if we're about to do hardreset, nothing more to do */
	if (ehc->i.action & ATA_EH_HARDRESET)
		return 0;

	/* wait for !BSY if we don't know that no device is attached */
	if (!ata_link_offline(link)) {
1800
		rc = ata_sff_wait_ready(link, deadline);
1801
		if (rc && rc != -ENODEV) {
1802 1803 1804
			ata_link_warn(link,
				      "device not ready (errno=%d), forcing hardreset\n",
				      rc);
1805 1806 1807 1808 1809 1810
			ehc->i.action |= ATA_EH_HARDRESET;
		}
	}

	return 0;
}
1811
EXPORT_SYMBOL_GPL(ata_sff_prereset);
1812

1813
/**
T
Tejun Heo 已提交
1814 1815 1816
 *	ata_devchk - PATA device presence detection
 *	@ap: ATA channel to examine
 *	@device: Device to examine (starting at zero)
1817
 *
T
Tejun Heo 已提交
1818 1819 1820 1821 1822 1823 1824 1825
 *	This technique was originally described in
 *	Hale Landis's ATADRVR (www.ata-atapi.com), and
 *	later found its way into the ATA/ATAPI spec.
 *
 *	Write a pattern to the ATA shadow registers,
 *	and if a device is present, it will respond by
 *	correctly storing and echoing back the
 *	ATA shadow register contents.
1826 1827
 *
 *	LOCKING:
T
Tejun Heo 已提交
1828
 *	caller.
1829
 */
T
Tejun Heo 已提交
1830
static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
1831 1832
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
T
Tejun Heo 已提交
1833
	u8 nsect, lbal;
1834

T
Tejun Heo 已提交
1835
	ap->ops->sff_dev_select(ap, device);
1836

T
Tejun Heo 已提交
1837 1838
	iowrite8(0x55, ioaddr->nsect_addr);
	iowrite8(0xaa, ioaddr->lbal_addr);
1839

T
Tejun Heo 已提交
1840 1841
	iowrite8(0xaa, ioaddr->nsect_addr);
	iowrite8(0x55, ioaddr->lbal_addr);
1842

T
Tejun Heo 已提交
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	iowrite8(0x55, ioaddr->nsect_addr);
	iowrite8(0xaa, ioaddr->lbal_addr);

	nsect = ioread8(ioaddr->nsect_addr);
	lbal = ioread8(ioaddr->lbal_addr);

	if ((nsect == 0x55) && (lbal == 0xaa))
		return 1;	/* we found a device */

	return 0;		/* nothing found */
1853 1854
}

1855
/**
T
Tejun Heo 已提交
1856
 *	ata_sff_dev_classify - Parse returned ATA device signature
T
Tejun Heo 已提交
1857 1858 1859
 *	@dev: ATA device to classify (starting at zero)
 *	@present: device seems present
 *	@r_err: Value of error register on completion
1860
 *
T
Tejun Heo 已提交
1861 1862 1863 1864
 *	After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
 *	an ATA/ATAPI-defined set of values is placed in the ATA
 *	shadow registers, indicating the results of device detection
 *	and diagnostics.
1865
 *
T
Tejun Heo 已提交
1866 1867 1868
 *	Select the ATA device, and read the values from the ATA shadow
 *	registers.  Then parse according to the Error register value,
 *	and the spec-defined values examined by ata_dev_classify().
1869 1870
 *
 *	LOCKING:
T
Tejun Heo 已提交
1871 1872 1873 1874
 *	caller.
 *
 *	RETURNS:
 *	Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1875
 */
T
Tejun Heo 已提交
1876
unsigned int ata_sff_dev_classify(struct ata_device *dev, int present,
T
Tejun Heo 已提交
1877
				  u8 *r_err)
1878
{
T
Tejun Heo 已提交
1879 1880 1881 1882 1883
	struct ata_port *ap = dev->link->ap;
	struct ata_taskfile tf;
	unsigned int class;
	u8 err;

T
Tejun Heo 已提交
1884
	ap->ops->sff_dev_select(ap, dev->devno);
T
Tejun Heo 已提交
1885 1886 1887

	memset(&tf, 0, sizeof(tf));

T
Tejun Heo 已提交
1888
	ap->ops->sff_tf_read(ap, &tf);
T
Tejun Heo 已提交
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
	err = tf.feature;
	if (r_err)
		*r_err = err;

	/* see if device passed diags: continue and warn later */
	if (err == 0)
		/* diagnostic fail : do nothing _YET_ */
		dev->horkage |= ATA_HORKAGE_DIAGNOSTIC;
	else if (err == 1)
		/* do nothing */ ;
	else if ((dev->devno == 0) && (err == 0x81))
		/* do nothing */ ;
	else
		return ATA_DEV_NONE;
1903

T
Tejun Heo 已提交
1904 1905
	/* determine if device is ATA or ATAPI */
	class = ata_dev_classify(&tf);
1906

T
Tejun Heo 已提交
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	if (class == ATA_DEV_UNKNOWN) {
		/* If the device failed diagnostic, it's likely to
		 * have reported incorrect device signature too.
		 * Assume ATA device if the device seems present but
		 * device signature is invalid with diagnostic
		 * failure.
		 */
		if (present && (dev->horkage & ATA_HORKAGE_DIAGNOSTIC))
			class = ATA_DEV_ATA;
		else
			class = ATA_DEV_NONE;
T
Tejun Heo 已提交
1918 1919
	} else if ((class == ATA_DEV_ATA) &&
		   (ap->ops->sff_check_status(ap) == 0))
T
Tejun Heo 已提交
1920 1921 1922
		class = ATA_DEV_NONE;

	return class;
1923
}
1924
EXPORT_SYMBOL_GPL(ata_sff_dev_classify);
1925

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
/**
 *	ata_sff_wait_after_reset - wait for devices to become ready after reset
 *	@link: SFF link which is just reset
 *	@devmask: mask of present devices
 *	@deadline: deadline jiffies for the operation
 *
 *	Wait devices attached to SFF @link to become ready after
 *	reset.  It contains preceding 150ms wait to avoid accessing TF
 *	status register too early.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -ENODEV if some or all of devices in @devmask
 *	don't seem to exist.  -errno on other errors.
 */
int ata_sff_wait_after_reset(struct ata_link *link, unsigned int devmask,
			     unsigned long deadline)
1945
{
1946
	struct ata_port *ap = link->ap;
1947
	struct ata_ioports *ioaddr = &ap->ioaddr;
T
Tejun Heo 已提交
1948 1949 1950
	unsigned int dev0 = devmask & (1 << 0);
	unsigned int dev1 = devmask & (1 << 1);
	int rc, ret = 0;
1951

1952
	ata_msleep(ap, ATA_WAIT_AFTER_RESET);
1953 1954 1955 1956 1957

	/* always check readiness of the master device */
	rc = ata_sff_wait_ready(link, deadline);
	/* -ENODEV means the odd clown forgot the D7 pulldown resistor
	 * and TF status is 0xff, bail out on it too.
T
Tejun Heo 已提交
1958
	 */
1959 1960
	if (rc)
		return rc;
1961

T
Tejun Heo 已提交
1962 1963 1964 1965 1966
	/* if device 1 was found in ata_devchk, wait for register
	 * access briefly, then wait for BSY to clear.
	 */
	if (dev1) {
		int i;
1967

T
Tejun Heo 已提交
1968
		ap->ops->sff_dev_select(ap, 1);
1969

T
Tejun Heo 已提交
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
		/* Wait for register access.  Some ATAPI devices fail
		 * to set nsect/lbal after reset, so don't waste too
		 * much time on it.  We're gonna wait for !BSY anyway.
		 */
		for (i = 0; i < 2; i++) {
			u8 nsect, lbal;

			nsect = ioread8(ioaddr->nsect_addr);
			lbal = ioread8(ioaddr->lbal_addr);
			if ((nsect == 1) && (lbal == 1))
				break;
1981
			ata_msleep(ap, 50);	/* give drive a breather */
T
Tejun Heo 已提交
1982 1983
		}

1984
		rc = ata_sff_wait_ready(link, deadline);
T
Tejun Heo 已提交
1985 1986 1987 1988 1989
		if (rc) {
			if (rc != -ENODEV)
				return rc;
			ret = rc;
		}
1990 1991
	}

T
Tejun Heo 已提交
1992
	/* is all this really necessary? */
T
Tejun Heo 已提交
1993
	ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
1994
	if (dev1)
T
Tejun Heo 已提交
1995
		ap->ops->sff_dev_select(ap, 1);
T
Tejun Heo 已提交
1996
	if (dev0)
T
Tejun Heo 已提交
1997
		ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
1998 1999

	return ret;
2000
}
2001
EXPORT_SYMBOL_GPL(ata_sff_wait_after_reset);
2002

T
Tejun Heo 已提交
2003 2004
static int ata_bus_softreset(struct ata_port *ap, unsigned int devmask,
			     unsigned long deadline)
2005
{
T
Tejun Heo 已提交
2006
	struct ata_ioports *ioaddr = &ap->ioaddr;
2007

T
Tejun Heo 已提交
2008 2009 2010 2011 2012 2013 2014 2015
	DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);

	/* software reset.  causes dev0 to be selected */
	iowrite8(ap->ctl, ioaddr->ctl_addr);
	udelay(20);	/* FIXME: flush */
	iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
	udelay(20);	/* FIXME: flush */
	iowrite8(ap->ctl, ioaddr->ctl_addr);
2016
	ap->last_ctl = ap->ctl;
T
Tejun Heo 已提交
2017

2018 2019
	/* wait the port to become ready */
	return ata_sff_wait_after_reset(&ap->link, devmask, deadline);
2020 2021
}

2022
/**
T
Tejun Heo 已提交
2023
 *	ata_sff_softreset - reset host port via ATA SRST
T
Tejun Heo 已提交
2024 2025 2026
 *	@link: ATA link to reset
 *	@classes: resulting classes of attached devices
 *	@deadline: deadline jiffies for the operation
2027
 *
T
Tejun Heo 已提交
2028
 *	Reset host port using ATA SRST.
2029 2030
 *
 *	LOCKING:
T
Tejun Heo 已提交
2031 2032 2033 2034
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
2035
 */
T
Tejun Heo 已提交
2036
int ata_sff_softreset(struct ata_link *link, unsigned int *classes,
T
Tejun Heo 已提交
2037
		      unsigned long deadline)
2038
{
T
Tejun Heo 已提交
2039 2040 2041 2042 2043
	struct ata_port *ap = link->ap;
	unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
	unsigned int devmask = 0;
	int rc;
	u8 err;
2044

T
Tejun Heo 已提交
2045
	DPRINTK("ENTER\n");
2046

T
Tejun Heo 已提交
2047 2048 2049 2050 2051 2052 2053
	/* determine if device 0/1 are present */
	if (ata_devchk(ap, 0))
		devmask |= (1 << 0);
	if (slave_possible && ata_devchk(ap, 1))
		devmask |= (1 << 1);

	/* select device 0 again */
T
Tejun Heo 已提交
2054
	ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2055 2056 2057 2058 2059 2060

	/* issue bus reset */
	DPRINTK("about to softreset, devmask=%x\n", devmask);
	rc = ata_bus_softreset(ap, devmask, deadline);
	/* if link is occupied, -ENODEV too is an error */
	if (rc && (rc != -ENODEV || sata_scr_valid(link))) {
2061
		ata_link_err(link, "SRST failed (errno=%d)\n", rc);
T
Tejun Heo 已提交
2062 2063
		return rc;
	}
2064

T
Tejun Heo 已提交
2065
	/* determine by signature whether we have ATA or ATAPI devices */
T
Tejun Heo 已提交
2066
	classes[0] = ata_sff_dev_classify(&link->device[0],
T
Tejun Heo 已提交
2067 2068
					  devmask & (1 << 0), &err);
	if (slave_possible && err != 0x81)
T
Tejun Heo 已提交
2069
		classes[1] = ata_sff_dev_classify(&link->device[1],
T
Tejun Heo 已提交
2070 2071 2072 2073
						  devmask & (1 << 1), &err);

	DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
	return 0;
2074
}
2075
EXPORT_SYMBOL_GPL(ata_sff_softreset);
2076 2077

/**
T
Tejun Heo 已提交
2078
 *	sata_sff_hardreset - reset host port via SATA phy reset
T
Tejun Heo 已提交
2079 2080 2081
 *	@link: link to reset
 *	@class: resulting class of attached device
 *	@deadline: deadline jiffies for the operation
2082
 *
T
Tejun Heo 已提交
2083 2084
 *	SATA phy-reset host port using DET bits of SControl register,
 *	wait for !BSY and classify the attached device.
2085 2086
 *
 *	LOCKING:
T
Tejun Heo 已提交
2087 2088 2089 2090
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
2091
 */
T
Tejun Heo 已提交
2092
int sata_sff_hardreset(struct ata_link *link, unsigned int *class,
T
Tejun Heo 已提交
2093
		       unsigned long deadline)
2094
{
2095 2096 2097
	struct ata_eh_context *ehc = &link->eh_context;
	const unsigned long *timing = sata_ehc_deb_timing(ehc);
	bool online;
T
Tejun Heo 已提交
2098 2099
	int rc;

2100 2101 2102 2103
	rc = sata_link_hardreset(link, timing, deadline, &online,
				 ata_sff_check_ready);
	if (online)
		*class = ata_sff_dev_classify(link->device, 1, NULL);
T
Tejun Heo 已提交
2104 2105

	DPRINTK("EXIT, class=%u\n", *class);
2106
	return rc;
2107
}
2108
EXPORT_SYMBOL_GPL(sata_sff_hardreset);
2109

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
/**
 *	ata_sff_postreset - SFF postreset callback
 *	@link: the target SFF ata_link
 *	@classes: classes of attached devices
 *
 *	This function is invoked after a successful reset.  It first
 *	calls ata_std_postreset() and performs SFF specific postreset
 *	processing.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
void ata_sff_postreset(struct ata_link *link, unsigned int *classes)
{
	struct ata_port *ap = link->ap;

	ata_std_postreset(link, classes);

	/* is double-select really necessary? */
	if (classes[0] != ATA_DEV_NONE)
		ap->ops->sff_dev_select(ap, 1);
	if (classes[1] != ATA_DEV_NONE)
		ap->ops->sff_dev_select(ap, 0);

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
	}

	/* set up device control */
2141 2142
	if (ap->ops->sff_set_devctl || ap->ioaddr.ctl_addr) {
		ata_sff_set_devctl(ap, ap->ctl);
2143 2144
		ap->last_ctl = ap->ctl;
	}
2145
}
2146
EXPORT_SYMBOL_GPL(ata_sff_postreset);
2147

A
Alan Cox 已提交
2148 2149 2150 2151 2152
/**
 *	ata_sff_drain_fifo - Stock FIFO drain logic for SFF controllers
 *	@qc: command
 *
 *	Drain the FIFO and device of any stuck data following a command
D
Daniel Mack 已提交
2153
 *	failing to complete. In some cases this is necessary before a
A
Alan Cox 已提交
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
 *	reset will recover the device.
 *
 */

void ata_sff_drain_fifo(struct ata_queued_cmd *qc)
{
	int count;
	struct ata_port *ap;

	/* We only need to flush incoming data when a command was running */
	if (qc == NULL || qc->dma_dir == DMA_TO_DEVICE)
		return;

	ap = qc->ap;
	/* Drain up to 64K of data before we give up this recovery method */
	for (count = 0; (ap->ops->sff_check_status(ap) & ATA_DRQ)
2170
						&& count < 65536; count += 2)
A
Alan Cox 已提交
2171 2172 2173 2174
		ioread16(ap->ioaddr.data_addr);

	/* Can become DEBUG later */
	if (count)
2175
		ata_port_dbg(ap, "drained %d bytes to clear DRQ\n", count);
A
Alan Cox 已提交
2176 2177 2178 2179

}
EXPORT_SYMBOL_GPL(ata_sff_drain_fifo);

2180
/**
T
Tejun Heo 已提交
2181
 *	ata_sff_error_handler - Stock error handler for SFF controller
2182 2183
 *	@ap: port to handle error for
 *
T
Tejun Heo 已提交
2184
 *	Stock error handler for SFF controller.  It can handle both
2185 2186 2187 2188 2189 2190 2191
 *	PATA and SATA controllers.  Many controllers should be able to
 *	use this EH as-is or with some added handling before and
 *	after.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
T
Tejun Heo 已提交
2192
void ata_sff_error_handler(struct ata_port *ap)
2193
{
2194 2195
	ata_reset_fn_t softreset = ap->ops->softreset;
	ata_reset_fn_t hardreset = ap->ops->hardreset;
2196 2197 2198
	struct ata_queued_cmd *qc;
	unsigned long flags;

T
Tejun Heo 已提交
2199
	qc = __ata_qc_from_tag(ap, ap->link.active_tag);
2200 2201 2202
	if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
		qc = NULL;

2203
	spin_lock_irqsave(ap->lock, flags);
2204

T
Tejun Heo 已提交
2205 2206 2207 2208 2209 2210
	/*
	 * We *MUST* do FIFO draining before we issue a reset as
	 * several devices helpfully clear their internal state and
	 * will lock solid if we touch the data port post reset. Pass
	 * qc in case anyone wants to do different PIO/DMA recovery or
	 * has per command fixups
A
Alan Cox 已提交
2211
	 */
2212 2213
	if (ap->ops->sff_drain_fifo)
		ap->ops->sff_drain_fifo(qc);
2214

2215
	spin_unlock_irqrestore(ap->lock, flags);
2216

T
Tejun Heo 已提交
2217
	/* ignore ata_sff_softreset if ctl isn't accessible */
T
Tejun Heo 已提交
2218
	if (softreset == ata_sff_softreset && !ap->ioaddr.ctl_addr)
2219
		softreset = NULL;
T
Tejun Heo 已提交
2220 2221 2222 2223

	/* ignore built-in hardresets if SCR access is not available */
	if ((hardreset == sata_std_hardreset ||
	     hardreset == sata_sff_hardreset) && !sata_scr_valid(&ap->link))
2224
		hardreset = NULL;
2225

2226 2227
	ata_do_eh(ap, ap->ops->prereset, softreset, hardreset,
		  ap->ops->postreset);
2228
}
2229
EXPORT_SYMBOL_GPL(ata_sff_error_handler);
2230

T
Tejun Heo 已提交
2231
/**
T
Tejun Heo 已提交
2232
 *	ata_sff_std_ports - initialize ioaddr with standard port offsets.
T
Tejun Heo 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241
 *	@ioaddr: IO address structure to be initialized
 *
 *	Utility function which initializes data_addr, error_addr,
 *	feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
 *	device_addr, status_addr, and command_addr to standard offsets
 *	relative to cmd_addr.
 *
 *	Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
 */
T
Tejun Heo 已提交
2242
void ata_sff_std_ports(struct ata_ioports *ioaddr)
T
Tejun Heo 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
{
	ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
	ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
	ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
	ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
	ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
	ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
	ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
	ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
	ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
	ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
}
2255
EXPORT_SYMBOL_GPL(ata_sff_std_ports);
T
Tejun Heo 已提交
2256

2257
#ifdef CONFIG_PCI
2258

2259 2260 2261 2262 2263 2264
static int ata_resources_present(struct pci_dev *pdev, int port)
{
	int i;

	/* Check the PCI resources for this channel are enabled */
	port = port * 2;
2265
	for (i = 0; i < 2; i++) {
2266 2267 2268 2269 2270 2271 2272
		if (pci_resource_start(pdev, port + i) == 0 ||
		    pci_resource_len(pdev, port + i) == 0)
			return 0;
	}
	return 1;
}

2273
/**
T
Tejun Heo 已提交
2274
 *	ata_pci_sff_init_host - acquire native PCI ATA resources and init host
2275 2276
 *	@host: target ATA host
 *
T
Tejun Heo 已提交
2277 2278 2279
 *	Acquire native PCI ATA resources for @host and initialize the
 *	first two ports of @host accordingly.  Ports marked dummy are
 *	skipped and allocation failure makes the port dummy.
2280
 *
2281 2282 2283 2284
 *	Note that native PCI resources are valid even for legacy hosts
 *	as we fix up pdev resources array early in boot, so this
 *	function can be used for both native and legacy SFF hosts.
 *
2285 2286 2287 2288
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
T
Tejun Heo 已提交
2289 2290
 *	0 if at least one port is initialized, -ENODEV if no port is
 *	available.
2291
 */
T
Tejun Heo 已提交
2292
int ata_pci_sff_init_host(struct ata_host *host)
2293 2294 2295
{
	struct device *gdev = host->dev;
	struct pci_dev *pdev = to_pci_dev(gdev);
T
Tejun Heo 已提交
2296
	unsigned int mask = 0;
2297 2298 2299 2300 2301 2302 2303 2304
	int i, rc;

	/* request, iomap BARs and init port addresses accordingly */
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];
		int base = i * 2;
		void __iomem * const *iomap;

T
Tejun Heo 已提交
2305 2306 2307 2308 2309 2310 2311 2312 2313
		if (ata_port_is_dummy(ap))
			continue;

		/* Discard disabled ports.  Some controllers show
		 * their unused channels this way.  Disabled ports are
		 * made dummy.
		 */
		if (!ata_resources_present(pdev, i)) {
			ap->ops = &ata_dummy_port_ops;
2314
			continue;
T
Tejun Heo 已提交
2315
		}
2316

2317 2318
		rc = pcim_iomap_regions(pdev, 0x3 << base,
					dev_driver_string(gdev));
2319
		if (rc) {
2320 2321 2322
			dev_warn(gdev,
				 "failed to request/iomap BARs for port %d (errno=%d)\n",
				 i, rc);
2323 2324
			if (rc == -EBUSY)
				pcim_pin_device(pdev);
T
Tejun Heo 已提交
2325 2326
			ap->ops = &ata_dummy_port_ops;
			continue;
2327 2328 2329 2330 2331 2332 2333
		}
		host->iomap = iomap = pcim_iomap_table(pdev);

		ap->ioaddr.cmd_addr = iomap[base];
		ap->ioaddr.altstatus_addr =
		ap->ioaddr.ctl_addr = (void __iomem *)
			((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS);
T
Tejun Heo 已提交
2334
		ata_sff_std_ports(&ap->ioaddr);
T
Tejun Heo 已提交
2335

2336 2337 2338 2339
		ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
			(unsigned long long)pci_resource_start(pdev, base),
			(unsigned long long)pci_resource_start(pdev, base + 1));

T
Tejun Heo 已提交
2340 2341 2342 2343
		mask |= 1 << i;
	}

	if (!mask) {
2344
		dev_err(gdev, "no available native port\n");
T
Tejun Heo 已提交
2345
		return -ENODEV;
2346 2347 2348 2349
	}

	return 0;
}
2350
EXPORT_SYMBOL_GPL(ata_pci_sff_init_host);
2351

2352
/**
T
Tejun Heo 已提交
2353
 *	ata_pci_sff_prepare_host - helper to prepare PCI PIO-only SFF ATA host
2354
 *	@pdev: target PCI device
T
Tejun Heo 已提交
2355
 *	@ppi: array of port_info, must be enough for two ports
2356 2357
 *	@r_host: out argument for the initialized ATA host
 *
T
Tejun Heo 已提交
2358 2359
 *	Helper to allocate PIO-only SFF ATA host for @pdev, acquire
 *	all PCI resources and initialize it accordingly in one go.
2360 2361 2362 2363 2364 2365 2366
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
2367
int ata_pci_sff_prepare_host(struct pci_dev *pdev,
2368
			     const struct ata_port_info * const *ppi,
2369
			     struct ata_host **r_host)
2370 2371 2372 2373 2374 2375 2376 2377 2378
{
	struct ata_host *host;
	int rc;

	if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL))
		return -ENOMEM;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
	if (!host) {
2379
		dev_err(&pdev->dev, "failed to allocate ATA host\n");
2380 2381 2382 2383
		rc = -ENOMEM;
		goto err_out;
	}

T
Tejun Heo 已提交
2384
	rc = ata_pci_sff_init_host(host);
2385 2386 2387 2388 2389 2390 2391
	if (rc)
		goto err_out;

	devres_remove_group(&pdev->dev, NULL);
	*r_host = host;
	return 0;

2392
err_out:
2393 2394 2395
	devres_release_group(&pdev->dev, NULL);
	return rc;
}
2396
EXPORT_SYMBOL_GPL(ata_pci_sff_prepare_host);
2397

2398
/**
T
Tejun Heo 已提交
2399
 *	ata_pci_sff_activate_host - start SFF host, request IRQ and register it
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
 *	@host: target SFF ATA host
 *	@irq_handler: irq_handler used when requesting IRQ(s)
 *	@sht: scsi_host_template to use when registering the host
 *
 *	This is the counterpart of ata_host_activate() for SFF ATA
 *	hosts.  This separate helper is necessary because SFF hosts
 *	use two separate interrupts in legacy mode.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
2414
int ata_pci_sff_activate_host(struct ata_host *host,
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
			      irq_handler_t irq_handler,
			      struct scsi_host_template *sht)
{
	struct device *dev = host->dev;
	struct pci_dev *pdev = to_pci_dev(dev);
	const char *drv_name = dev_driver_string(host->dev);
	int legacy_mode = 0, rc;

	rc = ata_host_start(host);
	if (rc)
		return rc;

	if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
		u8 tmp8, mask;

		/* TODO: What if one channel is in native mode ... */
		pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8);
		mask = (1 << 2) | (1 << 0);
		if ((tmp8 & mask) != mask)
			legacy_mode = 1;
#if defined(CONFIG_NO_ATA_LEGACY)
		/* Some platforms with PCI limits cannot address compat
		   port space. In that case we punt if their firmware has
		   left a device in compatibility mode */
		if (legacy_mode) {
			printk(KERN_ERR "ata: Compatibility mode ATA is not supported on this platform, skipping.\n");
			return -EOPNOTSUPP;
		}
#endif
	}

	if (!devres_open_group(dev, NULL, GFP_KERNEL))
		return -ENOMEM;

	if (!legacy_mode && pdev->irq) {
2450 2451
		int i;

2452 2453 2454 2455 2456
		rc = devm_request_irq(dev, pdev->irq, irq_handler,
				      IRQF_SHARED, drv_name, host);
		if (rc)
			goto out;

2457 2458 2459 2460 2461
		for (i = 0; i < 2; i++) {
			if (ata_port_is_dummy(host->ports[i]))
				continue;
			ata_port_desc(host->ports[i], "irq %d", pdev->irq);
		}
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
	} else if (legacy_mode) {
		if (!ata_port_is_dummy(host->ports[0])) {
			rc = devm_request_irq(dev, ATA_PRIMARY_IRQ(pdev),
					      irq_handler, IRQF_SHARED,
					      drv_name, host);
			if (rc)
				goto out;

			ata_port_desc(host->ports[0], "irq %d",
				      ATA_PRIMARY_IRQ(pdev));
		}

		if (!ata_port_is_dummy(host->ports[1])) {
			rc = devm_request_irq(dev, ATA_SECONDARY_IRQ(pdev),
					      irq_handler, IRQF_SHARED,
					      drv_name, host);
			if (rc)
				goto out;

			ata_port_desc(host->ports[1], "irq %d",
				      ATA_SECONDARY_IRQ(pdev));
		}
	}

	rc = ata_host_register(host, sht);
2487
out:
2488 2489 2490 2491 2492 2493 2494
	if (rc == 0)
		devres_remove_group(dev, NULL);
	else
		devres_release_group(dev, NULL);

	return rc;
}
2495
EXPORT_SYMBOL_GPL(ata_pci_sff_activate_host);
2496

T
Tejun Heo 已提交
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
static const struct ata_port_info *ata_sff_find_valid_pi(
					const struct ata_port_info * const *ppi)
{
	int i;

	/* look up the first valid port_info */
	for (i = 0; i < 2 && ppi[i]; i++)
		if (ppi[i]->port_ops != &ata_dummy_port_ops)
			return ppi[i];

	return NULL;
}

2510 2511 2512 2513
static int ata_pci_init_one(struct pci_dev *pdev,
		const struct ata_port_info * const *ppi,
		struct scsi_host_template *sht, void *host_priv,
		int hflags, bool bmdma)
2514
{
2515
	struct device *dev = &pdev->dev;
T
Tejun Heo 已提交
2516
	const struct ata_port_info *pi;
2517
	struct ata_host *host = NULL;
T
Tejun Heo 已提交
2518
	int rc;
2519 2520 2521

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
2522
	pi = ata_sff_find_valid_pi(ppi);
T
Tejun Heo 已提交
2523
	if (!pi) {
2524
		dev_err(&pdev->dev, "no valid port_info specified\n");
T
Tejun Heo 已提交
2525 2526
		return -EINVAL;
	}
2527

T
Tejun Heo 已提交
2528 2529
	if (!devres_open_group(dev, NULL, GFP_KERNEL))
		return -ENOMEM;
2530

2531
	rc = pcim_enable_device(pdev);
2532
	if (rc)
2533
		goto out;
2534

2535 2536 2537 2538 2539 2540
	if (bmdma)
		/* prepare and activate BMDMA host */
		rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
	else
		/* prepare and activate SFF host */
		rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
2541
	if (rc)
2542
		goto out;
2543
	host->private_data = host_priv;
2544
	host->flags |= hflags;
2545

2546 2547 2548 2549 2550
	if (bmdma) {
		pci_set_master(pdev);
		rc = ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
	} else
		rc = ata_pci_sff_activate_host(host, ata_sff_interrupt, sht);
2551
out:
2552 2553 2554 2555
	if (rc == 0)
		devres_remove_group(&pdev->dev, NULL);
	else
		devres_release_group(&pdev->dev, NULL);
2556

2557 2558
	return rc;
}
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

/**
 *	ata_pci_sff_init_one - Initialize/register PIO-only PCI IDE controller
 *	@pdev: Controller to be initialized
 *	@ppi: array of port_info, must be enough for two ports
 *	@sht: scsi_host_template to use when registering the host
 *	@host_priv: host private_data
 *	@hflag: host flags
 *
 *	This is a helper function which can be called from a driver's
 *	xxx_init_one() probe function if the hardware uses traditional
 *	IDE taskfile registers and is PIO only.
 *
 *	ASSUMPTION:
 *	Nobody makes a single channel controller that appears solely as
 *	the secondary legacy port on PCI.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, negative on errno-based value on error.
 */
int ata_pci_sff_init_one(struct pci_dev *pdev,
		 const struct ata_port_info * const *ppi,
		 struct scsi_host_template *sht, void *host_priv, int hflag)
{
	return ata_pci_init_one(pdev, ppi, sht, host_priv, hflag, 0);
}
2588
EXPORT_SYMBOL_GPL(ata_pci_sff_init_one);
2589 2590

#endif /* CONFIG_PCI */
2591

T
Tejun Heo 已提交
2592 2593 2594 2595 2596 2597
/*
 *	BMDMA support
 */

#ifdef CONFIG_ATA_BMDMA

2598 2599 2600
const struct ata_port_operations ata_bmdma_port_ops = {
	.inherits		= &ata_sff_port_ops,

T
Tejun Heo 已提交
2601 2602 2603
	.error_handler		= ata_bmdma_error_handler,
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,

2604
	.qc_prep		= ata_bmdma_qc_prep,
2605
	.qc_issue		= ata_bmdma_qc_issue,
2606

2607
	.sff_irq_clear		= ata_bmdma_irq_clear,
2608 2609 2610 2611
	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
2612 2613

	.port_start		= ata_bmdma_port_start,
2614 2615 2616 2617 2618 2619 2620
};
EXPORT_SYMBOL_GPL(ata_bmdma_port_ops);

const struct ata_port_operations ata_bmdma32_port_ops = {
	.inherits		= &ata_bmdma_port_ops,

	.sff_data_xfer		= ata_sff_data_xfer32,
2621
	.port_start		= ata_bmdma_port_start32,
2622 2623 2624
};
EXPORT_SYMBOL_GPL(ata_bmdma32_port_ops);

2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
/**
 *	ata_bmdma_fill_sg - Fill PCI IDE PRD table
 *	@qc: Metadata associated with taskfile to be transferred
 *
 *	Fill PCI IDE PRD (scatter-gather) table with segments
 *	associated with the current disk command.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 */
static void ata_bmdma_fill_sg(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
T
Tejun Heo 已提交
2639
	struct ata_bmdma_prd *prd = ap->bmdma_prd;
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	struct scatterlist *sg;
	unsigned int si, pi;

	pi = 0;
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		u32 addr, offset;
		u32 sg_len, len;

		/* determine if physical DMA addr spans 64K boundary.
		 * Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		addr = (u32) sg_dma_address(sg);
		sg_len = sg_dma_len(sg);

		while (sg_len) {
			offset = addr & 0xffff;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;

T
Tejun Heo 已提交
2661 2662
			prd[pi].addr = cpu_to_le32(addr);
			prd[pi].flags_len = cpu_to_le32(len & 0xffff);
2663 2664 2665 2666 2667 2668 2669 2670
			VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);

			pi++;
			sg_len -= len;
			addr += len;
		}
	}

T
Tejun Heo 已提交
2671
	prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
}

/**
 *	ata_bmdma_fill_sg_dumb - Fill PCI IDE PRD table
 *	@qc: Metadata associated with taskfile to be transferred
 *
 *	Fill PCI IDE PRD (scatter-gather) table with segments
 *	associated with the current disk command. Perform the fill
 *	so that we avoid writing any length 64K records for
 *	controllers that don't follow the spec.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 */
static void ata_bmdma_fill_sg_dumb(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
T
Tejun Heo 已提交
2690
	struct ata_bmdma_prd *prd = ap->bmdma_prd;
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
	struct scatterlist *sg;
	unsigned int si, pi;

	pi = 0;
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		u32 addr, offset;
		u32 sg_len, len, blen;

		/* determine if physical DMA addr spans 64K boundary.
		 * Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		addr = (u32) sg_dma_address(sg);
		sg_len = sg_dma_len(sg);

		while (sg_len) {
			offset = addr & 0xffff;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;

			blen = len & 0xffff;
T
Tejun Heo 已提交
2713
			prd[pi].addr = cpu_to_le32(addr);
2714 2715 2716 2717
			if (blen == 0) {
				/* Some PATA chipsets like the CS5530 can't
				   cope with 0x0000 meaning 64K as the spec
				   says */
T
Tejun Heo 已提交
2718
				prd[pi].flags_len = cpu_to_le32(0x8000);
2719
				blen = 0x8000;
T
Tejun Heo 已提交
2720
				prd[++pi].addr = cpu_to_le32(addr + 0x8000);
2721
			}
T
Tejun Heo 已提交
2722
			prd[pi].flags_len = cpu_to_le32(blen);
2723 2724 2725 2726 2727 2728 2729 2730
			VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);

			pi++;
			sg_len -= len;
			addr += len;
		}
	}

T
Tejun Heo 已提交
2731
	prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
}

/**
 *	ata_bmdma_qc_prep - Prepare taskfile for submission
 *	@qc: Metadata associated with taskfile to be prepared
 *
 *	Prepare ATA taskfile for submission.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_qc_prep(struct ata_queued_cmd *qc)
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	ata_bmdma_fill_sg(qc);
}
EXPORT_SYMBOL_GPL(ata_bmdma_qc_prep);

/**
 *	ata_bmdma_dumb_qc_prep - Prepare taskfile for submission
 *	@qc: Metadata associated with taskfile to be prepared
 *
 *	Prepare ATA taskfile for submission.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_dumb_qc_prep(struct ata_queued_cmd *qc)
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	ata_bmdma_fill_sg_dumb(qc);
}
EXPORT_SYMBOL_GPL(ata_bmdma_dumb_qc_prep);

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
/**
 *	ata_bmdma_qc_issue - issue taskfile to a BMDMA controller
 *	@qc: command to issue to device
 *
 *	This function issues a PIO, NODATA or DMA command to a
 *	SFF/BMDMA controller.  PIO and NODATA are handled by
 *	ata_sff_qc_issue().
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	Zero on success, AC_ERR_* mask on failure
 */
unsigned int ata_bmdma_qc_issue(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
2787
	struct ata_link *link = qc->dev->link;
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815

	/* defer PIO handling to sff_qc_issue */
	if (!ata_is_dma(qc->tf.protocol))
		return ata_sff_qc_issue(qc);

	/* select the device */
	ata_dev_select(ap, qc->dev->devno, 1, 0);

	/* start the command */
	switch (qc->tf.protocol) {
	case ATA_PROT_DMA:
		WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);

		ap->ops->sff_tf_load(ap, &qc->tf);  /* load tf registers */
		ap->ops->bmdma_setup(qc);	    /* set up bmdma */
		ap->ops->bmdma_start(qc);	    /* initiate bmdma */
		ap->hsm_task_state = HSM_ST_LAST;
		break;

	case ATAPI_PROT_DMA:
		WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);

		ap->ops->sff_tf_load(ap, &qc->tf);  /* load tf registers */
		ap->ops->bmdma_setup(qc);	    /* set up bmdma */
		ap->hsm_task_state = HSM_ST_FIRST;

		/* send cdb by polling if no cdb interrupt */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
2816
			ata_sff_queue_pio_task(link, 0);
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
		break;

	default:
		WARN_ON(1);
		return AC_ERR_SYSTEM;
	}

	return 0;
}
EXPORT_SYMBOL_GPL(ata_bmdma_qc_issue);

2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
/**
 *	ata_bmdma_port_intr - Handle BMDMA port interrupt
 *	@ap: Port on which interrupt arrived (possibly...)
 *	@qc: Taskfile currently active in engine
 *
 *	Handle port interrupt for given queued command.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	One if interrupt was handled, zero if not (shared irq).
 */
unsigned int ata_bmdma_port_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
	u8 host_stat = 0;
	bool bmdma_stopped = false;
	unsigned int handled;

	if (ap->hsm_task_state == HSM_ST_LAST && ata_is_dma(qc->tf.protocol)) {
		/* check status of DMA engine */
		host_stat = ap->ops->bmdma_status(ap);
		VPRINTK("ata%u: host_stat 0x%X\n", ap->print_id, host_stat);

		/* if it's not our irq... */
		if (!(host_stat & ATA_DMA_INTR))
			return ata_sff_idle_irq(ap);

		/* before we do anything else, clear DMA-Start bit */
		ap->ops->bmdma_stop(qc);
		bmdma_stopped = true;

		if (unlikely(host_stat & ATA_DMA_ERR)) {
L
Lucas De Marchi 已提交
2862
			/* error when transferring data to/from memory */
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
			qc->err_mask |= AC_ERR_HOST_BUS;
			ap->hsm_task_state = HSM_ST_ERR;
		}
	}

	handled = __ata_sff_port_intr(ap, qc, bmdma_stopped);

	if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
		ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);

	return handled;
}
EXPORT_SYMBOL_GPL(ata_bmdma_port_intr);

/**
 *	ata_bmdma_interrupt - Default BMDMA ATA host interrupt handler
 *	@irq: irq line (unused)
 *	@dev_instance: pointer to our ata_host information structure
 *
 *	Default interrupt handler for PCI IDE devices.  Calls
 *	ata_bmdma_port_intr() for each port that is not disabled.
 *
 *	LOCKING:
 *	Obtains host lock during operation.
 *
 *	RETURNS:
 *	IRQ_NONE or IRQ_HANDLED.
 */
irqreturn_t ata_bmdma_interrupt(int irq, void *dev_instance)
{
	return __ata_sff_interrupt(irq, dev_instance, ata_bmdma_port_intr);
}
EXPORT_SYMBOL_GPL(ata_bmdma_interrupt);

T
Tejun Heo 已提交
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
/**
 *	ata_bmdma_error_handler - Stock error handler for BMDMA controller
 *	@ap: port to handle error for
 *
 *	Stock error handler for BMDMA controller.  It can handle both
 *	PATA and SATA controllers.  Most BMDMA controllers should be
 *	able to use this EH as-is or with some added handling before
 *	and after.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
void ata_bmdma_error_handler(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	unsigned long flags;
	bool thaw = false;

	qc = __ata_qc_from_tag(ap, ap->link.active_tag);
	if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
		qc = NULL;

	/* reset PIO HSM and stop DMA engine */
	spin_lock_irqsave(ap->lock, flags);

	if (qc && ata_is_dma(qc->tf.protocol)) {
		u8 host_stat;

		host_stat = ap->ops->bmdma_status(ap);

		/* BMDMA controllers indicate host bus error by
		 * setting DMA_ERR bit and timing out.  As it wasn't
		 * really a timeout event, adjust error mask and
		 * cancel frozen state.
		 */
		if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) {
			qc->err_mask = AC_ERR_HOST_BUS;
			thaw = true;
		}

		ap->ops->bmdma_stop(qc);

		/* if we're gonna thaw, make sure IRQ is clear */
		if (thaw) {
			ap->ops->sff_check_status(ap);
2942 2943
			if (ap->ops->sff_irq_clear)
				ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
		}
	}

	spin_unlock_irqrestore(ap->lock, flags);

	if (thaw)
		ata_eh_thaw_port(ap);

	ata_sff_error_handler(ap);
}
EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);

/**
 *	ata_bmdma_post_internal_cmd - Stock post_internal_cmd for BMDMA
 *	@qc: internal command to clean up
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
void ata_bmdma_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	unsigned long flags;

	if (ata_is_dma(qc->tf.protocol)) {
		spin_lock_irqsave(ap->lock, flags);
		ap->ops->bmdma_stop(qc);
		spin_unlock_irqrestore(ap->lock, flags);
	}
}
EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
/**
 *	ata_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
 *	@ap: Port associated with this ATA transaction.
 *
 *	Clear interrupt and error flags in DMA status register.
 *
 *	May be used as the irq_clear() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_irq_clear(struct ata_port *ap)
{
	void __iomem *mmio = ap->ioaddr.bmdma_addr;

	if (!mmio)
		return;

	iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS);
}
EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
/**
 *	ata_bmdma_setup - Set up PCI IDE BMDMA transaction
 *	@qc: Info associated with this ATA transaction.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	u8 dmactl;

	/* load PRD table addr. */
	mb();	/* make sure PRD table writes are visible to controller */
T
Tejun Heo 已提交
3013
	iowrite32(ap->bmdma_prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054

	/* specify data direction, triple-check start bit is clear */
	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
	dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
	if (!rw)
		dmactl |= ATA_DMA_WR;
	iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);

	/* issue r/w command */
	ap->ops->sff_exec_command(ap, &qc->tf);
}
EXPORT_SYMBOL_GPL(ata_bmdma_setup);

/**
 *	ata_bmdma_start - Start a PCI IDE BMDMA transaction
 *	@qc: Info associated with this ATA transaction.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	u8 dmactl;

	/* start host DMA transaction */
	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
	iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);

	/* Strictly, one may wish to issue an ioread8() here, to
	 * flush the mmio write.  However, control also passes
	 * to the hardware at this point, and it will interrupt
	 * us when we are to resume control.  So, in effect,
	 * we don't care when the mmio write flushes.
	 * Further, a read of the DMA status register _immediately_
	 * following the write may not be what certain flaky hardware
	 * is expected, so I think it is best to not add a readb()
	 * without first all the MMIO ATA cards/mobos.
	 * Or maybe I'm just being paranoid.
	 *
	 * FIXME: The posting of this write means I/O starts are
L
Lucas De Marchi 已提交
3055
	 * unnecessarily delayed for MMIO
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	 */
}
EXPORT_SYMBOL_GPL(ata_bmdma_start);

/**
 *	ata_bmdma_stop - Stop PCI IDE BMDMA transfer
 *	@qc: Command we are ending DMA for
 *
 *	Clears the ATA_DMA_START flag in the dma control register
 *
 *	May be used as the bmdma_stop() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *mmio = ap->ioaddr.bmdma_addr;

	/* clear start/stop bit */
	iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START,
		 mmio + ATA_DMA_CMD);

	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
	ata_sff_dma_pause(ap);
}
EXPORT_SYMBOL_GPL(ata_bmdma_stop);

/**
 *	ata_bmdma_status - Read PCI IDE BMDMA status
 *	@ap: Port associated with this ATA transaction.
 *
 *	Read and return BMDMA status register.
 *
 *	May be used as the bmdma_status() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
u8 ata_bmdma_status(struct ata_port *ap)
{
	return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
}
EXPORT_SYMBOL_GPL(ata_bmdma_status);

3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117

/**
 *	ata_bmdma_port_start - Set port up for bmdma.
 *	@ap: Port to initialize
 *
 *	Called just after data structures for each port are
 *	initialized.  Allocates space for PRD table.
 *
 *	May be used as the port_start() entry in ata_port_operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
int ata_bmdma_port_start(struct ata_port *ap)
{
	if (ap->mwdma_mask || ap->udma_mask) {
T
Tejun Heo 已提交
3118 3119 3120 3121
		ap->bmdma_prd =
			dmam_alloc_coherent(ap->host->dev, ATA_PRD_TBL_SZ,
					    &ap->bmdma_prd_dma, GFP_KERNEL);
		if (!ap->bmdma_prd)
3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
			return -ENOMEM;
	}

	return 0;
}
EXPORT_SYMBOL_GPL(ata_bmdma_port_start);

/**
 *	ata_bmdma_port_start32 - Set port up for dma.
 *	@ap: Port to initialize
 *
 *	Called just after data structures for each port are
 *	initialized.  Enables 32bit PIO and allocates space for PRD
 *	table.
 *
 *	May be used as the port_start() entry in ata_port_operations for
 *	devices that are capable of 32bit PIO.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
int ata_bmdma_port_start32(struct ata_port *ap)
{
	ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
	return ata_bmdma_port_start(ap);
}
EXPORT_SYMBOL_GPL(ata_bmdma_port_start32);

3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
#ifdef CONFIG_PCI

/**
 *	ata_pci_bmdma_clear_simplex -	attempt to kick device out of simplex
 *	@pdev: PCI device
 *
 *	Some PCI ATA devices report simplex mode but in fact can be told to
 *	enter non simplex mode. This implements the necessary logic to
 *	perform the task on such devices. Calling it on other devices will
 *	have -undefined- behaviour.
 */
int ata_pci_bmdma_clear_simplex(struct pci_dev *pdev)
{
	unsigned long bmdma = pci_resource_start(pdev, 4);
	u8 simplex;

	if (bmdma == 0)
		return -ENOENT;

	simplex = inb(bmdma + 0x02);
	outb(simplex & 0x60, bmdma + 0x02);
	simplex = inb(bmdma + 0x02);
	if (simplex & 0x80)
		return -EOPNOTSUPP;
	return 0;
}
EXPORT_SYMBOL_GPL(ata_pci_bmdma_clear_simplex);

3178 3179 3180 3181
static void ata_bmdma_nodma(struct ata_host *host, const char *reason)
{
	int i;

3182
	dev_err(host->dev, "BMDMA: %s, falling back to PIO\n", reason);
3183 3184 3185 3186 3187 3188 3189

	for (i = 0; i < 2; i++) {
		host->ports[i]->mwdma_mask = 0;
		host->ports[i]->udma_mask = 0;
	}
}

3190 3191 3192 3193 3194 3195 3196 3197 3198
/**
 *	ata_pci_bmdma_init - acquire PCI BMDMA resources and init ATA host
 *	@host: target ATA host
 *
 *	Acquire PCI BMDMA resources and initialize @host accordingly.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 */
3199
void ata_pci_bmdma_init(struct ata_host *host)
3200 3201 3202 3203 3204 3205
{
	struct device *gdev = host->dev;
	struct pci_dev *pdev = to_pci_dev(gdev);
	int i, rc;

	/* No BAR4 allocation: No DMA */
3206 3207 3208 3209
	if (pci_resource_start(pdev, 4) == 0) {
		ata_bmdma_nodma(host, "BAR4 is zero");
		return;
	}
3210

3211 3212 3213 3214 3215 3216
	/*
	 * Some controllers require BMDMA region to be initialized
	 * even if DMA is not in use to clear IRQ status via
	 * ->sff_irq_clear method.  Try to initialize bmdma_addr
	 * regardless of dma masks.
	 */
3217 3218
	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
3219 3220 3221 3222 3223 3224 3225
		ata_bmdma_nodma(host, "failed to set dma mask");
	if (!rc) {
		rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
		if (rc)
			ata_bmdma_nodma(host,
					"failed to set consistent dma mask");
	}
3226 3227 3228 3229

	/* request and iomap DMA region */
	rc = pcim_iomap_regions(pdev, 1 << 4, dev_driver_string(gdev));
	if (rc) {
3230 3231
		ata_bmdma_nodma(host, "failed to request/iomap BAR4");
		return;
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
	}
	host->iomap = pcim_iomap_table(pdev);

	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];
		void __iomem *bmdma = host->iomap[4] + 8 * i;

		if (ata_port_is_dummy(ap))
			continue;

		ap->ioaddr.bmdma_addr = bmdma;
		if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) &&
		    (ioread8(bmdma + 2) & 0x80))
			host->flags |= ATA_HOST_SIMPLEX;

		ata_port_desc(ap, "bmdma 0x%llx",
		    (unsigned long long)pci_resource_start(pdev, 4) + 8 * i);
	}
}
EXPORT_SYMBOL_GPL(ata_pci_bmdma_init);

T
Tejun Heo 已提交
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
/**
 *	ata_pci_bmdma_prepare_host - helper to prepare PCI BMDMA ATA host
 *	@pdev: target PCI device
 *	@ppi: array of port_info, must be enough for two ports
 *	@r_host: out argument for the initialized ATA host
 *
 *	Helper to allocate BMDMA ATA host for @pdev, acquire all PCI
 *	resources and initialize it accordingly in one go.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
int ata_pci_bmdma_prepare_host(struct pci_dev *pdev,
			       const struct ata_port_info * const * ppi,
			       struct ata_host **r_host)
{
	int rc;

	rc = ata_pci_sff_prepare_host(pdev, ppi, r_host);
	if (rc)
		return rc;

	ata_pci_bmdma_init(*r_host);
	return 0;
}
EXPORT_SYMBOL_GPL(ata_pci_bmdma_prepare_host);

/**
 *	ata_pci_bmdma_init_one - Initialize/register BMDMA PCI IDE controller
 *	@pdev: Controller to be initialized
 *	@ppi: array of port_info, must be enough for two ports
 *	@sht: scsi_host_template to use when registering the host
 *	@host_priv: host private_data
 *	@hflags: host flags
 *
 *	This function is similar to ata_pci_sff_init_one() but also
 *	takes care of BMDMA initialization.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, negative on errno-based value on error.
 */
int ata_pci_bmdma_init_one(struct pci_dev *pdev,
			   const struct ata_port_info * const * ppi,
			   struct scsi_host_template *sht, void *host_priv,
			   int hflags)
{
3305
	return ata_pci_init_one(pdev, ppi, sht, host_priv, hflags, 1);
T
Tejun Heo 已提交
3306 3307 3308
}
EXPORT_SYMBOL_GPL(ata_pci_bmdma_init_one);

3309
#endif /* CONFIG_PCI */
T
Tejun Heo 已提交
3310
#endif /* CONFIG_ATA_BMDMA */
3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323

/**
 *	ata_sff_port_init - Initialize SFF/BMDMA ATA port
 *	@ap: Port to initialize
 *
 *	Called on port allocation to initialize SFF/BMDMA specific
 *	fields.
 *
 *	LOCKING:
 *	None.
 */
void ata_sff_port_init(struct ata_port *ap)
{
3324
	INIT_DELAYED_WORK(&ap->sff_pio_task, ata_sff_pio_task);
3325 3326
	ap->ctl = ATA_DEVCTL_OBS;
	ap->last_ctl = 0xFF;
3327 3328 3329 3330
}

int __init ata_sff_init(void)
{
3331
	ata_sff_wq = alloc_workqueue("ata_sff", WQ_MEM_RECLAIM, WQ_MAX_ACTIVE);
3332 3333 3334
	if (!ata_sff_wq)
		return -ENOMEM;

3335 3336 3337
	return 0;
}

3338
void ata_sff_exit(void)
3339
{
3340
	destroy_workqueue(ata_sff_wq);
3341
}