hardware.h 3.0 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/include/mach/hardware.h
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 *  Copyright (C) 2003 SAN People
 *  Copyright (C) 2003 ATMEL
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */

#ifndef __ASM_ARCH_HARDWARE_H
#define __ASM_ARCH_HARDWARE_H

#include <asm/sizes.h>

19
#if defined(CONFIG_ARCH_AT91RM9200)
20
#include <mach/at91rm9200.h>
21
#elif defined(CONFIG_ARCH_AT91SAM9260) || defined(CONFIG_ARCH_AT91SAM9G20)
22
#include <mach/at91sam9260.h>
23
#elif defined(CONFIG_ARCH_AT91SAM9261) || defined(CONFIG_ARCH_AT91SAM9G10)
24
#include <mach/at91sam9261.h>
25
#elif defined(CONFIG_ARCH_AT91SAM9263)
26
#include <mach/at91sam9263.h>
27
#elif defined(CONFIG_ARCH_AT91SAM9RL)
28
#include <mach/at91sam9rl.h>
29 30
#elif defined(CONFIG_ARCH_AT91SAM9G45)
#include <mach/at91sam9g45.h>
31
#elif defined(CONFIG_ARCH_AT91CAP9)
32
#include <mach/at91cap9.h>
33
#elif defined(CONFIG_ARCH_AT91X40)
34
#include <mach/at91x40.h>
35 36 37 38
#else
#error "Unsupported AT91 processor"
#endif

39 40 41 42 43 44 45 46 47 48 49 50 51 52
#if !defined(CONFIG_ARCH_AT91X40)
/*
 * On all at91 except rm9200 and x40 have the System Controller starts
 * at address 0xffffc000 and has a size of 16KiB.
 *
 * On rm9200 it's start at 0xfffe4000 of 111KiB with non reserved data starting
 * at 0xfffff000
 *
 * Removes the individual definitions of AT91_BASE_SYS and
 * replaces them with a common version at base 0xfffffc000 and size 16KiB
 * and map the same memory space
 */
#define AT91_BASE_SYS	0xffffc000
#endif
53

54 55 56 57 58 59
/*
 * Peripheral identifiers/interrupts.
 */
#define AT91_ID_FIQ		0	/* Advanced Interrupt Controller (FIQ) */
#define AT91_ID_SYS		1	/* System Peripherals */

60
#ifdef CONFIG_MMU
61
/*
62
 * Remap the peripherals from address 0xFFF78000 .. 0xFFFFFFFF
63
 * to 0xFEF78000 .. 0xFF000000.  (544Kb)
64
 */
65
#define AT91_IO_PHYS_BASE	0xFFF78000
66
#define AT91_IO_VIRT_BASE	(0xFF000000 - AT91_IO_SIZE)
67 68 69 70 71 72 73 74 75
#else
/*
 * Identity mapping for the non MMU case.
 */
#define AT91_IO_PHYS_BASE	AT91_BASE_SYS
#define AT91_IO_VIRT_BASE	AT91_IO_PHYS_BASE
#endif

#define AT91_IO_SIZE		(0xFFFFFFFF - AT91_IO_PHYS_BASE + 1)
76 77

 /* Convert a physical IO address to virtual IO address */
78
#define AT91_IO_P2V(x)		((x) - AT91_IO_PHYS_BASE + AT91_IO_VIRT_BASE)
79 80 81 82 83

/*
 * Virtual to Physical Address mapping for IO devices.
 */
#define AT91_VA_BASE_SYS	AT91_IO_P2V(AT91_BASE_SYS)
84
#define AT91_VA_BASE_EMAC	AT91_IO_P2V(AT91RM9200_BASE_EMAC)
85

86
 /* Internal SRAM is mapped below the IO devices */
87 88
#define AT91_SRAM_MAX		SZ_1M
#define AT91_VIRT_BASE		(AT91_IO_VIRT_BASE - AT91_SRAM_MAX)
89

90
/* Serial ports */
91 92 93 94 95 96 97 98 99 100 101
#define ATMEL_MAX_UART		7		/* 6 USART3's and one DBGU port (SAM9260) */

/* External Memory Map */
#define AT91_CHIPSELECT_0	0x10000000
#define AT91_CHIPSELECT_1	0x20000000
#define AT91_CHIPSELECT_2	0x30000000
#define AT91_CHIPSELECT_3	0x40000000
#define AT91_CHIPSELECT_4	0x50000000
#define AT91_CHIPSELECT_5	0x60000000
#define AT91_CHIPSELECT_6	0x70000000
#define AT91_CHIPSELECT_7	0x80000000
102 103 104 105 106 107

/* Clocks */
#define AT91_SLOW_CLOCK		32768		/* slow clock */


#endif