intel_overlay.c 40.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2009
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel@ffwll.ch>
 *
 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
 */
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#include "i915_drv.h"
#include "i915_reg.h"
#include "intel_drv.h"

/* Limits for overlay size. According to intel doc, the real limits are:
 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
 * the mininum of both.  */
#define IMAGE_MAX_WIDTH		2048
#define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
/* on 830 and 845 these large limits result in the card hanging */
#define IMAGE_MAX_WIDTH_LEGACY	1024
#define IMAGE_MAX_HEIGHT_LEGACY	1088

/* overlay register definitions */
/* OCMD register */
#define OCMD_TILED_SURFACE	(0x1<<19)
#define OCMD_MIRROR_MASK	(0x3<<17)
#define OCMD_MIRROR_MODE	(0x3<<17)
#define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
#define OCMD_MIRROR_VERTICAL	(0x2<<17)
#define OCMD_MIRROR_BOTH	(0x3<<17)
#define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
#define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
#define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
#define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
#define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
#define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
#define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
#define OCMD_YUV_422_PACKED	(0x8<<10)
#define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
#define OCMD_YUV_420_PLANAR	(0xc<<10)
#define OCMD_YUV_422_PLANAR	(0xd<<10)
#define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
#define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
#define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
67
#define OCMD_BUF_TYPE_MASK	(0x1<<5)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
#define OCMD_BUF_TYPE_FRAME	(0x0<<5)
#define OCMD_BUF_TYPE_FIELD	(0x1<<5)
#define OCMD_TEST_MODE		(0x1<<4)
#define OCMD_BUFFER_SELECT	(0x3<<2)
#define OCMD_BUFFER0		(0x0<<2)
#define OCMD_BUFFER1		(0x1<<2)
#define OCMD_FIELD_SELECT	(0x1<<2)
#define OCMD_FIELD0		(0x0<<1)
#define OCMD_FIELD1		(0x1<<1)
#define OCMD_ENABLE		(0x1<<0)

/* OCONFIG register */
#define OCONF_PIPE_MASK		(0x1<<18)
#define OCONF_PIPE_A		(0x0<<18)
#define OCONF_PIPE_B		(0x1<<18)
#define OCONF_GAMMA2_ENABLE	(0x1<<16)
#define OCONF_CSC_MODE_BT601	(0x0<<5)
#define OCONF_CSC_MODE_BT709	(0x1<<5)
#define OCONF_CSC_BYPASS	(0x1<<4)
#define OCONF_CC_OUT_8BIT	(0x1<<3)
#define OCONF_TEST_MODE		(0x1<<2)
#define OCONF_THREE_LINE_BUFFER	(0x1<<0)
#define OCONF_TWO_LINE_BUFFER	(0x0<<0)

/* DCLRKM (dst-key) register */
#define DST_KEY_ENABLE		(0x1<<31)
#define CLK_RGB24_MASK		0x0
#define CLK_RGB16_MASK		0x070307
#define CLK_RGB15_MASK		0x070707
#define CLK_RGB8I_MASK		0xffffff

#define RGB16_TO_COLORKEY(c) \
	(((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
#define RGB15_TO_COLORKEY(c) \
	(((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))

/* overlay flip addr flag */
#define OFC_UPDATE		0x1

/* polyphase filter coefficients */
#define N_HORIZ_Y_TAPS          5
#define N_VERT_Y_TAPS           3
#define N_HORIZ_UV_TAPS         3
#define N_VERT_UV_TAPS          3
#define N_PHASES                17
#define MAX_TAPS                5

/* memory bufferd overlay registers */
struct overlay_registers {
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
	u32 OBUF_0Y;
	u32 OBUF_1Y;
	u32 OBUF_0U;
	u32 OBUF_0V;
	u32 OBUF_1U;
	u32 OBUF_1V;
	u32 OSTRIDE;
	u32 YRGB_VPH;
	u32 UV_VPH;
	u32 HORZ_PH;
	u32 INIT_PHS;
	u32 DWINPOS;
	u32 DWINSZ;
	u32 SWIDTH;
	u32 SWIDTHSW;
	u32 SHEIGHT;
	u32 YRGBSCALE;
	u32 UVSCALE;
	u32 OCLRC0;
	u32 OCLRC1;
	u32 DCLRKV;
	u32 DCLRKM;
	u32 SCLRKVH;
	u32 SCLRKVL;
	u32 SCLRKEN;
	u32 OCONFIG;
	u32 OCMD;
	u32 RESERVED1; /* 0x6C */
	u32 OSTART_0Y;
	u32 OSTART_1Y;
	u32 OSTART_0U;
	u32 OSTART_0V;
	u32 OSTART_1U;
	u32 OSTART_1V;
	u32 OTILEOFF_0Y;
	u32 OTILEOFF_1Y;
	u32 OTILEOFF_0U;
	u32 OTILEOFF_0V;
	u32 OTILEOFF_1U;
	u32 OTILEOFF_1V;
	u32 FASTHSCALE; /* 0xA0 */
	u32 UVSCALEV; /* 0xA4 */
	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
168 169
};

170 171 172 173 174
struct intel_overlay {
	struct drm_device *dev;
	struct intel_crtc *crtc;
	struct drm_i915_gem_object *vid_bo;
	struct drm_i915_gem_object *old_vid_bo;
175 176
	bool active;
	bool pfit_active;
177
	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
178 179
	u32 color_key:24;
	u32 color_key_enabled:1;
180 181 182 183 184 185
	u32 brightness, contrast, saturation;
	u32 old_xscale, old_yscale;
	/* register access */
	u32 flip_addr;
	struct drm_i915_gem_object *reg_bo;
	/* flip handling */
186
	struct drm_i915_gem_request *last_flip_req;
187
	void (*flip_tail)(struct intel_overlay *);
188
};
189

190
static struct overlay_registers __iomem *
191
intel_overlay_map_regs(struct intel_overlay *overlay)
192
{
193 194
	struct drm_i915_private *dev_priv = to_i915(overlay->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
195
	struct overlay_registers __iomem *regs;
196

197
	if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
198
		regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
199
	else
200
		regs = io_mapping_map_wc(ggtt->mappable,
201 202
					 overlay->flip_addr,
					 PAGE_SIZE);
203

204
	return regs;
205
}
206

207
static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
208
				     struct overlay_registers __iomem *regs)
209 210
{
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
211
		io_mapping_unmap(regs);
212 213
}

214
static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
215
					 struct drm_i915_gem_request *req,
216
					 void (*tail)(struct intel_overlay *))
217
{
218
	int ret;
219

220
	WARN_ON(overlay->last_flip_req);
221
	i915_gem_request_assign(&overlay->last_flip_req, req);
222
	i915_add_request(req);
223

224
	overlay->flip_tail = tail;
225
	ret = i915_wait_request(overlay->last_flip_req);
226
	if (ret)
227
		return ret;
228

229
	i915_gem_request_assign(&overlay->last_flip_req, NULL);
230 231 232 233 234 235 236
	return 0;
}

/* overlay needs to be disable in OCMD reg */
static int intel_overlay_on(struct intel_overlay *overlay)
{
	struct drm_device *dev = overlay->dev;
237
	struct drm_i915_private *dev_priv = dev->dev_private;
238
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
239
	struct drm_i915_gem_request *req;
240 241
	int ret;

242
	WARN_ON(overlay->active);
243
	WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
244

245
	req = i915_gem_request_alloc(engine, NULL);
246 247
	if (IS_ERR(req))
		return PTR_ERR(req);
248

249
	ret = intel_ring_begin(req, 4);
250
	if (ret) {
251
		i915_add_request_no_flush(req);
252 253 254
		return ret;
	}

255 256
	overlay->active = true;

257 258 259 260 261
	intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
	intel_ring_emit(engine, overlay->flip_addr | OFC_UPDATE);
	intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
262

263
	return intel_overlay_do_wait_request(overlay, req, NULL);
264 265 266
}

/* overlay needs to be enabled in OCMD reg */
C
Chris Wilson 已提交
267 268
static int intel_overlay_continue(struct intel_overlay *overlay,
				  bool load_polyphase_filter)
269 270
{
	struct drm_device *dev = overlay->dev;
271
	struct drm_i915_private *dev_priv = dev->dev_private;
272
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
273
	struct drm_i915_gem_request *req;
274 275
	u32 flip_addr = overlay->flip_addr;
	u32 tmp;
276
	int ret;
277

278
	WARN_ON(!overlay->active);
279 280 281 282 283 284 285 286 287

	if (load_polyphase_filter)
		flip_addr |= OFC_UPDATE;

	/* check for underruns */
	tmp = I915_READ(DOVSTA);
	if (tmp & (1 << 17))
		DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);

288
	req = i915_gem_request_alloc(engine, NULL);
289 290
	if (IS_ERR(req))
		return PTR_ERR(req);
291

292
	ret = intel_ring_begin(req, 2);
293
	if (ret) {
294
		i915_add_request_no_flush(req);
295 296 297
		return ret;
	}

298 299 300
	intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(engine, flip_addr);
	intel_ring_advance(engine);
301

302
	WARN_ON(overlay->last_flip_req);
303
	i915_gem_request_assign(&overlay->last_flip_req, req);
304
	i915_add_request(req);
305 306

	return 0;
307 308
}

309
static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
310
{
311
	struct drm_i915_gem_object *obj = overlay->old_vid_bo;
312

B
Ben Widawsky 已提交
313
	i915_gem_object_ggtt_unpin(obj);
314
	drm_gem_object_unreference(&obj->base);
315

316 317
	overlay->old_vid_bo = NULL;
}
318

319 320
static void intel_overlay_off_tail(struct intel_overlay *overlay)
{
321
	struct drm_i915_gem_object *obj = overlay->vid_bo;
322

323
	/* never have the overlay hw on without showing a frame */
324 325
	if (WARN_ON(!obj))
		return;
326

B
Ben Widawsky 已提交
327
	i915_gem_object_ggtt_unpin(obj);
328
	drm_gem_object_unreference(&obj->base);
329
	overlay->vid_bo = NULL;
330

331 332
	overlay->crtc->overlay = NULL;
	overlay->crtc = NULL;
333
	overlay->active = false;
334 335 336
}

/* overlay needs to be disabled in OCMD reg */
337
static int intel_overlay_off(struct intel_overlay *overlay)
338 339
{
	struct drm_device *dev = overlay->dev;
340
	struct drm_i915_private *dev_priv = dev->dev_private;
341
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
342
	struct drm_i915_gem_request *req;
C
Chris Wilson 已提交
343
	u32 flip_addr = overlay->flip_addr;
344
	int ret;
345

346
	WARN_ON(!overlay->active);
347 348 349 350 351 352 353

	/* According to intel docs the overlay hw may hang (when switching
	 * off) without loading the filter coeffs. It is however unclear whether
	 * this applies to the disabling of the overlay or to the switching off
	 * of the hw. Do it in both cases */
	flip_addr |= OFC_UPDATE;

354
	req = i915_gem_request_alloc(engine, NULL);
355 356
	if (IS_ERR(req))
		return PTR_ERR(req);
357

358
	ret = intel_ring_begin(req, 6);
359
	if (ret) {
360
		i915_add_request_no_flush(req);
361 362 363
		return ret;
	}

364
	/* wait for overlay to go idle */
365 366 367
	intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(engine, flip_addr);
	intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
368
	/* turn overlay off */
D
Daniel Vetter 已提交
369 370 371
	if (IS_I830(dev)) {
		/* Workaround: Don't disable the overlay fully, since otherwise
		 * it dies on the next OVERLAY_ON cmd. */
372 373 374
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_emit(engine, MI_NOOP);
D
Daniel Vetter 已提交
375
	} else {
376 377 378 379
		intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
		intel_ring_emit(engine, flip_addr);
		intel_ring_emit(engine,
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
D
Daniel Vetter 已提交
380
	}
381
	intel_ring_advance(engine);
382

383
	return intel_overlay_do_wait_request(overlay, req, intel_overlay_off_tail);
384 385
}

386 387
/* recover from an interruption due to a signal
 * We have to be careful not to repeat work forever an make forward progess. */
388
static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
389 390 391
{
	int ret;

392
	if (overlay->last_flip_req == NULL)
393
		return 0;
394

395
	ret = i915_wait_request(overlay->last_flip_req);
396
	if (ret)
397 398
		return ret;

399 400
	if (overlay->flip_tail)
		overlay->flip_tail(overlay);
401

402
	i915_gem_request_assign(&overlay->last_flip_req, NULL);
403 404 405
	return 0;
}

406 407
/* Wait for pending overlay flip and release old frame.
 * Needs to be called before the overlay register are changed
408 409
 * via intel_overlay_(un)map_regs
 */
410 411
static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
{
412
	struct drm_device *dev = overlay->dev;
413
	struct drm_i915_private *dev_priv = dev->dev_private;
414
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
415 416
	int ret;

417 418
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

419 420 421
	/* Only wait if there is actually an old frame to release to
	 * guarantee forward progress.
	 */
422 423 424
	if (!overlay->old_vid_bo)
		return 0;

425 426
	if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
		/* synchronous slowpath */
427 428
		struct drm_i915_gem_request *req;

429
		req = i915_gem_request_alloc(engine, NULL);
430 431
		if (IS_ERR(req))
			return PTR_ERR(req);
432

433
		ret = intel_ring_begin(req, 2);
434
		if (ret) {
435
			i915_add_request_no_flush(req);
436 437 438
			return ret;
		}

439 440 441 442
		intel_ring_emit(engine,
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
443

444
		ret = intel_overlay_do_wait_request(overlay, req,
445
						    intel_overlay_release_old_vid_tail);
446 447 448
		if (ret)
			return ret;
	}
449

450
	intel_overlay_release_old_vid_tail(overlay);
451 452 453 454


	i915_gem_track_fb(overlay->old_vid_bo, NULL,
			  INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
455 456 457
	return 0;
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
void intel_overlay_reset(struct drm_i915_private *dev_priv)
{
	struct intel_overlay *overlay = dev_priv->overlay;

	if (!overlay)
		return;

	intel_overlay_release_old_vid(overlay);

	overlay->last_flip_req = NULL;
	overlay->old_xscale = 0;
	overlay->old_yscale = 0;
	overlay->crtc = NULL;
	overlay->active = false;
}

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
struct put_image_params {
	int format;
	short dst_x;
	short dst_y;
	short dst_w;
	short dst_h;
	short src_w;
	short src_scan_h;
	short src_scan_w;
	short src_h;
	short stride_Y;
	short stride_UV;
	int offset_Y;
	int offset_U;
	int offset_V;
};

static int packed_depth_bytes(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
494 495 496 497 498 499
	case I915_OVERLAY_YUV422:
		return 4;
	case I915_OVERLAY_YUV411:
		/* return 6; not implemented */
	default:
		return -EINVAL;
500 501 502 503 504 505
	}
}

static int packed_width_bytes(u32 format, short width)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
506 507 508 509
	case I915_OVERLAY_YUV422:
		return width << 1;
	default:
		return -EINVAL;
510 511 512 513 514 515
	}
}

static int uv_hsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
516 517 518 519 520 521 522 523
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV420:
		return 2;
	case I915_OVERLAY_YUV411:
	case I915_OVERLAY_YUV410:
		return 4;
	default:
		return -EINVAL;
524 525 526 527 528 529
	}
}

static int uv_vsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
530 531 532 533 534 535 536 537
	case I915_OVERLAY_YUV420:
	case I915_OVERLAY_YUV410:
		return 2;
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV411:
		return 1;
	default:
		return -EINVAL;
538 539 540 541 542 543
	}
}

static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
{
	u32 mask, shift, ret;
544
	if (IS_GEN2(dev)) {
545 546
		mask = 0x1f;
		shift = 5;
547 548 549
	} else {
		mask = 0x3f;
		shift = 6;
550 551
	}
	ret = ((offset + width + mask) >> shift) - (offset >> shift);
552
	if (!IS_GEN2(dev))
553
		ret <<= 1;
554
	ret -= 1;
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	return ret << 2;
}

static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
	0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
	0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
	0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
	0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
	0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
	0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
	0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
	0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
	0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
	0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
	0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
	0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
	0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
	0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
	0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
	0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
C
Chris Wilson 已提交
575 576 577
	0xb000, 0x3000, 0x0800, 0x3000, 0xb000
};

578 579 580 581 582 583 584 585 586
static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
	0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
	0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
	0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
	0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
	0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
	0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
	0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
	0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
C
Chris Wilson 已提交
587 588
	0x3000, 0x0800, 0x3000
};
589

590
static void update_polyphase_filter(struct overlay_registers __iomem *regs)
591
{
592 593 594
	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
		    sizeof(uv_static_hcoeffs));
595 596 597
}

static bool update_scaling_factors(struct intel_overlay *overlay,
598
				   struct overlay_registers __iomem *regs,
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
				   struct put_image_params *params)
{
	/* fixed point with a 12 bit shift */
	u32 xscale, yscale, xscale_UV, yscale_UV;
#define FP_SHIFT 12
#define FRACT_MASK 0xfff
	bool scale_changed = false;
	int uv_hscale = uv_hsubsampling(params->format);
	int uv_vscale = uv_vsubsampling(params->format);

	if (params->dst_w > 1)
		xscale = ((params->src_scan_w - 1) << FP_SHIFT)
			/(params->dst_w);
	else
		xscale = 1 << FP_SHIFT;

	if (params->dst_h > 1)
		yscale = ((params->src_scan_h - 1) << FP_SHIFT)
			/(params->dst_h);
	else
		yscale = 1 << FP_SHIFT;

	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
C
Chris Wilson 已提交
622 623 624 625 626
	xscale_UV = xscale/uv_hscale;
	yscale_UV = yscale/uv_vscale;
	/* make the Y scale to UV scale ratio an exact multiply */
	xscale = xscale_UV * uv_hscale;
	yscale = yscale_UV * uv_vscale;
627
	/*} else {
C
Chris Wilson 已提交
628 629 630
	  xscale_UV = 0;
	  yscale_UV = 0;
	  }*/
631 632 633 634 635 636

	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
		scale_changed = true;
	overlay->old_xscale = xscale;
	overlay->old_yscale = yscale;

637 638 639 640
	iowrite32(((yscale & FRACT_MASK) << 20) |
		  ((xscale >> FP_SHIFT)  << 16) |
		  ((xscale & FRACT_MASK) << 3),
		 &regs->YRGBSCALE);
C
Chris Wilson 已提交
641

642 643 644 645
	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
		  ((xscale_UV >> FP_SHIFT)  << 16) |
		  ((xscale_UV & FRACT_MASK) << 3),
		 &regs->UVSCALE);
C
Chris Wilson 已提交
646

647 648 649
	iowrite32((((yscale    >> FP_SHIFT) << 16) |
		   ((yscale_UV >> FP_SHIFT) << 0)),
		 &regs->UVSCALEV);
650 651 652 653 654 655 656 657

	if (scale_changed)
		update_polyphase_filter(regs);

	return scale_changed;
}

static void update_colorkey(struct intel_overlay *overlay,
658
			    struct overlay_registers __iomem *regs)
659 660
{
	u32 key = overlay->color_key;
661 662 663 664 665
	u32 flags;

	flags = 0;
	if (overlay->color_key_enabled)
		flags |= DST_KEY_ENABLE;
666

667
	switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
C
Chris Wilson 已提交
668
	case 8:
669 670
		key = 0;
		flags |= CLK_RGB8I_MASK;
671 672
		break;

C
Chris Wilson 已提交
673
	case 16:
674
		if (overlay->crtc->base.primary->fb->depth == 15) {
675 676
			key = RGB15_TO_COLORKEY(key);
			flags |= CLK_RGB15_MASK;
C
Chris Wilson 已提交
677
		} else {
678 679
			key = RGB16_TO_COLORKEY(key);
			flags |= CLK_RGB16_MASK;
C
Chris Wilson 已提交
680
		}
681 682
		break;

C
Chris Wilson 已提交
683 684
	case 24:
	case 32:
685
		flags |= CLK_RGB24_MASK;
686
		break;
687
	}
688 689 690

	iowrite32(key, &regs->DCLRKV);
	iowrite32(flags, &regs->DCLRKM);
691 692 693 694 695 696 697 698
}

static u32 overlay_cmd_reg(struct put_image_params *params)
{
	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
699 700 701 702 703 704 705 706 707 708
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PLANAR;
			break;
		case I915_OVERLAY_YUV420:
			cmd |= OCMD_YUV_420_PLANAR;
			break;
		case I915_OVERLAY_YUV411:
		case I915_OVERLAY_YUV410:
			cmd |= OCMD_YUV_410_PLANAR;
			break;
709 710 711
		}
	} else { /* YUV packed */
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
712 713 714 715 716 717
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PACKED;
			break;
		case I915_OVERLAY_YUV411:
			cmd |= OCMD_YUV_411_PACKED;
			break;
718 719 720
		}

		switch (params->format & I915_OVERLAY_SWAP_MASK) {
C
Chris Wilson 已提交
721 722 723 724 725 726 727 728 729 730 731
		case I915_OVERLAY_NO_SWAP:
			break;
		case I915_OVERLAY_UV_SWAP:
			cmd |= OCMD_UV_SWAP;
			break;
		case I915_OVERLAY_Y_SWAP:
			cmd |= OCMD_Y_SWAP;
			break;
		case I915_OVERLAY_Y_AND_UV_SWAP:
			cmd |= OCMD_Y_AND_UV_SWAP;
			break;
732 733 734 735 736 737
		}
	}

	return cmd;
}

738
static int intel_overlay_do_put_image(struct intel_overlay *overlay,
739
				      struct drm_i915_gem_object *new_bo,
740
				      struct put_image_params *params)
741 742
{
	int ret, tmp_width;
743
	struct overlay_registers __iomem *regs;
744 745
	bool scale_changed = false;
	struct drm_device *dev = overlay->dev;
746
	u32 swidth, swidthsw, sheight, ostride;
747
	enum pipe pipe = overlay->crtc->pipe;
748

749 750
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
751 752 753 754 755

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

756
	ret = i915_gem_object_pin_to_display_plane(new_bo, 0,
757
						   &i915_ggtt_view_normal);
758 759 760
	if (ret != 0)
		return ret;

761 762 763 764
	ret = i915_gem_object_put_fence(new_bo);
	if (ret)
		goto out_unpin;

765
	if (!overlay->active) {
766
		u32 oconfig;
767
		regs = intel_overlay_map_regs(overlay);
768 769 770 771
		if (!regs) {
			ret = -ENOMEM;
			goto out_unpin;
		}
772
		oconfig = OCONF_CC_OUT_8BIT;
773
		if (IS_GEN4(overlay->dev))
774
			oconfig |= OCONF_CSC_MODE_BT709;
775
		oconfig |= pipe == 0 ?
776
			OCONF_PIPE_A : OCONF_PIPE_B;
777
		iowrite32(oconfig, &regs->OCONFIG);
778
		intel_overlay_unmap_regs(overlay, regs);
779 780 781 782 783 784

		ret = intel_overlay_on(overlay);
		if (ret != 0)
			goto out_unpin;
	}

785
	regs = intel_overlay_map_regs(overlay);
786 787 788 789 790
	if (!regs) {
		ret = -ENOMEM;
		goto out_unpin;
	}

791 792
	iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
	iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
793 794 795 796 797 798

	if (params->format & I915_OVERLAY_YUV_PACKED)
		tmp_width = packed_width_bytes(params->format, params->src_w);
	else
		tmp_width = params->src_w;

799 800 801
	swidth = params->src_w;
	swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
	sheight = params->src_h;
802
	iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
803
	ostride = params->stride_Y;
804 805 806 807 808

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		int uv_hscale = uv_hsubsampling(params->format);
		int uv_vscale = uv_vsubsampling(params->format);
		u32 tmp_U, tmp_V;
809
		swidth |= (params->src_w/uv_hscale) << 16;
810
		tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
C
Chris Wilson 已提交
811
				      params->src_w/uv_hscale);
812
		tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
C
Chris Wilson 已提交
813
				      params->src_w/uv_hscale);
814 815
		swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
		sheight |= (params->src_h/uv_vscale) << 16;
816 817
		iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
		iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
818
		ostride |= params->stride_UV << 16;
819 820
	}

821 822 823 824 825
	iowrite32(swidth, &regs->SWIDTH);
	iowrite32(swidthsw, &regs->SWIDTHSW);
	iowrite32(sheight, &regs->SHEIGHT);
	iowrite32(ostride, &regs->OSTRIDE);

826 827 828 829
	scale_changed = update_scaling_factors(overlay, regs, params);

	update_colorkey(overlay, regs);

830
	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
831

832
	intel_overlay_unmap_regs(overlay, regs);
833

C
Chris Wilson 已提交
834 835 836
	ret = intel_overlay_continue(overlay, scale_changed);
	if (ret)
		goto out_unpin;
837

838 839 840
	i915_gem_track_fb(overlay->vid_bo, new_bo,
			  INTEL_FRONTBUFFER_OVERLAY(pipe));

841
	overlay->old_vid_bo = overlay->vid_bo;
842
	overlay->vid_bo = new_bo;
843

844 845 846
	intel_frontbuffer_flip(dev,
			       INTEL_FRONTBUFFER_OVERLAY(pipe));

847 848 849
	return 0;

out_unpin:
B
Ben Widawsky 已提交
850
	i915_gem_object_ggtt_unpin(new_bo);
851 852 853
	return ret;
}

854
int intel_overlay_switch_off(struct intel_overlay *overlay)
855
{
856
	struct overlay_registers __iomem *regs;
857
	struct drm_device *dev = overlay->dev;
858
	int ret;
859

860 861
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
862

863
	ret = intel_overlay_recover_from_interrupt(overlay);
864 865
	if (ret != 0)
		return ret;
866

867 868 869 870 871 872 873
	if (!overlay->active)
		return 0;

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

874
	regs = intel_overlay_map_regs(overlay);
875
	iowrite32(0, &regs->OCMD);
876
	intel_overlay_unmap_regs(overlay, regs);
877

878
	ret = intel_overlay_off(overlay);
879 880 881
	if (ret != 0)
		return ret;

882
	intel_overlay_off_tail(overlay);
883 884 885 886 887 888
	return 0;
}

static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
					  struct intel_crtc *crtc)
{
889
	if (!crtc->active)
890 891 892
		return -EINVAL;

	/* can't use the overlay with double wide pipe */
893
	if (crtc->config->double_wide)
894 895 896 897 898 899 900 901
		return -EINVAL;

	return 0;
}

static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
{
	struct drm_device *dev = overlay->dev;
902
	struct drm_i915_private *dev_priv = dev->dev_private;
903
	u32 pfit_control = I915_READ(PFIT_CONTROL);
904
	u32 ratio;
905 906

	/* XXX: This is not the same logic as in the xorg driver, but more in
907 908
	 * line with the intel documentation for the i965
	 */
909
	if (INTEL_INFO(dev)->gen >= 4) {
910
		/* on i965 use the PGM reg to read out the autoscaler values */
911 912
		ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
	} else {
913 914
		if (pfit_control & VERT_AUTO_SCALE)
			ratio = I915_READ(PFIT_AUTO_RATIOS);
915
		else
916 917
			ratio = I915_READ(PFIT_PGM_RATIOS);
		ratio >>= PFIT_VERT_SCALE_SHIFT;
918 919 920 921 922 923 924 925 926 927
	}

	overlay->pfit_vscale_ratio = ratio;
}

static int check_overlay_dst(struct intel_overlay *overlay,
			     struct drm_intel_overlay_put_image *rec)
{
	struct drm_display_mode *mode = &overlay->crtc->base.mode;

928 929 930 931
	if (rec->dst_x < mode->hdisplay &&
	    rec->dst_x + rec->dst_width <= mode->hdisplay &&
	    rec->dst_y < mode->vdisplay &&
	    rec->dst_y + rec->dst_height <= mode->vdisplay)
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
		return 0;
	else
		return -EINVAL;
}

static int check_overlay_scaling(struct put_image_params *rec)
{
	u32 tmp;

	/* downscaling limit is 8.0 */
	tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
	if (tmp > 7)
		return -EINVAL;
	tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
	if (tmp > 7)
		return -EINVAL;

	return 0;
}

static int check_overlay_src(struct drm_device *dev,
			     struct drm_intel_overlay_put_image *rec,
954
			     struct drm_i915_gem_object *new_bo)
955 956 957
{
	int uv_hscale = uv_hsubsampling(rec->flags);
	int uv_vscale = uv_vsubsampling(rec->flags);
958 959 960
	u32 stride_mask;
	int depth;
	u32 tmp;
961 962 963

	/* check src dimensions */
	if (IS_845G(dev) || IS_I830(dev)) {
C
Chris Wilson 已提交
964
		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
965
		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
966 967
			return -EINVAL;
	} else {
C
Chris Wilson 已提交
968
		if (rec->src_height > IMAGE_MAX_HEIGHT ||
969
		    rec->src_width  > IMAGE_MAX_WIDTH)
970 971
			return -EINVAL;
	}
972

973
	/* better safe than sorry, use 4 as the maximal subsampling ratio */
C
Chris Wilson 已提交
974
	if (rec->src_height < N_VERT_Y_TAPS*4 ||
975
	    rec->src_width  < N_HORIZ_Y_TAPS*4)
976 977
		return -EINVAL;

978
	/* check alignment constraints */
979
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
980 981 982
	case I915_OVERLAY_RGB:
		/* not implemented */
		return -EINVAL;
983

C
Chris Wilson 已提交
984 985
	case I915_OVERLAY_YUV_PACKED:
		if (uv_vscale != 1)
986
			return -EINVAL;
987 988

		depth = packed_depth_bytes(rec->flags);
C
Chris Wilson 已提交
989 990
		if (depth < 0)
			return depth;
991

C
Chris Wilson 已提交
992 993 994 995 996 997 998 999
		/* ignore UV planes */
		rec->stride_UV = 0;
		rec->offset_U = 0;
		rec->offset_V = 0;
		/* check pixel alignment */
		if (rec->offset_Y % depth)
			return -EINVAL;
		break;
1000

C
Chris Wilson 已提交
1001 1002
	case I915_OVERLAY_YUV_PLANAR:
		if (uv_vscale < 0 || uv_hscale < 0)
1003
			return -EINVAL;
C
Chris Wilson 已提交
1004 1005
		/* no offset restrictions for planar formats */
		break;
1006

C
Chris Wilson 已提交
1007 1008
	default:
		return -EINVAL;
1009 1010 1011 1012 1013 1014
	}

	if (rec->src_width % uv_hscale)
		return -EINVAL;

	/* stride checking */
1015 1016 1017 1018
	if (IS_I830(dev) || IS_845G(dev))
		stride_mask = 255;
	else
		stride_mask = 63;
1019 1020 1021

	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
		return -EINVAL;
1022
	if (IS_GEN4(dev) && rec->stride_Y < 512)
1023 1024 1025
		return -EINVAL;

	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1026 1027
		4096 : 8192;
	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1028 1029 1030 1031
		return -EINVAL;

	/* check buffer dimensions */
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1032 1033 1034 1035 1036 1037 1038
	case I915_OVERLAY_RGB:
	case I915_OVERLAY_YUV_PACKED:
		/* always 4 Y values per depth pixels */
		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
			return -EINVAL;

		tmp = rec->stride_Y*rec->src_height;
1039
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048
			return -EINVAL;
		break;

	case I915_OVERLAY_YUV_PLANAR:
		if (rec->src_width > rec->stride_Y)
			return -EINVAL;
		if (rec->src_width/uv_hscale > rec->stride_UV)
			return -EINVAL;

1049
		tmp = rec->stride_Y * rec->src_height;
1050
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1051
			return -EINVAL;
1052 1053

		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1054 1055
		if (rec->offset_U + tmp > new_bo->base.size ||
		    rec->offset_V + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1056 1057
			return -EINVAL;
		break;
1058 1059 1060 1061 1062
	}

	return 0;
}

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
/**
 * Return the pipe currently connected to the panel fitter,
 * or -1 if the panel fitter is not present or not in use
 */
static int intel_panel_fitter_pipe(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32  pfit_control;

	/* i830 doesn't have a panel fitter */
1073
	if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
1074 1075 1076 1077 1078 1079 1080 1081 1082
		return -1;

	pfit_control = I915_READ(PFIT_CONTROL);

	/* See if the panel fitter is in use */
	if ((pfit_control & PFIT_ENABLE) == 0)
		return -1;

	/* 965 can place panel fitter on either pipe */
1083
	if (IS_GEN4(dev))
1084 1085 1086 1087 1088 1089
		return (pfit_control >> 29) & 0x3;

	/* older chips can only use pipe 1 */
	return 1;
}

1090
int intel_overlay_put_image(struct drm_device *dev, void *data,
1091
			    struct drm_file *file_priv)
1092 1093
{
	struct drm_intel_overlay_put_image *put_image_rec = data;
1094
	struct drm_i915_private *dev_priv = dev->dev_private;
1095
	struct intel_overlay *overlay;
R
Rob Clark 已提交
1096
	struct drm_crtc *drmmode_crtc;
1097
	struct intel_crtc *crtc;
1098
	struct drm_i915_gem_object *new_bo;
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	struct put_image_params *params;
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

	if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
1109
		drm_modeset_lock_all(dev);
1110 1111
		mutex_lock(&dev->struct_mutex);

1112
		ret = intel_overlay_switch_off(overlay);
1113 1114

		mutex_unlock(&dev->struct_mutex);
1115
		drm_modeset_unlock_all(dev);
1116 1117 1118 1119

		return ret;
	}

1120
	params = kmalloc(sizeof(*params), GFP_KERNEL);
1121 1122 1123
	if (!params)
		return -ENOMEM;

R
Rob Clark 已提交
1124 1125
	drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
	if (!drmmode_crtc) {
1126 1127 1128
		ret = -ENOENT;
		goto out_free;
	}
R
Rob Clark 已提交
1129
	crtc = to_intel_crtc(drmmode_crtc);
1130

1131 1132
	new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
						   put_image_rec->bo_handle));
1133
	if (&new_bo->base == NULL) {
1134 1135 1136
		ret = -ENOENT;
		goto out_free;
	}
1137

1138
	drm_modeset_lock_all(dev);
1139 1140
	mutex_lock(&dev->struct_mutex);

1141
	if (new_bo->tiling_mode) {
1142
		DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
1143 1144 1145 1146
		ret = -EINVAL;
		goto out_unlock;
	}

1147
	ret = intel_overlay_recover_from_interrupt(overlay);
1148 1149
	if (ret != 0)
		goto out_unlock;
1150

1151 1152
	if (overlay->crtc != crtc) {
		struct drm_display_mode *mode = &crtc->base.mode;
1153
		ret = intel_overlay_switch_off(overlay);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		if (ret != 0)
			goto out_unlock;

		ret = check_overlay_possible_on_crtc(overlay, crtc);
		if (ret != 0)
			goto out_unlock;

		overlay->crtc = crtc;
		crtc->overlay = overlay;

1164 1165 1166
		/* line too wide, i.e. one-line-mode */
		if (mode->hdisplay > 1024 &&
		    intel_panel_fitter_pipe(dev) == crtc->pipe) {
1167
			overlay->pfit_active = true;
1168 1169
			update_pfit_vscale_ratio(overlay);
		} else
1170
			overlay->pfit_active = false;
1171 1172 1173 1174 1175 1176 1177 1178
	}

	ret = check_overlay_dst(overlay, put_image_rec);
	if (ret != 0)
		goto out_unlock;

	if (overlay->pfit_active) {
		params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
C
Chris Wilson 已提交
1179
				 overlay->pfit_vscale_ratio);
1180 1181
		/* shifting right rounds downwards, so add 1 */
		params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
C
Chris Wilson 已提交
1182
				 overlay->pfit_vscale_ratio) + 1;
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	} else {
		params->dst_y = put_image_rec->dst_y;
		params->dst_h = put_image_rec->dst_height;
	}
	params->dst_x = put_image_rec->dst_x;
	params->dst_w = put_image_rec->dst_width;

	params->src_w = put_image_rec->src_width;
	params->src_h = put_image_rec->src_height;
	params->src_scan_w = put_image_rec->src_scan_width;
	params->src_scan_h = put_image_rec->src_scan_height;
C
Chris Wilson 已提交
1194 1195
	if (params->src_scan_h > params->src_h ||
	    params->src_scan_w > params->src_w) {
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		ret = -EINVAL;
		goto out_unlock;
	}

	ret = check_overlay_src(dev, put_image_rec, new_bo);
	if (ret != 0)
		goto out_unlock;
	params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
	params->stride_Y = put_image_rec->stride_Y;
	params->stride_UV = put_image_rec->stride_UV;
	params->offset_Y = put_image_rec->offset_Y;
	params->offset_U = put_image_rec->offset_U;
	params->offset_V = put_image_rec->offset_V;

	/* Check scaling after src size to prevent a divide-by-zero. */
	ret = check_overlay_scaling(params);
	if (ret != 0)
		goto out_unlock;

	ret = intel_overlay_do_put_image(overlay, new_bo, params);
	if (ret != 0)
		goto out_unlock;

	mutex_unlock(&dev->struct_mutex);
1220
	drm_modeset_unlock_all(dev);
1221 1222 1223 1224 1225 1226 1227

	kfree(params);

	return 0;

out_unlock:
	mutex_unlock(&dev->struct_mutex);
1228
	drm_modeset_unlock_all(dev);
1229
	drm_gem_object_unreference_unlocked(&new_bo->base);
1230
out_free:
1231 1232 1233 1234 1235 1236
	kfree(params);

	return ret;
}

static void update_reg_attrs(struct intel_overlay *overlay,
1237
			     struct overlay_registers __iomem *regs)
1238
{
1239 1240 1241
	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
		  &regs->OCLRC0);
	iowrite32(overlay->saturation, &regs->OCLRC1);
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
}

static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
{
	int i;

	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
		return false;

	for (i = 0; i < 3; i++) {
C
Chris Wilson 已提交
1252
		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
			return false;
	}

	return true;
}

static bool check_gamma5_errata(u32 gamma5)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (((gamma5 >> i*8) & 0xff) == 0x80)
			return false;
	}

	return true;
}

static int check_gamma(struct drm_intel_overlay_attrs *attrs)
{
C
Chris Wilson 已提交
1273 1274 1275 1276 1277 1278 1279
	if (!check_gamma_bounds(0, attrs->gamma0) ||
	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1280
		return -EINVAL;
C
Chris Wilson 已提交
1281

1282 1283
	if (!check_gamma5_errata(attrs->gamma5))
		return -EINVAL;
C
Chris Wilson 已提交
1284

1285 1286 1287 1288
	return 0;
}

int intel_overlay_attrs(struct drm_device *dev, void *data,
1289
			struct drm_file *file_priv)
1290 1291
{
	struct drm_intel_overlay_attrs *attrs = data;
1292
	struct drm_i915_private *dev_priv = dev->dev_private;
1293
	struct intel_overlay *overlay;
1294
	struct overlay_registers __iomem *regs;
1295 1296 1297 1298 1299 1300 1301 1302
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

1303
	drm_modeset_lock_all(dev);
1304 1305
	mutex_lock(&dev->struct_mutex);

1306
	ret = -EINVAL;
1307
	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1308
		attrs->color_key  = overlay->color_key;
1309
		attrs->brightness = overlay->brightness;
1310
		attrs->contrast   = overlay->contrast;
1311 1312
		attrs->saturation = overlay->saturation;

1313
		if (!IS_GEN2(dev)) {
1314 1315 1316 1317 1318 1319 1320 1321
			attrs->gamma0 = I915_READ(OGAMC0);
			attrs->gamma1 = I915_READ(OGAMC1);
			attrs->gamma2 = I915_READ(OGAMC2);
			attrs->gamma3 = I915_READ(OGAMC3);
			attrs->gamma4 = I915_READ(OGAMC4);
			attrs->gamma5 = I915_READ(OGAMC5);
		}
	} else {
1322
		if (attrs->brightness < -128 || attrs->brightness > 127)
1323
			goto out_unlock;
1324
		if (attrs->contrast > 255)
1325
			goto out_unlock;
1326
		if (attrs->saturation > 1023)
1327 1328
			goto out_unlock;

1329 1330 1331 1332
		overlay->color_key  = attrs->color_key;
		overlay->brightness = attrs->brightness;
		overlay->contrast   = attrs->contrast;
		overlay->saturation = attrs->saturation;
1333

1334
		regs = intel_overlay_map_regs(overlay);
1335 1336 1337 1338 1339 1340 1341
		if (!regs) {
			ret = -ENOMEM;
			goto out_unlock;
		}

		update_reg_attrs(overlay, regs);

1342
		intel_overlay_unmap_regs(overlay, regs);
1343 1344

		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1345
			if (IS_GEN2(dev))
1346 1347 1348 1349 1350 1351 1352 1353
				goto out_unlock;

			if (overlay->active) {
				ret = -EBUSY;
				goto out_unlock;
			}

			ret = check_gamma(attrs);
1354
			if (ret)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
				goto out_unlock;

			I915_WRITE(OGAMC0, attrs->gamma0);
			I915_WRITE(OGAMC1, attrs->gamma1);
			I915_WRITE(OGAMC2, attrs->gamma2);
			I915_WRITE(OGAMC3, attrs->gamma3);
			I915_WRITE(OGAMC4, attrs->gamma4);
			I915_WRITE(OGAMC5, attrs->gamma5);
		}
	}
1365
	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1366

1367
	ret = 0;
1368 1369
out_unlock:
	mutex_unlock(&dev->struct_mutex);
1370
	drm_modeset_unlock_all(dev);
1371 1372 1373 1374 1375 1376

	return ret;
}

void intel_setup_overlay(struct drm_device *dev)
{
1377
	struct drm_i915_private *dev_priv = dev->dev_private;
1378
	struct intel_overlay *overlay;
1379
	struct drm_i915_gem_object *reg_bo;
1380
	struct overlay_registers __iomem *regs;
1381 1382
	int ret;

1383
	if (!HAS_OVERLAY(dev))
1384 1385
		return;

1386
	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1387 1388
	if (!overlay)
		return;
1389 1390 1391 1392 1393

	mutex_lock(&dev->struct_mutex);
	if (WARN_ON(dev_priv->overlay))
		goto out_free;

1394 1395
	overlay->dev = dev;

1396 1397 1398
	reg_bo = NULL;
	if (!OVERLAY_NEEDS_PHYSICAL(dev))
		reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
1399
	if (reg_bo == NULL)
1400
		reg_bo = i915_gem_object_create(dev, PAGE_SIZE);
1401
	if (IS_ERR(reg_bo))
1402
		goto out_free;
1403
	overlay->reg_bo = reg_bo;
1404

1405
	if (OVERLAY_NEEDS_PHYSICAL(dev)) {
1406
		ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
1407 1408 1409 1410
		if (ret) {
			DRM_ERROR("failed to attach phys overlay regs\n");
			goto out_free_bo;
		}
1411
		overlay->flip_addr = reg_bo->phys_handle->busaddr;
1412
	} else {
1413
		ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
1414
		if (ret) {
1415 1416 1417
			DRM_ERROR("failed to pin overlay register bo\n");
			goto out_free_bo;
		}
1418
		overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
1419 1420 1421

		ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
		if (ret) {
1422 1423 1424
			DRM_ERROR("failed to move overlay register bo into the GTT\n");
			goto out_unpin_bo;
		}
1425 1426 1427 1428
	}

	/* init all values */
	overlay->color_key = 0x0101fe;
1429
	overlay->color_key_enabled = true;
1430 1431 1432 1433
	overlay->brightness = -19;
	overlay->contrast = 75;
	overlay->saturation = 146;

1434
	regs = intel_overlay_map_regs(overlay);
1435
	if (!regs)
1436
		goto out_unpin_bo;
1437

1438
	memset_io(regs, 0, sizeof(struct overlay_registers));
1439 1440 1441
	update_polyphase_filter(regs);
	update_reg_attrs(overlay, regs);

1442
	intel_overlay_unmap_regs(overlay, regs);
1443 1444

	dev_priv->overlay = overlay;
1445
	mutex_unlock(&dev->struct_mutex);
1446 1447 1448
	DRM_INFO("initialized overlay support\n");
	return;

1449
out_unpin_bo:
1450
	if (!OVERLAY_NEEDS_PHYSICAL(dev))
B
Ben Widawsky 已提交
1451
		i915_gem_object_ggtt_unpin(reg_bo);
1452
out_free_bo:
1453
	drm_gem_object_unreference(&reg_bo->base);
1454
out_free:
1455
	mutex_unlock(&dev->struct_mutex);
1456 1457 1458 1459 1460 1461
	kfree(overlay);
	return;
}

void intel_cleanup_overlay(struct drm_device *dev)
{
1462
	struct drm_i915_private *dev_priv = dev->dev_private;
1463

1464 1465
	if (!dev_priv->overlay)
		return;
1466

1467 1468 1469
	/* The bo's should be free'd by the generic code already.
	 * Furthermore modesetting teardown happens beforehand so the
	 * hardware should be off already */
1470
	WARN_ON(dev_priv->overlay->active);
1471 1472 1473

	drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
	kfree(dev_priv->overlay);
1474
}
1475 1476 1477 1478 1479 1480 1481 1482

struct intel_overlay_error_state {
	struct overlay_registers regs;
	unsigned long base;
	u32 dovsta;
	u32 isr;
};

1483
static struct overlay_registers __iomem *
1484
intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
1485
{
1486 1487
	struct drm_i915_private *dev_priv = to_i915(overlay->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1488
	struct overlay_registers __iomem *regs;
1489 1490

	if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1491 1492 1493
		/* Cast to make sparse happy, but it's wc memory anyway, so
		 * equivalent to the wc io mapping on X86. */
		regs = (struct overlay_registers __iomem *)
1494
			overlay->reg_bo->phys_handle->vaddr;
1495
	else
1496
		regs = io_mapping_map_atomic_wc(ggtt->mappable,
1497
						overlay->flip_addr);
1498 1499 1500 1501 1502

	return regs;
}

static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
1503
					struct overlay_registers __iomem *regs)
1504 1505
{
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1506
		io_mapping_unmap_atomic(regs);
1507 1508 1509
}


1510
struct intel_overlay_error_state *
1511
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
{
	struct intel_overlay *overlay = dev_priv->overlay;
	struct intel_overlay_error_state *error;
	struct overlay_registers __iomem *regs;

	if (!overlay || !overlay->active)
		return NULL;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	error->dovsta = I915_READ(DOVSTA);
	error->isr = I915_READ(ISR);
1526
	error->base = overlay->flip_addr;
1527 1528 1529 1530 1531 1532

	regs = intel_overlay_map_regs_atomic(overlay);
	if (!regs)
		goto err;

	memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
1533
	intel_overlay_unmap_regs_atomic(overlay, regs);
1534 1535 1536 1537 1538 1539 1540 1541 1542

	return error;

err:
	kfree(error);
	return NULL;
}

void
1543 1544
intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
				struct intel_overlay_error_state *error)
1545
{
1546 1547 1548 1549
	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
			  error->dovsta, error->isr);
	i915_error_printf(m, "  Register file at 0x%08lx:\n",
			  error->base);
1550

1551
#define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
	P(OBUF_0Y);
	P(OBUF_1Y);
	P(OBUF_0U);
	P(OBUF_0V);
	P(OBUF_1U);
	P(OBUF_1V);
	P(OSTRIDE);
	P(YRGB_VPH);
	P(UV_VPH);
	P(HORZ_PH);
	P(INIT_PHS);
	P(DWINPOS);
	P(DWINSZ);
	P(SWIDTH);
	P(SWIDTHSW);
	P(SHEIGHT);
	P(YRGBSCALE);
	P(UVSCALE);
	P(OCLRC0);
	P(OCLRC1);
	P(DCLRKV);
	P(DCLRKM);
	P(SCLRKVH);
	P(SCLRKVL);
	P(SCLRKEN);
	P(OCONFIG);
	P(OCMD);
	P(OSTART_0Y);
	P(OSTART_1Y);
	P(OSTART_0U);
	P(OSTART_0V);
	P(OSTART_1U);
	P(OSTART_1V);
	P(OTILEOFF_0Y);
	P(OTILEOFF_1Y);
	P(OTILEOFF_0U);
	P(OTILEOFF_0V);
	P(OTILEOFF_1U);
	P(OTILEOFF_1V);
	P(FASTHSCALE);
	P(UVSCALEV);
#undef P
}