time.c 5.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * linux/arch/arm/mach-mmp/time.c
 *
 *   Support for clocksource and clockevents
 *
 * Copyright (C) 2008 Marvell International Ltd.
 * All rights reserved.
 *
 *   2008-04-11: Jason Chagas <Jason.chagas@marvell.com>
 *   2008-10-08: Bin Yang <bin.yang@marvell.com>
 *
L
Lucas De Marchi 已提交
12
 * The timers module actually includes three timers, each timer with up to
13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * three match comparators. Timer #0 is used here in free-running mode as
 * the clock source, and match comparator #1 used as clock event device.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/clockchips.h>

#include <linux/io.h>
#include <linux/irq.h>
H
Haojian Zhuang 已提交
28 29 30
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
31
#include <linux/sched_clock.h>
32 33 34

#include <mach/addr-map.h>
#include <mach/regs-timers.h>
35
#include <mach/regs-apbc.h>
36
#include <mach/irqs.h>
37 38
#include <mach/cputype.h>
#include <asm/mach/time.h>
39 40 41 42 43 44 45 46

#include "clock.h"

#define TIMERS_VIRT_BASE	TIMERS1_VIRT_BASE

#define MAX_DELTA		(0xfffffffe)
#define MIN_DELTA		(16)

H
Haojian Zhuang 已提交
47 48
static void __iomem *mmp_timer_base = TIMERS_VIRT_BASE;

49 50 51 52 53 54 55
/*
 * FIXME: the timer needs some delay to stablize the counter capture
 */
static inline uint32_t timer_read(void)
{
	int delay = 100;

H
Haojian Zhuang 已提交
56
	__raw_writel(1, mmp_timer_base + TMR_CVWR(1));
57 58 59 60

	while (delay--)
		cpu_relax();

H
Haojian Zhuang 已提交
61
	return __raw_readl(mmp_timer_base + TMR_CVWR(1));
62 63
}

64
static u32 notrace mmp_read_sched_clock(void)
65
{
66
	return timer_read();
67 68 69 70 71 72
}

static irqreturn_t timer_interrupt(int irq, void *dev_id)
{
	struct clock_event_device *c = dev_id;

73 74 75
	/*
	 * Clear pending interrupt status.
	 */
H
Haojian Zhuang 已提交
76
	__raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
77 78 79 80

	/*
	 * Disable timer 0.
	 */
H
Haojian Zhuang 已提交
81
	__raw_writel(0x02, mmp_timer_base + TMR_CER);
82

83
	c->event_handler(c);
84

85 86 87 88 89 90
	return IRQ_HANDLED;
}

static int timer_set_next_event(unsigned long delta,
				struct clock_event_device *dev)
{
91
	unsigned long flags;
92 93 94

	local_irq_save(flags);

95 96 97
	/*
	 * Disable timer 0.
	 */
H
Haojian Zhuang 已提交
98
	__raw_writel(0x02, mmp_timer_base + TMR_CER);
99 100 101 102

	/*
	 * Clear and enable timer match 0 interrupt.
	 */
H
Haojian Zhuang 已提交
103 104
	__raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
	__raw_writel(0x01, mmp_timer_base + TMR_IER(0));
105

106 107 108
	/*
	 * Setup new clockevent timer value.
	 */
H
Haojian Zhuang 已提交
109
	__raw_writel(delta - 1, mmp_timer_base + TMR_TN_MM(0, 0));
110 111 112 113

	/*
	 * Enable timer 0.
	 */
H
Haojian Zhuang 已提交
114
	__raw_writel(0x03, mmp_timer_base + TMR_CER);
115 116

	local_irq_restore(flags);
117

118 119 120 121 122 123 124 125 126 127 128 129 130 131
	return 0;
}

static void timer_set_mode(enum clock_event_mode mode,
			   struct clock_event_device *dev)
{
	unsigned long flags;

	local_irq_save(flags);
	switch (mode) {
	case CLOCK_EVT_MODE_ONESHOT:
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		/* disable the matching interrupt */
H
Haojian Zhuang 已提交
132
		__raw_writel(0x00, mmp_timer_base + TMR_IER(0));
133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
		break;
	case CLOCK_EVT_MODE_RESUME:
	case CLOCK_EVT_MODE_PERIODIC:
		break;
	}
	local_irq_restore(flags);
}

static struct clock_event_device ckevt = {
	.name		= "clockevent",
	.features	= CLOCK_EVT_FEAT_ONESHOT,
	.rating		= 200,
	.set_next_event	= timer_set_next_event,
	.set_mode	= timer_set_mode,
};

149
static cycle_t clksrc_read(struct clocksource *cs)
150 151 152 153 154 155 156 157 158 159 160 161 162 163
{
	return timer_read();
}

static struct clocksource cksrc = {
	.name		= "clocksource",
	.rating		= 200,
	.read		= clksrc_read,
	.mask		= CLOCKSOURCE_MASK(32),
	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
};

static void __init timer_config(void)
{
H
Haojian Zhuang 已提交
164
	uint32_t ccr = __raw_readl(mmp_timer_base + TMR_CCR);
165

H
Haojian Zhuang 已提交
166
	__raw_writel(0x0, mmp_timer_base + TMR_CER); /* disable */
167

168 169
	ccr &= (cpu_is_mmp2()) ? (TMR_CCR_CS_0(0) | TMR_CCR_CS_1(0)) :
		(TMR_CCR_CS_0(3) | TMR_CCR_CS_1(3));
H
Haojian Zhuang 已提交
170
	__raw_writel(ccr, mmp_timer_base + TMR_CCR);
171

172
	/* set timer 0 to periodic mode, and timer 1 to free-running mode */
H
Haojian Zhuang 已提交
173
	__raw_writel(0x2, mmp_timer_base + TMR_CMR);
174

H
Haojian Zhuang 已提交
175 176 177
	__raw_writel(0x1, mmp_timer_base + TMR_PLCR(0)); /* periodic */
	__raw_writel(0x7, mmp_timer_base + TMR_ICR(0));  /* clear status */
	__raw_writel(0x0, mmp_timer_base + TMR_IER(0));
178

H
Haojian Zhuang 已提交
179 180 181
	__raw_writel(0x0, mmp_timer_base + TMR_PLCR(1)); /* free-running */
	__raw_writel(0x7, mmp_timer_base + TMR_ICR(1));  /* clear status */
	__raw_writel(0x0, mmp_timer_base + TMR_IER(1));
182

183
	/* enable timer 1 counter */
H
Haojian Zhuang 已提交
184
	__raw_writel(0x2, mmp_timer_base + TMR_CER);
185 186 187 188 189 190 191 192 193 194 195 196 197
}

static struct irqaction timer_irq = {
	.name		= "timer",
	.flags		= IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
	.handler	= timer_interrupt,
	.dev_id		= &ckevt,
};

void __init timer_init(int irq)
{
	timer_config();

198
	setup_sched_clock(mmp_read_sched_clock, 32, CLOCK_TICK_RATE);
199 200 201 202 203

	ckevt.cpumask = cpumask_of(0);

	setup_irq(irq, &timer_irq);

204
	clocksource_register_hz(&cksrc, CLOCK_TICK_RATE);
205 206
	clockevents_config_and_register(&ckevt, CLOCK_TICK_RATE,
					MIN_DELTA, MAX_DELTA);
207
}
H
Haojian Zhuang 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241

#ifdef CONFIG_OF
static struct of_device_id mmp_timer_dt_ids[] = {
	{ .compatible = "mrvl,mmp-timer", },
	{}
};

void __init mmp_dt_init_timer(void)
{
	struct device_node *np;
	int irq, ret;

	np = of_find_matching_node(NULL, mmp_timer_dt_ids);
	if (!np) {
		ret = -ENODEV;
		goto out;
	}

	irq = irq_of_parse_and_map(np, 0);
	if (!irq) {
		ret = -EINVAL;
		goto out;
	}
	mmp_timer_base = of_iomap(np, 0);
	if (!mmp_timer_base) {
		ret = -ENOMEM;
		goto out;
	}
	timer_init(irq);
	return;
out:
	pr_err("Failed to get timer from device tree with error:%d\n", ret);
}
#endif