irq.h 29.4 KB
Newer Older
1 2
#ifndef _LINUX_IRQ_H
#define _LINUX_IRQ_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11

/*
 * Please do not include this file in generic code.  There is currently
 * no requirement for any architecture to implement anything held
 * within this file.
 *
 * Thanks. --rmk
 */

12
#include <linux/smp.h>
L
Linus Torvalds 已提交
13 14 15 16
#include <linux/linkage.h>
#include <linux/cache.h>
#include <linux/spinlock.h>
#include <linux/cpumask.h>
R
Ralf Baechle 已提交
17
#include <linux/gfp.h>
18
#include <linux/irqhandler.h>
19
#include <linux/irqreturn.h>
T
Thomas Gleixner 已提交
20
#include <linux/irqnr.h>
D
David Howells 已提交
21
#include <linux/errno.h>
R
Ralf Baechle 已提交
22
#include <linux/topology.h>
23
#include <linux/wait.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26 27

#include <asm/irq.h>
#include <asm/ptrace.h>
28
#include <asm/irq_regs.h>
L
Linus Torvalds 已提交
29

30
struct seq_file;
31
struct module;
32
struct msi_msg;
33
enum irqchip_irq_state;
34

L
Linus Torvalds 已提交
35 36
/*
 * IRQ line status.
37
 *
T
Thomas Gleixner 已提交
38 39 40 41 42 43 44 45 46 47
 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
 *
 * IRQ_TYPE_NONE		- default, unspecified type
 * IRQ_TYPE_EDGE_RISING		- rising edge triggered
 * IRQ_TYPE_EDGE_FALLING	- falling edge triggered
 * IRQ_TYPE_EDGE_BOTH		- rising and falling edge triggered
 * IRQ_TYPE_LEVEL_HIGH		- high level triggered
 * IRQ_TYPE_LEVEL_LOW		- low level triggered
 * IRQ_TYPE_LEVEL_MASK		- Mask to filter out the level bits
 * IRQ_TYPE_SENSE_MASK		- Mask for all the above bits
48 49 50 51 52 53
 * IRQ_TYPE_DEFAULT		- For use by some PICs to ask irq_set_type
 *				  to setup the HW to a sane default (used
 *                                by irqdomain map() callbacks to synchronize
 *                                the HW state and SW flags for a newly
 *                                allocated descriptor).
 *
T
Thomas Gleixner 已提交
54 55 56 57 58
 * IRQ_TYPE_PROBE		- Special flag for probing in progress
 *
 * Bits which can be modified via irq_set/clear/modify_status_flags()
 * IRQ_LEVEL			- Interrupt is level type. Will be also
 *				  updated in the code when the above trigger
59
 *				  bits are modified via irq_set_irq_type()
T
Thomas Gleixner 已提交
60 61 62 63 64
 * IRQ_PER_CPU			- Mark an interrupt PER_CPU. Will protect
 *				  it from affinity setting
 * IRQ_NOPROBE			- Interrupt cannot be probed by autoprobing
 * IRQ_NOREQUEST		- Interrupt cannot be requested via
 *				  request_irq()
65
 * IRQ_NOTHREAD			- Interrupt cannot be threaded
T
Thomas Gleixner 已提交
66 67 68 69 70
 * IRQ_NOAUTOEN			- Interrupt is not automatically enabled in
 *				  request/setup_irq()
 * IRQ_NO_BALANCING		- Interrupt cannot be balanced (affinity set)
 * IRQ_MOVE_PCNTXT		- Interrupt can be migrated from process context
 * IRQ_NESTED_TRHEAD		- Interrupt nests into another thread
71
 * IRQ_PER_CPU_DEVID		- Dev_id is a per-cpu variable
72 73 74
 * IRQ_IS_POLLED		- Always polled by another interrupt. Exclude
 *				  it from the spurious interrupt detection
 *				  mechanism and from core side polling.
L
Linus Torvalds 已提交
75
 */
T
Thomas Gleixner 已提交
76 77 78 79 80 81 82 83 84
enum {
	IRQ_TYPE_NONE		= 0x00000000,
	IRQ_TYPE_EDGE_RISING	= 0x00000001,
	IRQ_TYPE_EDGE_FALLING	= 0x00000002,
	IRQ_TYPE_EDGE_BOTH	= (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
	IRQ_TYPE_LEVEL_HIGH	= 0x00000004,
	IRQ_TYPE_LEVEL_LOW	= 0x00000008,
	IRQ_TYPE_LEVEL_MASK	= (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
	IRQ_TYPE_SENSE_MASK	= 0x0000000f,
85
	IRQ_TYPE_DEFAULT	= IRQ_TYPE_SENSE_MASK,
T
Thomas Gleixner 已提交
86 87 88 89 90 91 92 93 94 95 96

	IRQ_TYPE_PROBE		= 0x00000010,

	IRQ_LEVEL		= (1 <<  8),
	IRQ_PER_CPU		= (1 <<  9),
	IRQ_NOPROBE		= (1 << 10),
	IRQ_NOREQUEST		= (1 << 11),
	IRQ_NOAUTOEN		= (1 << 12),
	IRQ_NO_BALANCING	= (1 << 13),
	IRQ_MOVE_PCNTXT		= (1 << 14),
	IRQ_NESTED_THREAD	= (1 << 15),
97
	IRQ_NOTHREAD		= (1 << 16),
98
	IRQ_PER_CPU_DEVID	= (1 << 17),
99
	IRQ_IS_POLLED		= (1 << 18),
T
Thomas Gleixner 已提交
100
};
101

T
Thomas Gleixner 已提交
102 103
#define IRQF_MODIFY_MASK	\
	(IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
104
	 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
105 106
	 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
	 IRQ_IS_POLLED)
T
Thomas Gleixner 已提交
107

108 109
#define IRQ_NO_BALANCING_MASK	(IRQ_PER_CPU | IRQ_NO_BALANCING)

110 111 112 113 114
/*
 * Return value for chip->irq_set_affinity()
 *
 * IRQ_SET_MASK_OK	- OK, core updates irq_data.affinity
 * IRQ_SET_MASK_NOCPY	- OK, chip did update irq_data.affinity
115 116 117
 * IRQ_SET_MASK_OK_DONE	- Same as IRQ_SET_MASK_OK for core. Special code to
 *			  support stacked irqchips, which indicates skipping
 *			  all descendent irqchips.
118 119 120 121
 */
enum {
	IRQ_SET_MASK_OK = 0,
	IRQ_SET_MASK_OK_NOCOPY,
122
	IRQ_SET_MASK_OK_DONE,
123 124
};

125
struct msi_desc;
126
struct irq_domain;
T
Thomas Gleixner 已提交
127

T
Thomas Gleixner 已提交
128
/**
129 130 131 132 133 134 135 136 137 138
 * struct irq_common_data - per irq data shared by all irqchips
 * @state_use_accessors: status information for irq chip functions.
 *			Use accessor functions to deal with it
 */
struct irq_common_data {
	unsigned int		state_use_accessors;
};

/**
 * struct irq_data - per irq chip data passed down to chip functions
139
 * @mask:		precomputed bitmask for accessing the chip registers
T
Thomas Gleixner 已提交
140
 * @irq:		interrupt number
141
 * @hwirq:		hardware interrupt number, local to the interrupt domain
T
Thomas Gleixner 已提交
142
 * @node:		node index useful for balancing
143
 * @common:		point to data shared by all irqchips
T
Thomas Gleixner 已提交
144
 * @chip:		low level interrupt hardware access
145 146
 * @domain:		Interrupt translation domain; responsible for mapping
 *			between hwirq number and linux irq number.
147 148
 * @parent_data:	pointer to parent struct irq_data to support hierarchy
 *			irq_domain
T
Thomas Gleixner 已提交
149 150 151 152 153 154 155 156 157 158 159
 * @handler_data:	per-IRQ data for the irq_chip methods
 * @chip_data:		platform-specific per-chip private data for the chip
 *			methods, to allow shared chip implementations
 * @msi_desc:		MSI descriptor
 * @affinity:		IRQ affinity on SMP
 *
 * The fields here need to overlay the ones in irq_desc until we
 * cleaned up the direct references and switched everything over to
 * irq_data.
 */
struct irq_data {
160
	u32			mask;
T
Thomas Gleixner 已提交
161
	unsigned int		irq;
162
	unsigned long		hwirq;
T
Thomas Gleixner 已提交
163
	unsigned int		node;
164
	struct irq_common_data	*common;
T
Thomas Gleixner 已提交
165
	struct irq_chip		*chip;
166
	struct irq_domain	*domain;
167 168 169
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
	struct irq_data		*parent_data;
#endif
T
Thomas Gleixner 已提交
170 171 172 173 174 175
	void			*handler_data;
	void			*chip_data;
	struct msi_desc		*msi_desc;
	cpumask_var_t		affinity;
};

176
/*
177
 * Bit masks for irq_common_data.state_use_accessors
178
 *
179
 * IRQD_TRIGGER_MASK		- Mask for the trigger type bits
180
 * IRQD_SETAFFINITY_PENDING	- Affinity setting is pending
181 182
 * IRQD_NO_BALANCING		- Balancing disabled for this IRQ
 * IRQD_PER_CPU			- Interrupt is per cpu
183
 * IRQD_AFFINITY_SET		- Interrupt affinity was set
184
 * IRQD_LEVEL			- Interrupt is level triggered
185 186
 * IRQD_WAKEUP_STATE		- Interrupt is configured for wakeup
 *				  from suspend
187 188
 * IRDQ_MOVE_PCNTXT		- Interrupt can be moved in process
 *				  context
189 190 191
 * IRQD_IRQ_DISABLED		- Disabled state of the interrupt
 * IRQD_IRQ_MASKED		- Masked state of the interrupt
 * IRQD_IRQ_INPROGRESS		- In progress state of the interrupt
192
 * IRQD_WAKEUP_ARMED		- Wakeup mode armed
193 194
 */
enum {
195
	IRQD_TRIGGER_MASK		= 0xf,
196 197 198
	IRQD_SETAFFINITY_PENDING	= (1 <<  8),
	IRQD_NO_BALANCING		= (1 << 10),
	IRQD_PER_CPU			= (1 << 11),
199
	IRQD_AFFINITY_SET		= (1 << 12),
200
	IRQD_LEVEL			= (1 << 13),
201
	IRQD_WAKEUP_STATE		= (1 << 14),
202
	IRQD_MOVE_PCNTXT		= (1 << 15),
203
	IRQD_IRQ_DISABLED		= (1 << 16),
204 205
	IRQD_IRQ_MASKED			= (1 << 17),
	IRQD_IRQ_INPROGRESS		= (1 << 18),
206
	IRQD_WAKEUP_ARMED		= (1 << 19),
207 208
};

209 210
#define __irqd_to_state(d)		((d)->common->state_use_accessors)

211 212
static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
{
213
	return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
214 215
}

216 217
static inline bool irqd_is_per_cpu(struct irq_data *d)
{
218
	return __irqd_to_state(d) & IRQD_PER_CPU;
219 220 221 222
}

static inline bool irqd_can_balance(struct irq_data *d)
{
223
	return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
224 225
}

226 227
static inline bool irqd_affinity_was_set(struct irq_data *d)
{
228
	return __irqd_to_state(d) & IRQD_AFFINITY_SET;
229 230
}

231 232
static inline void irqd_mark_affinity_was_set(struct irq_data *d)
{
233
	__irqd_to_state(d) |= IRQD_AFFINITY_SET;
234 235
}

236 237
static inline u32 irqd_get_trigger_type(struct irq_data *d)
{
238
	return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
239 240 241 242 243 244 245
}

/*
 * Must only be called inside irq_chip.irq_set_type() functions.
 */
static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
{
246 247
	__irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
	__irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
248 249 250 251
}

static inline bool irqd_is_level_type(struct irq_data *d)
{
252
	return __irqd_to_state(d) & IRQD_LEVEL;
253 254
}

255 256
static inline bool irqd_is_wakeup_set(struct irq_data *d)
{
257
	return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
258 259
}

260 261
static inline bool irqd_can_move_in_process_context(struct irq_data *d)
{
262
	return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
263 264
}

265 266
static inline bool irqd_irq_disabled(struct irq_data *d)
{
267
	return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
268 269
}

270 271
static inline bool irqd_irq_masked(struct irq_data *d)
{
272
	return __irqd_to_state(d) & IRQD_IRQ_MASKED;
273 274 275 276
}

static inline bool irqd_irq_inprogress(struct irq_data *d)
{
277
	return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
278 279
}

280 281
static inline bool irqd_is_wakeup_armed(struct irq_data *d)
{
282
	return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
283 284 285
}


286 287 288 289 290 291 292
/*
 * Functions for chained handlers which can be enabled/disabled by the
 * standard disable_irq/enable_irq calls. Must be called with
 * irq_desc->lock held.
 */
static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
{
293
	__irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
294 295 296 297
}

static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
{
298
	__irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
299 300
}

301 302 303 304 305
static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
{
	return d->hwirq;
}

306
/**
T
Thomas Gleixner 已提交
307
 * struct irq_chip - hardware interrupt chip descriptor
308 309
 *
 * @name:		name for /proc/interrupts
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
 * @irq_startup:	start up the interrupt (defaults to ->enable if NULL)
 * @irq_shutdown:	shut down the interrupt (defaults to ->disable if NULL)
 * @irq_enable:		enable the interrupt (defaults to chip->unmask if NULL)
 * @irq_disable:	disable the interrupt
 * @irq_ack:		start of a new interrupt
 * @irq_mask:		mask an interrupt source
 * @irq_mask_ack:	ack and mask an interrupt source
 * @irq_unmask:		unmask an interrupt source
 * @irq_eoi:		end of interrupt
 * @irq_set_affinity:	set the CPU affinity on SMP machines
 * @irq_retrigger:	resend an IRQ to the CPU
 * @irq_set_type:	set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
 * @irq_set_wake:	enable/disable power-management wake-on of an IRQ
 * @irq_bus_lock:	function to lock access to slow bus (i2c) chips
 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
325 326
 * @irq_cpu_online:	configure an interrupt source for a secondary CPU
 * @irq_cpu_offline:	un-configure an interrupt source for a secondary CPU
327 328 329 330
 * @irq_suspend:	function called from core code on suspend once per
 *			chip, when one or more interrupts are installed
 * @irq_resume:		function called from core code on resume once per chip,
 *			when one ore more interrupts are installed
331
 * @irq_pm_shutdown:	function called from core code on shutdown once per chip
332
 * @irq_calc_mask:	Optional function to set irq_data.mask for special cases
333
 * @irq_print_chip:	optional to print special chip info in show_interrupts
334 335 336 337
 * @irq_request_resources:	optional to request resources before calling
 *				any other callback related to this irq
 * @irq_release_resources:	optional to release resources acquired with
 *				irq_request_resources
338
 * @irq_compose_msi_msg:	optional to compose message content for MSI
339
 * @irq_write_msi_msg:	optional to write message content for MSI
340 341
 * @irq_get_irqchip_state:	return the internal state of an interrupt
 * @irq_set_irqchip_state:	set the internal state of a interrupt
342
 * @irq_set_vcpu_affinity:	optional to target a vCPU in a virtual machine
T
Thomas Gleixner 已提交
343
 * @flags:		chip specific flags
L
Linus Torvalds 已提交
344
 */
T
Thomas Gleixner 已提交
345 346
struct irq_chip {
	const char	*name;
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
	unsigned int	(*irq_startup)(struct irq_data *data);
	void		(*irq_shutdown)(struct irq_data *data);
	void		(*irq_enable)(struct irq_data *data);
	void		(*irq_disable)(struct irq_data *data);

	void		(*irq_ack)(struct irq_data *data);
	void		(*irq_mask)(struct irq_data *data);
	void		(*irq_mask_ack)(struct irq_data *data);
	void		(*irq_unmask)(struct irq_data *data);
	void		(*irq_eoi)(struct irq_data *data);

	int		(*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
	int		(*irq_retrigger)(struct irq_data *data);
	int		(*irq_set_type)(struct irq_data *data, unsigned int flow_type);
	int		(*irq_set_wake)(struct irq_data *data, unsigned int on);

	void		(*irq_bus_lock)(struct irq_data *data);
	void		(*irq_bus_sync_unlock)(struct irq_data *data);

366 367 368
	void		(*irq_cpu_online)(struct irq_data *data);
	void		(*irq_cpu_offline)(struct irq_data *data);

369 370 371 372
	void		(*irq_suspend)(struct irq_data *data);
	void		(*irq_resume)(struct irq_data *data);
	void		(*irq_pm_shutdown)(struct irq_data *data);

373 374
	void		(*irq_calc_mask)(struct irq_data *data);

375
	void		(*irq_print_chip)(struct irq_data *data, struct seq_file *p);
376 377
	int		(*irq_request_resources)(struct irq_data *data);
	void		(*irq_release_resources)(struct irq_data *data);
378

379
	void		(*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
380
	void		(*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
381

382 383 384
	int		(*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
	int		(*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);

385 386
	int		(*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);

T
Thomas Gleixner 已提交
387
	unsigned long	flags;
L
Linus Torvalds 已提交
388 389
};

390 391 392
/*
 * irq_chip specific flags
 *
393 394
 * IRQCHIP_SET_TYPE_MASKED:	Mask before calling chip.irq_set_type()
 * IRQCHIP_EOI_IF_HANDLED:	Only issue irq_eoi() when irq was handled
395
 * IRQCHIP_MASK_ON_SUSPEND:	Mask non wake irqs in the suspend path
396 397
 * IRQCHIP_ONOFFLINE_ENABLED:	Only call irq_on/off_line callbacks
 *				when irq enabled
398
 * IRQCHIP_SKIP_SET_WAKE:	Skip chip.irq_set_wake(), for this irq chip
399
 * IRQCHIP_ONESHOT_SAFE:	One shot does not require mask/unmask
400
 * IRQCHIP_EOI_THREADED:	Chip requires eoi() on unmask in threaded mode
401 402 403
 */
enum {
	IRQCHIP_SET_TYPE_MASKED		= (1 <<  0),
404
	IRQCHIP_EOI_IF_HANDLED		= (1 <<  1),
405
	IRQCHIP_MASK_ON_SUSPEND		= (1 <<  2),
406
	IRQCHIP_ONOFFLINE_ENABLED	= (1 <<  3),
407
	IRQCHIP_SKIP_SET_WAKE		= (1 <<  4),
408
	IRQCHIP_ONESHOT_SAFE		= (1 <<  5),
409
	IRQCHIP_EOI_THREADED		= (1 <<  6),
410 411
};

T
Thomas Gleixner 已提交
412
#include <linux/irqdesc.h>
413

414 415 416 417
/*
 * Pick up the arch-dependent methods:
 */
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
418

419 420 421 422
#ifndef NR_IRQS_LEGACY
# define NR_IRQS_LEGACY 0
#endif

423 424 425 426
#ifndef ARCH_IRQ_INIT_FLAGS
# define ARCH_IRQ_INIT_FLAGS	0
#endif

427
#define IRQ_DEFAULT_INIT_FLAGS	ARCH_IRQ_INIT_FLAGS
428

T
Thomas Gleixner 已提交
429
struct irqaction;
430
extern int setup_irq(unsigned int irq, struct irqaction *new);
431
extern void remove_irq(unsigned int irq, struct irqaction *act);
432 433
extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
L
Linus Torvalds 已提交
434

435 436
extern void irq_cpu_online(void);
extern void irq_cpu_offline(void);
437 438
extern int irq_set_affinity_locked(struct irq_data *data,
				   const struct cpumask *cpumask, bool force);
439
extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
440

T
Thomas Gleixner 已提交
441
#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
442 443
void irq_move_irq(struct irq_data *data);
void irq_move_masked_irq(struct irq_data *data);
T
Thomas Gleixner 已提交
444
#else
445 446
static inline void irq_move_irq(struct irq_data *data) { }
static inline void irq_move_masked_irq(struct irq_data *data) { }
T
Thomas Gleixner 已提交
447
#endif
448

L
Linus Torvalds 已提交
449 450
extern int no_irq_affinity;

451 452 453 454 455 456 457 458 459
#ifdef CONFIG_HARDIRQS_SW_RESEND
int irq_set_parent(int irq, int parent_irq);
#else
static inline int irq_set_parent(int irq, int parent_irq)
{
	return 0;
}
#endif

T
Thomas Gleixner 已提交
460 461
/*
 * Built-in IRQ handlers for various IRQ types,
K
Krzysztof Halasa 已提交
462
 * callable via desc->handle_irq()
T
Thomas Gleixner 已提交
463
 */
464 465 466
extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
467
extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
468 469
extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
470
extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
471
extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
472
extern void handle_nested_irq(unsigned int irq);
T
Thomas Gleixner 已提交
473

474
extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
475
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
476 477
extern void irq_chip_enable_parent(struct irq_data *data);
extern void irq_chip_disable_parent(struct irq_data *data);
478 479
extern void irq_chip_ack_parent(struct irq_data *data);
extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
480 481 482 483 484 485
extern void irq_chip_mask_parent(struct irq_data *data);
extern void irq_chip_unmask_parent(struct irq_data *data);
extern void irq_chip_eoi_parent(struct irq_data *data);
extern int irq_chip_set_affinity_parent(struct irq_data *data,
					const struct cpumask *dest,
					bool force);
486
extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
487 488
extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
					     void *vcpu_info);
489 490
#endif

T
Thomas Gleixner 已提交
491
/* Handling of unhandled and spurious interrupts: */
492
extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
L
Linus Torvalds 已提交
493

494

T
Thomas Gleixner 已提交
495 496 497 498 499 500
/* Enable/disable irq debugging output: */
extern int noirqdebug_setup(char *str);

/* Checks whether the interrupt can be requested by request_irq(): */
extern int can_request_irq(unsigned int irq, unsigned long irqflags);

501
/* Dummy irq-chip implementations: */
T
Thomas Gleixner 已提交
502
extern struct irq_chip no_irq_chip;
503
extern struct irq_chip dummy_irq_chip;
T
Thomas Gleixner 已提交
504

505
extern void
506
irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
507 508
			      irq_flow_handler_t handle, const char *name);

509 510 511 512 513 514
static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
					    irq_flow_handler_t handle)
{
	irq_set_chip_and_handler_name(irq, chip, handle, NULL);
}

515 516
extern int irq_set_percpu_devid(unsigned int irq);

T
Thomas Gleixner 已提交
517
extern void
518
__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
519
		  const char *name);
L
Linus Torvalds 已提交
520

T
Thomas Gleixner 已提交
521
static inline void
522
irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
523
{
524
	__irq_set_handler(irq, handle, 0, NULL);
T
Thomas Gleixner 已提交
525 526 527 528 529
}

/*
 * Set a highlevel chained flow handler for a given IRQ.
 * (a chained handler is automatically enabled and set to
530
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
T
Thomas Gleixner 已提交
531 532
 */
static inline void
533
irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
534
{
535
	__irq_set_handler(irq, handle, 1, NULL);
T
Thomas Gleixner 已提交
536 537
}

538 539 540 541 542 543 544 545 546
/*
 * Set a highlevel chained flow handler and its data for a given IRQ.
 * (a chained handler is automatically enabled and set to
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
 */
void
irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
				 void *data);

T
Thomas Gleixner 已提交
547 548 549 550 551 552 553 554 555 556 557 558
void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);

static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
{
	irq_modify_status(irq, 0, set);
}

static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
{
	irq_modify_status(irq, clr, 0);
}

T
Thomas Gleixner 已提交
559
static inline void irq_set_noprobe(unsigned int irq)
T
Thomas Gleixner 已提交
560 561 562 563
{
	irq_modify_status(irq, 0, IRQ_NOPROBE);
}

T
Thomas Gleixner 已提交
564
static inline void irq_set_probe(unsigned int irq)
T
Thomas Gleixner 已提交
565 566 567
{
	irq_modify_status(irq, IRQ_NOPROBE, 0);
}
R
Ralf Baechle 已提交
568

569 570 571 572 573 574 575 576 577 578
static inline void irq_set_nothread(unsigned int irq)
{
	irq_modify_status(irq, 0, IRQ_NOTHREAD);
}

static inline void irq_set_thread(unsigned int irq)
{
	irq_modify_status(irq, IRQ_NOTHREAD, 0);
}

579 580 581 582 583 584 585 586
static inline void irq_set_nested_thread(unsigned int irq, bool nest)
{
	if (nest)
		irq_set_status_flags(irq, IRQ_NESTED_THREAD);
	else
		irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
}

587 588 589 590 591 592 593
static inline void irq_set_percpu_devid_flags(unsigned int irq)
{
	irq_set_status_flags(irq,
			     IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
			     IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
}

594
/* Set/get chip/data for an IRQ: */
T
Thomas Gleixner 已提交
595 596 597 598 599
extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
extern int irq_set_handler_data(unsigned int irq, void *data);
extern int irq_set_chip_data(unsigned int irq, void *data);
extern int irq_set_irq_type(unsigned int irq, unsigned int type);
extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
600 601
extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
				struct msi_desc *entry);
602
extern struct irq_data *irq_get_irq_data(unsigned int irq);
603

T
Thomas Gleixner 已提交
604
static inline struct irq_chip *irq_get_chip(unsigned int irq)
605 606 607 608 609 610 611 612 613 614
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip : NULL;
}

static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
{
	return d->chip;
}

T
Thomas Gleixner 已提交
615
static inline void *irq_get_chip_data(unsigned int irq)
616 617 618 619 620 621 622 623 624 625
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip_data : NULL;
}

static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
{
	return d->chip_data;
}

T
Thomas Gleixner 已提交
626
static inline void *irq_get_handler_data(unsigned int irq)
627 628 629 630 631
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->handler_data : NULL;
}

T
Thomas Gleixner 已提交
632
static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
633 634 635 636
{
	return d->handler_data;
}

T
Thomas Gleixner 已提交
637
static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
638 639 640 641 642
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->msi_desc : NULL;
}

643
static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
644 645 646 647
{
	return d->msi_desc;
}

648 649 650 651 652 653
static inline u32 irq_get_trigger_type(unsigned int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? irqd_get_trigger_type(d) : 0;
}

654 655 656 657 658
static inline int irq_data_get_node(struct irq_data *d)
{
	return d->node;
}

659 660 661 662 663 664 665 666 667 668 669 670
static inline struct cpumask *irq_get_affinity_mask(int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);

	return d ? d->affinity : NULL;
}

static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
{
	return d->affinity;
}

671 672
unsigned int arch_dynirq_lower_bound(unsigned int from);

673 674 675
int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
		struct module *owner);

676 677 678
/* use macros to avoid needing export.h for THIS_MODULE */
#define irq_alloc_descs(irq, from, cnt, node)	\
	__irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
679

680 681
#define irq_alloc_desc(node)			\
	irq_alloc_descs(-1, 0, 1, node)
682

683 684
#define irq_alloc_desc_at(at, node)		\
	irq_alloc_descs(at, at, 1, node)
685

686 687
#define irq_alloc_desc_from(from, node)		\
	irq_alloc_descs(-1, from, 1, node)
688

689 690 691
#define irq_alloc_descs_from(from, cnt, node)	\
	irq_alloc_descs(-1, from, cnt, node)

692
void irq_free_descs(unsigned int irq, unsigned int cnt);
693 694 695 696 697
static inline void irq_free_desc(unsigned int irq)
{
	irq_free_descs(irq, 1);
}

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
unsigned int irq_alloc_hwirqs(int cnt, int node);
static inline unsigned int irq_alloc_hwirq(int node)
{
	return irq_alloc_hwirqs(1, node);
}
void irq_free_hwirqs(unsigned int from, int cnt);
static inline void irq_free_hwirq(unsigned int irq)
{
	return irq_free_hwirqs(irq, 1);
}
int arch_setup_hwirq(unsigned int irq, int node);
void arch_teardown_hwirq(unsigned int irq);
#endif

713 714 715 716
#ifdef CONFIG_GENERIC_IRQ_LEGACY
void irq_init_desc(unsigned int irq);
#endif

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
/**
 * struct irq_chip_regs - register offsets for struct irq_gci
 * @enable:	Enable register offset to reg_base
 * @disable:	Disable register offset to reg_base
 * @mask:	Mask register offset to reg_base
 * @ack:	Ack register offset to reg_base
 * @eoi:	Eoi register offset to reg_base
 * @type:	Type configuration register offset to reg_base
 * @polarity:	Polarity configuration register offset to reg_base
 */
struct irq_chip_regs {
	unsigned long		enable;
	unsigned long		disable;
	unsigned long		mask;
	unsigned long		ack;
	unsigned long		eoi;
	unsigned long		type;
	unsigned long		polarity;
};

/**
 * struct irq_chip_type - Generic interrupt chip instance for a flow type
 * @chip:		The real interrupt chip which provides the callbacks
 * @regs:		Register offsets for this chip
 * @handler:		Flow handler associated with this chip
 * @type:		Chip can handle these flow types
743 744
 * @mask_cache_priv:	Cached mask register private to the chip type
 * @mask_cache:		Pointer to cached mask register
745 746 747 748 749 750 751 752 753 754
 *
 * A irq_generic_chip can have several instances of irq_chip_type when
 * it requires different functions and register offsets for different
 * flow types.
 */
struct irq_chip_type {
	struct irq_chip		chip;
	struct irq_chip_regs	regs;
	irq_flow_handler_t	handler;
	u32			type;
755 756
	u32			mask_cache_priv;
	u32			*mask_cache;
757 758 759 760 761 762
};

/**
 * struct irq_chip_generic - Generic irq chip data structure
 * @lock:		Lock to protect register and cache data access
 * @reg_base:		Register base address (virtual)
763 764
 * @reg_readl:		Alternate I/O accessor (defaults to readl if NULL)
 * @reg_writel:		Alternate I/O accessor (defaults to writel if NULL)
765 766 767 768 769 770
 * @suspend:		Function called from core code on suspend once per
 *			chip; can be useful instead of irq_chip::suspend to
 *			handle chip details even when no interrupts are in use
 * @resume:		Function called from core code on resume once per chip;
 *			can be useful instead of irq_chip::suspend to handle
 *			chip details even when no interrupts are in use
771 772
 * @irq_base:		Interrupt base nr for this chip
 * @irq_cnt:		Number of interrupts handled by this chip
773
 * @mask_cache:		Cached mask register shared between all chip types
774 775 776 777 778 779
 * @type_cache:		Cached type register
 * @polarity_cache:	Cached polarity register
 * @wake_enabled:	Interrupt can wakeup from suspend
 * @wake_active:	Interrupt is marked as an wakeup from suspend source
 * @num_ct:		Number of available irq_chip_type instances (usually 1)
 * @private:		Private data for non generic chip callbacks
780
 * @installed:		bitfield to denote installed interrupts
781
 * @unused:		bitfield to denote unused interrupts
782
 * @domain:		irq domain pointer
783
 * @list:		List head for keeping track of instances
784 785 786 787 788 789 790 791 792 793 794
 * @chip_types:		Array of interrupt irq_chip_types
 *
 * Note, that irq_chip_generic can have multiple irq_chip_type
 * implementations which can be associated to a particular irq line of
 * an irq_chip_generic instance. That allows to share and protect
 * state in an irq_chip_generic instance when we need to implement
 * different flow mechanisms (level/edge) for it.
 */
struct irq_chip_generic {
	raw_spinlock_t		lock;
	void __iomem		*reg_base;
795 796
	u32			(*reg_readl)(void __iomem *addr);
	void			(*reg_writel)(u32 val, void __iomem *addr);
797 798
	void			(*suspend)(struct irq_chip_generic *gc);
	void			(*resume)(struct irq_chip_generic *gc);
799 800 801 802 803 804 805 806 807
	unsigned int		irq_base;
	unsigned int		irq_cnt;
	u32			mask_cache;
	u32			type_cache;
	u32			polarity_cache;
	u32			wake_enabled;
	u32			wake_active;
	unsigned int		num_ct;
	void			*private;
808
	unsigned long		installed;
809
	unsigned long		unused;
810
	struct irq_domain	*domain;
811
	struct list_head	list;
812 813 814 815 816 817 818 819 820
	struct irq_chip_type	chip_types[0];
};

/**
 * enum irq_gc_flags - Initialization flags for generic irq chips
 * @IRQ_GC_INIT_MASK_CACHE:	Initialize the mask_cache by reading mask reg
 * @IRQ_GC_INIT_NESTED_LOCK:	Set the lock class of the irqs to nested for
 *				irq chips which need to call irq_set_wake() on
 *				the parent irq. Usually GPIO implementations
821
 * @IRQ_GC_MASK_CACHE_PER_TYPE:	Mask cache is chip type private
822
 * @IRQ_GC_NO_MASK:		Do not calculate irq_data->mask
823
 * @IRQ_GC_BE_IO:		Use big-endian register accesses (default: LE)
824 825 826 827
 */
enum irq_gc_flags {
	IRQ_GC_INIT_MASK_CACHE		= 1 << 0,
	IRQ_GC_INIT_NESTED_LOCK		= 1 << 1,
828
	IRQ_GC_MASK_CACHE_PER_TYPE	= 1 << 2,
829
	IRQ_GC_NO_MASK			= 1 << 3,
830
	IRQ_GC_BE_IO			= 1 << 4,
831 832
};

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
/*
 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
 * @irqs_per_chip:	Number of interrupts per chip
 * @num_chips:		Number of chips
 * @irq_flags_to_set:	IRQ* flags to set on irq setup
 * @irq_flags_to_clear:	IRQ* flags to clear on irq setup
 * @gc_flags:		Generic chip specific setup flags
 * @gc:			Array of pointers to generic interrupt chips
 */
struct irq_domain_chip_generic {
	unsigned int		irqs_per_chip;
	unsigned int		num_chips;
	unsigned int		irq_flags_to_clear;
	unsigned int		irq_flags_to_set;
	enum irq_gc_flags	gc_flags;
	struct irq_chip_generic	*gc[0];
};

851 852 853 854 855 856
/* Generic chip callback functions */
void irq_gc_noop(struct irq_data *d);
void irq_gc_mask_disable_reg(struct irq_data *d);
void irq_gc_mask_set_bit(struct irq_data *d);
void irq_gc_mask_clr_bit(struct irq_data *d);
void irq_gc_unmask_enable_reg(struct irq_data *d);
857 858
void irq_gc_ack_set_bit(struct irq_data *d);
void irq_gc_ack_clr_bit(struct irq_data *d);
859 860 861 862 863
void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
void irq_gc_eoi(struct irq_data *d);
int irq_gc_set_wake(struct irq_data *d, unsigned int on);

/* Setup functions for irq_chip_generic */
864 865
int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
			 irq_hw_number_t hw_irq);
866 867 868 869 870 871 872
struct irq_chip_generic *
irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
		       void __iomem *reg_base, irq_flow_handler_t handler);
void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
			    enum irq_gc_flags flags, unsigned int clr,
			    unsigned int set);
int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
873 874
void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
			     unsigned int clr, unsigned int set);
875

876 877 878 879 880 881 882 883
struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
				   int num_ct, const char *name,
				   irq_flow_handler_t handler,
				   unsigned int clr, unsigned int set,
				   enum irq_gc_flags flags);


884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
{
	return container_of(d->chip, struct irq_chip_type, chip);
}

#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)

#ifdef CONFIG_SMP
static inline void irq_gc_lock(struct irq_chip_generic *gc)
{
	raw_spin_lock(&gc->lock);
}

static inline void irq_gc_unlock(struct irq_chip_generic *gc)
{
	raw_spin_unlock(&gc->lock);
}
#else
static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
#endif

906 907 908
static inline void irq_reg_writel(struct irq_chip_generic *gc,
				  u32 val, int reg_offset)
{
909 910 911 912
	if (gc->reg_writel)
		gc->reg_writel(val, gc->reg_base + reg_offset);
	else
		writel(val, gc->reg_base + reg_offset);
913 914 915 916 917
}

static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
				int reg_offset)
{
918 919 920 921
	if (gc->reg_readl)
		return gc->reg_readl(gc->reg_base + reg_offset);
	else
		return readl(gc->reg_base + reg_offset);
922 923
}

924
#endif /* _LINUX_IRQ_H */