dsi.c 144.5 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * linux/drivers/video/omap2/dss/dsi.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41 42
#include <linux/of.h>
#include <linux/of_platform.h>
T
Tomi Valkeinen 已提交
43

44
#include <video/omapdss.h>
45
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
46 47

#include "dss.h"
48
#include "dss_features.h"
T
Tomi Valkeinen 已提交
49 50 51

#define DSI_CATCH_MISSING_TE

52
struct dsi_reg { u16 module; u16 idx; };
T
Tomi Valkeinen 已提交
53

54
#define DSI_REG(mod, idx)		((const struct dsi_reg) { mod, idx })
T
Tomi Valkeinen 已提交
55 56 57

/* DSI Protocol Engine */

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
#define DSI_PROTO			0
#define DSI_PROTO_SZ			0x200

#define DSI_REVISION			DSI_REG(DSI_PROTO, 0x0000)
#define DSI_SYSCONFIG			DSI_REG(DSI_PROTO, 0x0010)
#define DSI_SYSSTATUS			DSI_REG(DSI_PROTO, 0x0014)
#define DSI_IRQSTATUS			DSI_REG(DSI_PROTO, 0x0018)
#define DSI_IRQENABLE			DSI_REG(DSI_PROTO, 0x001C)
#define DSI_CTRL			DSI_REG(DSI_PROTO, 0x0040)
#define DSI_GNQ				DSI_REG(DSI_PROTO, 0x0044)
#define DSI_COMPLEXIO_CFG1		DSI_REG(DSI_PROTO, 0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(DSI_PROTO, 0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(DSI_PROTO, 0x0050)
#define DSI_CLK_CTRL			DSI_REG(DSI_PROTO, 0x0054)
#define DSI_TIMING1			DSI_REG(DSI_PROTO, 0x0058)
#define DSI_TIMING2			DSI_REG(DSI_PROTO, 0x005C)
#define DSI_VM_TIMING1			DSI_REG(DSI_PROTO, 0x0060)
#define DSI_VM_TIMING2			DSI_REG(DSI_PROTO, 0x0064)
#define DSI_VM_TIMING3			DSI_REG(DSI_PROTO, 0x0068)
#define DSI_CLK_TIMING			DSI_REG(DSI_PROTO, 0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(DSI_PROTO, 0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(DSI_PROTO, 0x007C)
#define DSI_VM_TIMING4			DSI_REG(DSI_PROTO, 0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(DSI_PROTO, 0x0084)
#define DSI_VM_TIMING5			DSI_REG(DSI_PROTO, 0x0088)
#define DSI_VM_TIMING6			DSI_REG(DSI_PROTO, 0x008C)
#define DSI_VM_TIMING7			DSI_REG(DSI_PROTO, 0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(DSI_PROTO, 0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
T
Tomi Valkeinen 已提交
95 96 97

/* DSIPHY_SCP */

98 99 100 101 102 103 104 105 106
#define DSI_PHY				1
#define DSI_PHY_OFFSET			0x200
#define DSI_PHY_SZ			0x40

#define DSI_DSIPHY_CFG0			DSI_REG(DSI_PHY, 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(DSI_PHY, 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(DSI_PHY, 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(DSI_PHY, 0x0014)
#define DSI_DSIPHY_CFG10		DSI_REG(DSI_PHY, 0x0028)
T
Tomi Valkeinen 已提交
107 108 109

/* DSI_PLL_CTRL_SCP */

110 111 112 113 114 115 116 117 118
#define DSI_PLL				2
#define DSI_PLL_OFFSET			0x300
#define DSI_PLL_SZ			0x20

#define DSI_PLL_CONTROL			DSI_REG(DSI_PLL, 0x0000)
#define DSI_PLL_STATUS			DSI_REG(DSI_PLL, 0x0004)
#define DSI_PLL_GO			DSI_REG(DSI_PLL, 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(DSI_PLL, 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(DSI_PLL, 0x0010)
T
Tomi Valkeinen 已提交
119

120 121
#define REG_GET(dsidev, idx, start, end) \
	FLD_GET(dsi_read_reg(dsidev, idx), start, end)
T
Tomi Valkeinen 已提交
122

123 124
#define REG_FLD_MOD(dsidev, idx, val, start, end) \
	dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
T
Tomi Valkeinen 已提交
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
146
	DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
T
Tomi Valkeinen 已提交
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
168 169
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
170 171 172
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
173 174
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
175 176 177
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
178 179
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
180 181 182
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
183 184
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
185 186 187 188 189 190
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
191 192 193 194
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
195 196
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
197 198
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
199 200 201 202 203 204 205 206
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
207 208
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
209 210 211
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
212

213 214
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);

215 216 217 218 219
static int dsi_display_init_dispc(struct platform_device *dsidev,
	struct omap_overlay_manager *mgr);
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
	struct omap_overlay_manager *mgr);

220 221
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);

222
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
#define DSI_MAX_NR_LANES	5

enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
238 239 240 241 242 243 244

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
245 246 247 248 249 250 251 252
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

253 254 255
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
256 257
};

258 259 260 261 262 263 264 265
struct dsi_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned dsi_irqs[32];
	unsigned vc_irqs[4][32];
	unsigned cio_irqs[32];
};

266 267 268 269 270 271
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
struct dsi_clk_calc_ctx {
	struct platform_device *dsidev;

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

	struct dsi_clock_info dsi_cinfo;
	struct dispc_clock_info dispc_cinfo;

	struct omap_video_timings dispc_vm;
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

290
struct dsi_data {
291
	struct platform_device *pdev;
292 293 294
	void __iomem *proto_base;
	void __iomem *phy_base;
	void __iomem *pll_base;
295

296 297
	int module_id;

298
	int irq;
T
Tomi Valkeinen 已提交
299

300 301
	bool is_enabled;

302 303 304
	struct clk *dss_clk;
	struct clk *sys_clk;

305 306 307
	struct dispc_clock_info user_dispc_cinfo;
	struct dsi_clock_info user_dsi_cinfo;

T
Tomi Valkeinen 已提交
308 309
	struct dsi_clock_info current_cinfo;

310
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
311 312 313
	struct regulator *vdds_dsi_reg;

	struct {
314
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
315
		struct omap_dss_device *dssdev;
T
Tomi Valkeinen 已提交
316 317
		enum fifo_size tx_fifo_size;
		enum fifo_size rx_fifo_size;
318
		int vc_id;
T
Tomi Valkeinen 已提交
319 320 321
	} vc[4];

	struct mutex lock;
322
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
323 324 325

	unsigned pll_locked;

326 327 328 329 330
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

331
	int update_channel;
332
#ifdef DSI_PERF_MEASURE
333 334
	unsigned update_bytes;
#endif
T
Tomi Valkeinen 已提交
335 336

	bool te_enabled;
337
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
338

339 340 341 342 343
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
344 345 346 347 348 349 350 351 352 353
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
	struct dsi_clock_info cache_cinfo;

	u32		errors;
	spinlock_t	errors_lock;
354
#ifdef DSI_PERF_MEASURE
T
Tomi Valkeinen 已提交
355 356 357 358 359
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
360 361 362 363 364

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
365 366 367 368 369
	/* DSI PLL Parameter Ranges */
	unsigned long regm_max, regn_max;
	unsigned long  regm_dispc_max, regm_dsi_max;
	unsigned long  fint_min, fint_max;
	unsigned long lpdiv_max;
370

371
	unsigned num_lanes_supported;
372
	unsigned line_buffer_size;
373

T
Tomi Valkeinen 已提交
374 375
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	unsigned num_lanes_used;
376

377
	unsigned scp_clk_refcount;
378 379

	struct dss_lcd_mgr_config mgr_config;
380
	struct omap_video_timings timings;
381
	enum omap_dss_dsi_pixel_format pix_fmt;
382
	enum omap_dss_dsi_mode mode;
383
	struct omap_dss_dsi_videomode_timings vm_timings;
384

385
	struct omap_dss_device output;
386
};
T
Tomi Valkeinen 已提交
387

388 389 390 391 392
struct dsi_packet_sent_handler_data {
	struct platform_device *dsidev;
	struct completion *completion;
};

T
Tomi Valkeinen 已提交
393 394 395 396 397 398 399
struct dsi_module_id_data {
	u32 address;
	int id;
};

static const struct of_device_id dsi_of_match[];

400
#ifdef DSI_PERF_MEASURE
401 402
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
403 404
#endif

405 406 407 408 409
static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
{
	return dev_get_drvdata(&dsidev->dev);
}

410 411
static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
{
412
	return to_platform_device(dssdev->dev);
413 414 415 416
}

struct platform_device *dsi_get_dsidev_from_id(int module)
{
417
	struct omap_dss_device *out;
418 419
	enum omap_dss_output_id	id;

420 421 422 423 424 425 426 427 428 429
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
430 431 432

	out = omap_dss_get_output(id);

433
	return out ? to_platform_device(out->dev) : NULL;
434 435 436 437
}

static inline void dsi_write_reg(struct platform_device *dsidev,
		const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
438
{
439
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
440 441 442 443 444 445 446 447
	void __iomem *base;

	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return;
	}
448

449
	__raw_writel(val, base + idx.idx);
T
Tomi Valkeinen 已提交
450 451
}

452 453
static inline u32 dsi_read_reg(struct platform_device *dsidev,
		const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
454
{
455
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
456
	void __iomem *base;
457

458 459 460 461 462 463 464 465
	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return 0;
	}

	return __raw_readl(base + idx.idx);
T
Tomi Valkeinen 已提交
466 467
}

468
static void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
469
{
470 471 472 473
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
474 475
}

476
static void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
477
{
478 479 480 481
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
482 483
}

484
static bool dsi_bus_is_locked(struct platform_device *dsidev)
485
{
486 487 488
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->bus_lock.count == 0;
489 490
}

491 492 493 494 495
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

496 497
static inline int wait_for_bit_change(struct platform_device *dsidev,
		const struct dsi_reg idx, int bitnum, int value)
T
Tomi Valkeinen 已提交
498
{
499 500 501
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
502

503 504 505 506 507
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
508 509
	}

510 511 512 513 514
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
515

516 517 518
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
519 520
	}

521
	return !value;
T
Tomi Valkeinen 已提交
522 523
}

524 525 526 527 528 529 530 531 532 533 534 535
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
536
		return 0;
537 538 539
	}
}

540
#ifdef DSI_PERF_MEASURE
541
static void dsi_perf_mark_setup(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
542
{
543 544
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
545 546
}

547
static void dsi_perf_mark_start(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
548
{
549 550
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
551 552
}

553
static void dsi_perf_show(struct platform_device *dsidev, const char *name)
T
Tomi Valkeinen 已提交
554
{
555
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
556 557 558 559 560 561 562 563 564
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

565
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
566 567 568 569
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

570
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
571 572 573 574 575 576
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

577
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
578

579 580 581 582 583 584 585 586 587
	printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
			"%u bytes, %u kbytes/sec\n",
			name,
			setup_us,
			trans_us,
			total_us,
			1000*1000 / total_us,
			total_bytes,
			total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
588 589
}
#else
590 591 592 593 594 595 596 597 598 599 600 601
static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
{
}

static inline void dsi_perf_mark_start(struct platform_device *dsidev)
{
}

static inline void dsi_perf_show(struct platform_device *dsidev,
		const char *name)
{
}
T
Tomi Valkeinen 已提交
602 603
#endif

604 605
static int verbose_irq;

T
Tomi Valkeinen 已提交
606 607
static void print_irq_status(u32 status)
{
608 609 610
	if (status == 0)
		return;

611
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
612 613
		return;

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
636 637 638 639
}

static void print_irq_status_vc(int channel, u32 status)
{
640 641 642
	if (status == 0)
		return;

643
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
644
		return;
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
660 661 662 663 664
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
665 666 667
	if (status == 0)
		return;

668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
692 693 694
#undef PIS
}

695
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
696 697
static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
698
{
699
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
700 701
	int i;

702
	spin_lock(&dsi->irq_stats_lock);
703

704 705
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
706 707

	for (i = 0; i < 4; ++i)
708
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
709

710
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
711

712
	spin_unlock(&dsi->irq_stats_lock);
713 714
}
#else
715
#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
716 717
#endif

718 719
static int debug_irq;

720 721
static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
722
{
723
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
724 725
	int i;

T
Tomi Valkeinen 已提交
726 727 728
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
729 730 731
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
732 733 734 735 736
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
737 738 739 740 741 742 743 744
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
745

746 747 748 749 750 751 752
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
753

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
		unsigned isr_array_size, u32 irqstatus)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

790 791
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
792
	struct platform_device *dsidev;
793
	struct dsi_data *dsi;
794 795
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
796

797
	dsidev = (struct platform_device *) arg;
798
	dsi = dsi_get_dsidrv_data(dsidev);
799

800 801 802
	if (!dsi->is_enabled)
		return IRQ_NONE;

803
	spin_lock(&dsi->irq_lock);
804

805
	irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
806

807
	/* IRQ is not for us */
808
	if (!irqstatus) {
809
		spin_unlock(&dsi->irq_lock);
810
		return IRQ_NONE;
811
	}
812

813
	dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
814
	/* flush posted write */
815
	dsi_read_reg(dsidev, DSI_IRQSTATUS);
816 817 818 819 820

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
821 822
		}

823
		vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
824

825
		dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
826
		/* flush posted write */
827
		dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
828 829 830
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
831
		ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
832

833
		dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
834
		/* flush posted write */
835
		dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
836 837 838
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
839

840 841
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
842
		del_timer(&dsi->te_timer);
843 844
#endif

845 846
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
847 848
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
849

850
	spin_unlock(&dsi->irq_lock);
851

852
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
853

854
	dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
855

856
	dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
857

858
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
859 860
}

861
/* dsi->irq_lock has to be locked by the caller */
862 863
static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
		struct dsi_isr_data *isr_array,
864 865 866
		unsigned isr_array_size, u32 default_mask,
		const struct dsi_reg enable_reg,
		const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
867
{
868 869 870
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
871 872
	int i;

873
	mask = default_mask;
T
Tomi Valkeinen 已提交
874

875 876
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
877

878 879 880 881
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
882 883
	}

884
	old_mask = dsi_read_reg(dsidev, enable_reg);
885
	/* clear the irqstatus for newly enabled irqs */
886 887
	dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsidev, enable_reg, mask);
888 889

	/* flush posted writes */
890 891
	dsi_read_reg(dsidev, enable_reg);
	dsi_read_reg(dsidev, status_reg);
892
}
T
Tomi Valkeinen 已提交
893

894
/* dsi->irq_lock has to be locked by the caller */
895
static void _omap_dsi_set_irqs(struct platform_device *dsidev)
896
{
897
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
898
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
899
#ifdef DSI_CATCH_MISSING_TE
900
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
901
#endif
902 903
	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
904 905
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
906

907
/* dsi->irq_lock has to be locked by the caller */
908
static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
909
{
910 911 912 913
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
914 915 916 917
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

918
/* dsi->irq_lock has to be locked by the caller */
919
static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
920
{
921 922 923 924
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
925 926 927 928
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

929
static void _dsi_initialize_irq(struct platform_device *dsidev)
930
{
931
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
932 933 934
	unsigned long flags;
	int vc;

935
	spin_lock_irqsave(&dsi->irq_lock, flags);
936

937
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
938

939
	_omap_dsi_set_irqs(dsidev);
940
	for (vc = 0; vc < 4; ++vc)
941 942
		_omap_dsi_set_irqs_vc(dsidev, vc);
	_omap_dsi_set_irqs_cio(dsidev);
943

944
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
945
}
T
Tomi Valkeinen 已提交
946

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

1003 1004
static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
		void *arg, u32 mask)
1005
{
1006
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1007 1008 1009
	unsigned long flags;
	int r;

1010
	spin_lock_irqsave(&dsi->irq_lock, flags);
1011

1012 1013
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1014 1015

	if (r == 0)
1016
		_omap_dsi_set_irqs(dsidev);
1017

1018
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1019 1020 1021 1022

	return r;
}

1023 1024
static int dsi_unregister_isr(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1025
{
1026
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1027 1028 1029
	unsigned long flags;
	int r;

1030
	spin_lock_irqsave(&dsi->irq_lock, flags);
1031

1032 1033
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1034 1035

	if (r == 0)
1036
		_omap_dsi_set_irqs(dsidev);
1037

1038
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1039 1040 1041 1042

	return r;
}

1043 1044
static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1045
{
1046
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1047 1048 1049
	unsigned long flags;
	int r;

1050
	spin_lock_irqsave(&dsi->irq_lock, flags);
1051 1052

	r = _dsi_register_isr(isr, arg, mask,
1053 1054
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1055 1056

	if (r == 0)
1057
		_omap_dsi_set_irqs_vc(dsidev, channel);
1058

1059
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1060 1061 1062 1063

	return r;
}

1064 1065
static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1066
{
1067
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1068 1069 1070
	unsigned long flags;
	int r;

1071
	spin_lock_irqsave(&dsi->irq_lock, flags);
1072 1073

	r = _dsi_unregister_isr(isr, arg, mask,
1074 1075
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1076 1077

	if (r == 0)
1078
		_omap_dsi_set_irqs_vc(dsidev, channel);
1079

1080
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1081 1082 1083 1084

	return r;
}

1085 1086
static int dsi_register_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1087
{
1088
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1089 1090 1091
	unsigned long flags;
	int r;

1092
	spin_lock_irqsave(&dsi->irq_lock, flags);
1093

1094 1095
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1096 1097

	if (r == 0)
1098
		_omap_dsi_set_irqs_cio(dsidev);
1099

1100
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1101 1102 1103 1104

	return r;
}

1105 1106
static int dsi_unregister_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1107
{
1108
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1109 1110 1111
	unsigned long flags;
	int r;

1112
	spin_lock_irqsave(&dsi->irq_lock, flags);
1113

1114 1115
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1116 1117

	if (r == 0)
1118
		_omap_dsi_set_irqs_cio(dsidev);
1119

1120
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1121 1122

	return r;
T
Tomi Valkeinen 已提交
1123 1124
}

1125
static u32 dsi_get_errors(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1126
{
1127
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1128 1129
	unsigned long flags;
	u32 e;
1130 1131 1132 1133
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1134 1135 1136
	return e;
}

1137
int dsi_runtime_get(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1138
{
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	int r;
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dsi_runtime_put(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;

	DSSDBG("dsi_runtime_put\n");

1156
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1157
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1158 1159
}

1160 1161 1162 1163
static int dsi_regulator_init(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct regulator *vdds_dsi;
1164
	int r;
1165 1166 1167 1168

	if (dsi->vdds_dsi_reg != NULL)
		return 0;

1169
	vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
1170 1171

	if (IS_ERR(vdds_dsi)) {
1172
		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1173
			DSSERR("can't get DSI VDD regulator\n");
1174 1175 1176
		return PTR_ERR(vdds_dsi);
	}

1177 1178 1179 1180 1181 1182 1183 1184 1185
	if (regulator_can_change_voltage(vdds_dsi)) {
		r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
		if (r) {
			devm_regulator_put(vdds_dsi);
			DSSERR("can't set the DSI regulator voltage\n");
			return r;
		}
	}

1186 1187 1188 1189 1190
	dsi->vdds_dsi_reg = vdds_dsi;

	return 0;
}

T
Tomi Valkeinen 已提交
1191
/* source clock for DSI PLL. this could also be PCLKFREE */
1192 1193
static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
		bool enable)
T
Tomi Valkeinen 已提交
1194
{
1195 1196
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
1197
	if (enable)
1198
		clk_prepare_enable(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1199
	else
1200
		clk_disable_unprepare(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1201

1202
	if (enable && dsi->pll_locked) {
1203
		if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
T
Tomi Valkeinen 已提交
1204 1205 1206 1207
			DSSERR("cannot lock PLL when enabling clocks\n");
	}
}

1208
static void _dsi_print_reset_status(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1209 1210
{
	u32 l;
1211
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1212 1213 1214 1215

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1216
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1217

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
#define DSI_FLD_GET(fld, start, end)\
	FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1242 1243
}

1244
static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
T
Tomi Valkeinen 已提交
1245 1246 1247 1248
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1249
	REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1250

1251
	if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
T
Tomi Valkeinen 已提交
1252 1253 1254 1255 1256 1257 1258
			DSSERR("Failed to set dsi_if_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

1259
unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1260
{
1261 1262 1263
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
T
Tomi Valkeinen 已提交
1264 1265
}

1266
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1267
{
1268 1269 1270
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1271 1272
}

1273
static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1274
{
1275 1276 1277
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.clkin4ddr / 16;
T
Tomi Valkeinen 已提交
1278 1279
}

1280
static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1281 1282
{
	unsigned long r;
1283
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1284

1285
	if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
1286
		/* DSI FCLK source is DSS_CLK_FCK */
1287
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1288
	} else {
1289
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1290
		r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
T
Tomi Valkeinen 已提交
1291 1292 1293 1294 1295
	}

	return r;
}

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
		unsigned long lp_clk_min, unsigned long lp_clk_max)
{
	unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
	unsigned lp_clk_div;
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

	cinfo->lp_clk_div = lp_clk_div;
	cinfo->lp_clk = lp_clk;

	return 0;
}

1315
static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1316
{
1317
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1318 1319 1320 1321
	unsigned long dsi_fclk;
	unsigned lp_clk_div;
	unsigned long lp_clk;

1322
	lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1323

1324
	if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
T
Tomi Valkeinen 已提交
1325 1326
		return -EINVAL;

1327
	dsi_fclk = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
1328 1329 1330 1331

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1332 1333
	dsi->current_cinfo.lp_clk = lp_clk;
	dsi->current_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1334

1335 1336
	/* LP_CLK_DIVISOR */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1337

1338 1339
	/* LP_RX_SYNCHRO_ENABLE */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1340 1341 1342 1343

	return 0;
}

1344
static void dsi_enable_scp_clk(struct platform_device *dsidev)
1345
{
1346 1347 1348
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->scp_clk_refcount++ == 0)
1349
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1350 1351
}

1352
static void dsi_disable_scp_clk(struct platform_device *dsidev)
1353
{
1354 1355 1356 1357
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1358
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1359
}
T
Tomi Valkeinen 已提交
1360 1361 1362 1363 1364 1365 1366 1367

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1368 1369
static int dsi_pll_power(struct platform_device *dsidev,
		enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1370 1371 1372
{
	int t = 0;

1373 1374 1375 1376 1377
	/* DSI-PLL power command 0x3 is not working */
	if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
			state == DSI_PLL_POWER_ON_DIV)
		state = DSI_PLL_POWER_ON_ALL;

1378 1379
	/* PLL_PWR_CMD */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1380 1381

	/* PLL_PWR_STATUS */
1382
	while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
1383
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1384 1385 1386 1387
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1388
		udelay(1);
T
Tomi Valkeinen 已提交
1389 1390 1391 1392 1393
	}

	return 0;
}

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	return clk_get_rate(dsi->sys_clk);
}

bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
		unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int regm, regm_start, regm_stop;
	unsigned long out_max;
	unsigned long out;

	out_min = out_min ? out_min : 1;
	out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

	regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
	regm_stop = min(pll / out_min, dsi->regm_dispc_max);

	for (regm = regm_start; regm <= regm_stop; ++regm) {
		out = pll / regm;

		if (func(regm, out, data))
			return true;
	}

	return false;
}

bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
		unsigned long pll_min, unsigned long pll_max,
		dsi_pll_calc_func func, void *data)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int regn, regn_start, regn_stop;
	int regm, regm_start, regm_stop;
	unsigned long fint, pll;
	const unsigned long pll_hw_max = 1800000000;
	unsigned long fint_hw_min, fint_hw_max;

	fint_hw_min = dsi->fint_min;
	fint_hw_max = dsi->fint_max;

	regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
	regn_stop = min(clkin / fint_hw_min, dsi->regn_max);

	pll_max = pll_max ? pll_max : ULONG_MAX;

	for (regn = regn_start; regn <= regn_stop; ++regn) {
		fint = clkin / regn;

		regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
				1ul);
		regm_stop = min3(pll_max / fint / 2,
				pll_hw_max / fint / 2,
				dsi->regm_max);

		for (regm = regm_start; regm <= regm_stop; ++regm) {
			pll = 2 * regm * fint;

			if (func(regn, regm, fint, pll, data))
				return true;
		}
	}

	return false;
}

T
Tomi Valkeinen 已提交
1463
/* calculate clock rates using dividers in cinfo */
1464
static int dsi_calc_clock_rates(struct platform_device *dsidev,
1465
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1466
{
1467 1468 1469
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
T
Tomi Valkeinen 已提交
1470 1471
		return -EINVAL;

1472
	if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
T
Tomi Valkeinen 已提交
1473 1474
		return -EINVAL;

1475
	if (cinfo->regm_dispc > dsi->regm_dispc_max)
T
Tomi Valkeinen 已提交
1476 1477
		return -EINVAL;

1478
	if (cinfo->regm_dsi > dsi->regm_dsi_max)
T
Tomi Valkeinen 已提交
1479 1480
		return -EINVAL;

1481 1482
	cinfo->clkin = clk_get_rate(dsi->sys_clk);
	cinfo->fint = cinfo->clkin / cinfo->regn;
T
Tomi Valkeinen 已提交
1483

1484
	if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
T
Tomi Valkeinen 已提交
1485 1486 1487 1488 1489 1490 1491
		return -EINVAL;

	cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;

	if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
		return -EINVAL;

1492 1493 1494
	if (cinfo->regm_dispc > 0)
		cinfo->dsi_pll_hsdiv_dispc_clk =
			cinfo->clkin4ddr / cinfo->regm_dispc;
T
Tomi Valkeinen 已提交
1495
	else
1496
		cinfo->dsi_pll_hsdiv_dispc_clk = 0;
T
Tomi Valkeinen 已提交
1497

1498 1499 1500
	if (cinfo->regm_dsi > 0)
		cinfo->dsi_pll_hsdiv_dsi_clk =
			cinfo->clkin4ddr / cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1501
	else
1502
		cinfo->dsi_pll_hsdiv_dsi_clk = 0;
T
Tomi Valkeinen 已提交
1503 1504 1505 1506

	return 0;
}

1507
static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
1508 1509 1510 1511 1512 1513 1514 1515 1516
{
	unsigned long max_dsi_fck;

	max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);

	cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
	cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
}

1517 1518
int dsi_pll_set_clock_div(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1519
{
1520
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1521 1522
	int r = 0;
	u32 l;
1523
	int f = 0;
1524 1525
	u8 regn_start, regn_end, regm_start, regm_end;
	u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
T
Tomi Valkeinen 已提交
1526

1527
	DSSDBG("DSI PLL clock config starts");
T
Tomi Valkeinen 已提交
1528

1529
	dsi->current_cinfo.clkin = cinfo->clkin;
1530 1531 1532
	dsi->current_cinfo.fint = cinfo->fint;
	dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
	dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
1533
			cinfo->dsi_pll_hsdiv_dispc_clk;
1534
	dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
1535
			cinfo->dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1536

1537 1538 1539 1540
	dsi->current_cinfo.regn = cinfo->regn;
	dsi->current_cinfo.regm = cinfo->regm;
	dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
	dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1541 1542 1543

	DSSDBG("DSI Fint %ld\n", cinfo->fint);

1544
	DSSDBG("clkin rate %ld\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1545 1546

	/* DSIPHY == CLKIN4DDR */
1547
	DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
T
Tomi Valkeinen 已提交
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
			cinfo->regm,
			cinfo->regn,
			cinfo->clkin,
			cinfo->clkin4ddr);

	DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
			cinfo->clkin4ddr / 1000 / 1000 / 2);

	DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);

1558
	DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
1559 1560
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1561 1562
		cinfo->dsi_pll_hsdiv_dispc_clk);
	DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
1563 1564
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1565
		cinfo->dsi_pll_hsdiv_dsi_clk);
T
Tomi Valkeinen 已提交
1566

1567 1568 1569 1570 1571 1572 1573
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
			&regm_dispc_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
			&regm_dsi_end);

1574 1575
	/* DSI_PLL_AUTOMODE = manual */
	REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
T
Tomi Valkeinen 已提交
1576

1577
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
T
Tomi Valkeinen 已提交
1578
	l = FLD_MOD(l, 1, 0, 0);		/* DSI_PLL_STOPMODE */
1579 1580 1581 1582 1583
	/* DSI_PLL_REGN */
	l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
	/* DSI_PLL_REGM */
	l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
	/* DSI_CLOCK_DIV */
1584
	l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
1585 1586
			regm_dispc_start, regm_dispc_end);
	/* DSIPROTO_CLOCK_DIV */
1587
	l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
1588
			regm_dsi_start, regm_dsi_end);
1589
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
T
Tomi Valkeinen 已提交
1590

1591
	BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
1592

1593 1594
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);

1595 1596 1597 1598 1599 1600
	if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
		f = cinfo->fint < 1000000 ? 0x3 :
			cinfo->fint < 1250000 ? 0x4 :
			cinfo->fint < 1500000 ? 0x5 :
			cinfo->fint < 1750000 ? 0x6 :
			0x7;
T
Tomi Valkeinen 已提交
1601

1602
		l = FLD_MOD(l, f, 4, 1);	/* DSI_PLL_FREQSEL */
1603 1604 1605 1606 1607 1608
	} else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
		f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;

		l = FLD_MOD(l, f, 4, 1);	/* PLL_SELFREQDCO */
	}

T
Tomi Valkeinen 已提交
1609 1610 1611
	l = FLD_MOD(l, 1, 13, 13);		/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 0, 14, 14);		/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 1, 20, 20);		/* DSI_HSDIVBYPASS */
1612 1613
	if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
		l = FLD_MOD(l, 3, 22, 21);	/* REF_SYSCLK = sysclk */
1614
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1615

1616
	REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0);	/* DSI_PLL_GO */
T
Tomi Valkeinen 已提交
1617

1618
	if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
T
Tomi Valkeinen 已提交
1619 1620 1621 1622 1623
		DSSERR("dsi pll go bit not going down.\n");
		r = -EIO;
		goto err;
	}

1624
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
T
Tomi Valkeinen 已提交
1625 1626 1627 1628 1629
		DSSERR("cannot lock PLL\n");
		r = -EIO;
		goto err;
	}

1630
	dsi->pll_locked = 1;
T
Tomi Valkeinen 已提交
1631

1632
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
T
Tomi Valkeinen 已提交
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	l = FLD_MOD(l, 0, 0, 0);	/* DSI_PLL_IDLE */
	l = FLD_MOD(l, 0, 5, 5);	/* DSI_PLL_PLLLPMODE */
	l = FLD_MOD(l, 0, 6, 6);	/* DSI_PLL_LOWCURRSTBY */
	l = FLD_MOD(l, 0, 7, 7);	/* DSI_PLL_TIGHTPHASELOCK */
	l = FLD_MOD(l, 0, 8, 8);	/* DSI_PLL_DRIFTGUARDEN */
	l = FLD_MOD(l, 0, 10, 9);	/* DSI_PLL_LOCKSEL */
	l = FLD_MOD(l, 1, 13, 13);	/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 1, 14, 14);	/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 0, 15, 15);	/* DSI_BYPASSEN */
	l = FLD_MOD(l, 1, 16, 16);	/* DSS_CLOCK_EN */
	l = FLD_MOD(l, 0, 17, 17);	/* DSS_CLOCK_PWDN */
	l = FLD_MOD(l, 1, 18, 18);	/* DSI_PROTO_CLOCK_EN */
	l = FLD_MOD(l, 0, 19, 19);	/* DSI_PROTO_CLOCK_PWDN */
	l = FLD_MOD(l, 0, 20, 20);	/* DSI_HSDIVBYPASS */
1647
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1648 1649 1650 1651 1652 1653

	DSSDBG("PLL config done\n");
err:
	return r;
}

1654 1655
int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
		bool enable_hsdiv)
T
Tomi Valkeinen 已提交
1656
{
1657
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1658 1659 1660 1661 1662
	int r = 0;
	enum dsi_pll_power_state pwstate;

	DSSDBG("PLL init\n");

1663 1664 1665 1666 1667 1668
	/*
	 * It seems that on many OMAPs we need to enable both to have a
	 * functional HSDivider.
	 */
	enable_hsclk = enable_hsdiv = true;

1669 1670 1671
	r = dsi_regulator_init(dsidev);
	if (r)
		return r;
1672

1673
	dsi_enable_pll_clock(dsidev, 1);
1674 1675 1676
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1677
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1678

1679 1680
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1681 1682
		if (r)
			goto err0;
1683
		dsi->vdds_dsi_enabled = true;
1684
	}
T
Tomi Valkeinen 已提交
1685 1686 1687 1688

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1689
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
T
Tomi Valkeinen 已提交
1690 1691
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1692
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

	if (enable_hsclk && enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_ALL;
	else if (enable_hsclk)
		pwstate = DSI_PLL_POWER_ON_HSCLK;
	else if (enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_DIV;
	else
		pwstate = DSI_PLL_POWER_OFF;

1709
	r = dsi_pll_power(dsidev, pwstate);
T
Tomi Valkeinen 已提交
1710 1711 1712 1713 1714 1715 1716 1717

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1718 1719 1720
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1721
	}
T
Tomi Valkeinen 已提交
1722
err0:
1723 1724
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
1725 1726 1727
	return r;
}

1728
void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1729
{
1730 1731 1732
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->pll_locked = 0;
1733
	dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
1734
	if (disconnect_lanes) {
1735 1736 1737
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1738
	}
1739

1740 1741
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
1742

T
Tomi Valkeinen 已提交
1743 1744 1745
	DSSDBG("PLL uninit done\n");
}

1746 1747
static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
		struct seq_file *s)
T
Tomi Valkeinen 已提交
1748
{
1749 1750
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dsi_clock_info *cinfo = &dsi->current_cinfo;
1751
	enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
1752
	int dsi_module = dsi->module_id;
1753 1754

	dispc_clk_src = dss_get_dispc_clk_source();
1755
	dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
T
Tomi Valkeinen 已提交
1756

1757 1758
	if (dsi_runtime_get(dsidev))
		return;
T
Tomi Valkeinen 已提交
1759

1760
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1761

1762
	seq_printf(s,	"dsi pll clkin\t%lu\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1763 1764 1765 1766 1767 1768

	seq_printf(s,	"Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);

	seq_printf(s,	"CLKIN4DDR\t%-16luregm %u\n",
			cinfo->clkin4ddr, cinfo->regm);

1769 1770 1771 1772
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
1773 1774
			cinfo->dsi_pll_hsdiv_dispc_clk,
			cinfo->regm_dispc,
1775
			dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1776
			"off" : "on");
T
Tomi Valkeinen 已提交
1777

1778 1779 1780 1781
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
1782 1783
			cinfo->dsi_pll_hsdiv_dsi_clk,
			cinfo->regm_dsi,
1784
			dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1785
			"off" : "on");
T
Tomi Valkeinen 已提交
1786

1787
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1788

1789 1790 1791
	seq_printf(s,	"dsi fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dsi_clk_src),
			dss_feat_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1792

1793
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
T
Tomi Valkeinen 已提交
1794 1795 1796 1797

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
			cinfo->clkin4ddr / 4);

1798
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
T
Tomi Valkeinen 已提交
1799 1800 1801

	seq_printf(s,	"LP_CLK\t\t%lu\n", cinfo->lp_clk);

1802
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1803 1804
}

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
void dsi_dump_clocks(struct seq_file *s)
{
	struct platform_device *dsidev;
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
		dsidev = dsi_get_dsidev_from_id(i);
		if (dsidev)
			dsi_dump_dsidev_clocks(dsidev, s);
	}
}

1817
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1818 1819
static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
		struct seq_file *s)
1820
{
1821
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1822 1823 1824
	unsigned long flags;
	struct dsi_irq_stats stats;

1825
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1826

1827 1828 1829
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1830

1831
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1832 1833 1834 1835 1836 1837 1838 1839

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1840
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1907
static void dsi1_dump_irqs(struct seq_file *s)
T
Tomi Valkeinen 已提交
1908
{
1909 1910
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
	dsi_dump_dsidev_irqs(dsidev, s);
}

static void dsi2_dump_irqs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_irqs(dsidev, s);
}
#endif

static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
		struct seq_file *s)
{
1925
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
T
Tomi Valkeinen 已提交
1926

1927 1928
	if (dsi_runtime_get(dsidev))
		return;
1929
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

2001
	dsi_disable_scp_clk(dsidev);
2002
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
2003 2004 2005
#undef DUMPREG
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
static void dsi1_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

	dsi_dump_dsidev_regs(dsidev, s);
}

static void dsi2_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_regs(dsidev, s);
}

2020
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
2021 2022 2023 2024 2025
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

2026 2027
static int dsi_cio_power(struct platform_device *dsidev,
		enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
2028 2029 2030 2031
{
	int t = 0;

	/* PWR_CMD */
2032
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
2033 2034

	/* PWR_STATUS */
2035 2036
	while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
			26, 25) != state) {
2037
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
2038 2039 2040 2041
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
2042
		udelay(1);
T
Tomi Valkeinen 已提交
2043 2044 2045 2046 2047
	}

	return 0;
}

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
	if (!dss_has_feature(FEAT_DSI_GNQ))
		return 1023 * 3;

	val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
2074 2075
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
2076 2077
	default:
		BUG();
2078
		return 0;
2079 2080 2081
	}
}

2082
static int dsi_set_lane_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2083
{
2084 2085 2086 2087 2088 2089 2090 2091 2092
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
2093
	u32 r;
2094
	int i;
T
Tomi Valkeinen 已提交
2095

2096
	r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114

	for (i = 0; i < dsi->num_lanes_used; ++i) {
		unsigned offset = offsets[i];
		unsigned polarity, lane_number;
		unsigned t;

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
2115 2116
	}

2117 2118 2119 2120 2121 2122
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
		unsigned offset = offsets[i];

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
2123
	}
T
Tomi Valkeinen 已提交
2124

2125
	dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
2126

2127
	return 0;
T
Tomi Valkeinen 已提交
2128 2129
}

2130
static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
T
Tomi Valkeinen 已提交
2131
{
2132 2133
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
2134
	/* convert time in ns to ddr ticks, rounding up */
2135
	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2136 2137 2138
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

2139
static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
T
Tomi Valkeinen 已提交
2140
{
2141 2142 2143
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2144 2145 2146
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

2147
static void dsi_cio_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
2159
	ths_prepare = ns2ddr(dsidev, 70) + 2;
T
Tomi Valkeinen 已提交
2160 2161

	/* min 145ns + 10*UI */
2162
	ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
T
Tomi Valkeinen 已提交
2163 2164

	/* min max(8*UI, 60ns+4*UI) */
2165
	ths_trail = ns2ddr(dsidev, 60) + 5;
T
Tomi Valkeinen 已提交
2166 2167

	/* min 100ns */
2168
	ths_exit = ns2ddr(dsidev, 145);
T
Tomi Valkeinen 已提交
2169 2170

	/* tlpx min 50n */
2171
	tlpx_half = ns2ddr(dsidev, 25);
T
Tomi Valkeinen 已提交
2172 2173

	/* min 60ns */
2174
	tclk_trail = ns2ddr(dsidev, 60) + 2;
T
Tomi Valkeinen 已提交
2175 2176

	/* min 38ns, max 95ns */
2177
	tclk_prepare = ns2ddr(dsidev, 65);
T
Tomi Valkeinen 已提交
2178 2179

	/* min tclk-prepare + tclk-zero = 300ns */
2180
	tclk_zero = ns2ddr(dsidev, 260);
T
Tomi Valkeinen 已提交
2181 2182

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
2183 2184
		ths_prepare, ddr2ns(dsidev, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
2185
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
2186 2187
			ths_trail, ddr2ns(dsidev, ths_trail),
			ths_exit, ddr2ns(dsidev, ths_exit));
T
Tomi Valkeinen 已提交
2188 2189 2190

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
2191 2192 2193
			tlpx_half, ddr2ns(dsidev, tlpx_half),
			tclk_trail, ddr2ns(dsidev, tclk_trail),
			tclk_zero, ddr2ns(dsidev, tclk_zero));
T
Tomi Valkeinen 已提交
2194
	DSSDBG("tclk_prepare %u (%uns)\n",
2195
			tclk_prepare, ddr2ns(dsidev, tclk_prepare));
T
Tomi Valkeinen 已提交
2196 2197 2198

	/* program timings */

2199
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
2200 2201 2202 2203
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
2204
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
2205

2206
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
2207
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
2208 2209
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
2210 2211 2212 2213 2214 2215 2216

	if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

2217
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
2218

2219
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
2220
	r = FLD_MOD(r, tclk_prepare, 7, 0);
2221
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
2222 2223
}

2224
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
2225
static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
2226
		unsigned mask_p, unsigned mask_n)
2227
{
2228
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2229 2230
	int i;
	u32 l;
2231
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
2232

2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		unsigned p = dsi->lanes[i].polarity;

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

2245 2246 2247 2248 2249
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
2250 2251
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
2252 2253 2254
	 */

	/* Set the lane override configuration */
2255 2256

	/* REGLPTXSCPDAT4TO0DXDY */
2257
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
2258 2259

	/* Enable lane override */
2260 2261 2262

	/* ENLPTXSCPDAT */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
2263 2264
}

2265
static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
2266 2267
{
	/* Disable lane override */
2268
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
2269
	/* Reset the lane override configuration */
2270 2271
	/* REGLPTXSCPDAT4TO0DXDY */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
2272
}
T
Tomi Valkeinen 已提交
2273

2274
static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
2275
{
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
		offsets = offsets_old;
	else
		offsets = offsets_new;
2287

2288 2289
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
2290 2291 2292 2293 2294 2295

	t = 100000;
	while (true) {
		u32 l;
		int ok;

2296
		l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
2297 2298

		ok = 0;
2299 2300
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2301 2302 2303
				ok++;
		}

2304
		if (ok == dsi->num_lanes_supported)
2305 2306 2307
			break;

		if (--t == 0) {
2308 2309
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2322
/* return bitmask of enabled lanes, lane0 being the lsb */
2323
static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
2324
{
2325 2326 2327
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	unsigned mask = 0;
	int i;
2328

2329 2330 2331 2332
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2333

2334
	return mask;
2335 2336
}

2337
static int dsi_cio_init(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2338
{
2339
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2340
	int r;
2341
	u32 l;
T
Tomi Valkeinen 已提交
2342

2343
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2344

2345
	r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
2346 2347
	if (r)
		return r;
2348

2349
	dsi_enable_scp_clk(dsidev);
2350

T
Tomi Valkeinen 已提交
2351 2352 2353
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2354
	dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2355

2356
	if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
2357 2358 2359
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2360 2361
	}

2362
	r = dsi_set_lane_config(dsidev);
2363 2364
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2365

2366
	/* set TX STOP MODE timer to maximum for this operation */
2367
	l = dsi_read_reg(dsidev, DSI_TIMING1);
2368 2369 2370 2371
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2372
	dsi_write_reg(dsidev, DSI_TIMING1, l);
2373

2374
	if (dsi->ulps_enabled) {
2375 2376
		unsigned mask_p;
		int i;
2377

2378 2379
		DSSDBG("manual ulps exit\n");

2380 2381 2382 2383 2384
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2385 2386
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2387 2388
		 */

2389
		mask_p = 0;
2390

2391 2392 2393 2394 2395
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2396

2397
		dsi_cio_enable_lane_override(dsidev, mask_p, 0);
2398
	}
T
Tomi Valkeinen 已提交
2399

2400
	r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2401
	if (r)
2402 2403
		goto err_cio_pwr;

2404
	if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2405 2406 2407 2408 2409
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2410 2411 2412
	dsi_if_enable(dsidev, true);
	dsi_if_enable(dsidev, false);
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2413

2414
	r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
2415 2416 2417
	if (r)
		goto err_tx_clk_esc_rst;

2418
	if (dsi->ulps_enabled) {
2419 2420 2421 2422 2423 2424 2425
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2426
		dsi_cio_disable_lane_override(dsidev);
2427 2428 2429
	}

	/* FORCE_TX_STOP_MODE_IO */
2430
	REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
2431

2432
	dsi_cio_timings(dsidev);
T
Tomi Valkeinen 已提交
2433

2434
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2435 2436
		/* DDR_CLK_ALWAYS_ON */
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2437
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2438 2439
	}

2440
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2441 2442

	DSSDBG("CIO init done\n");
2443 2444 2445

	return 0;

2446
err_tx_clk_esc_rst:
2447
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2448
err_cio_pwr_dom:
2449
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2450
err_cio_pwr:
2451
	if (dsi->ulps_enabled)
2452
		dsi_cio_disable_lane_override(dsidev);
2453
err_scp_clk_dom:
2454
	dsi_disable_scp_clk(dsidev);
2455
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2456 2457 2458
	return r;
}

2459
static void dsi_cio_uninit(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2460
{
2461
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2462

2463 2464 2465
	/* DDR_CLK_ALWAYS_ON */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);

2466 2467
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsidev);
2468
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2469 2470
}

2471 2472
static void dsi_config_tx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2473 2474
		enum fifo_size size3, enum fifo_size size4)
{
2475
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2476 2477 2478 2479
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2480 2481 2482 2483
	dsi->vc[0].tx_fifo_size = size1;
	dsi->vc[1].tx_fifo_size = size2;
	dsi->vc[2].tx_fifo_size = size3;
	dsi->vc[3].tx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2484 2485 2486

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2487
		int size = dsi->vc[i].tx_fifo_size;
T
Tomi Valkeinen 已提交
2488 2489 2490 2491

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2492
			return;
T
Tomi Valkeinen 已提交
2493 2494 2495 2496 2497 2498 2499 2500
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2501
	dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2502 2503
}

2504 2505
static void dsi_config_rx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2506 2507
		enum fifo_size size3, enum fifo_size size4)
{
2508
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2509 2510 2511 2512
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2513 2514 2515 2516
	dsi->vc[0].rx_fifo_size = size1;
	dsi->vc[1].rx_fifo_size = size2;
	dsi->vc[2].rx_fifo_size = size3;
	dsi->vc[3].rx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2517 2518 2519

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2520
		int size = dsi->vc[i].rx_fifo_size;
T
Tomi Valkeinen 已提交
2521 2522 2523 2524

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2525
			return;
T
Tomi Valkeinen 已提交
2526 2527 2528 2529 2530 2531 2532 2533
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2534
	dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2535 2536
}

2537
static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2538 2539 2540
{
	u32 r;

2541
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2542
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2543
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2544

2545
	if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2546 2547 2548 2549 2550 2551 2552
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2553
static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
2554
{
2555
	return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
2556 2557 2558 2559
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2560 2561 2562
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
2563 2564
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2565

2566 2567
	if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
		complete(vp_data->completion);
2568 2569
}

2570
static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
2571
{
2572
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2573 2574
	DECLARE_COMPLETION_ONSTACK(completion);
	struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
2575 2576 2577
	int r = 0;
	u8 bit;

2578
	bit = dsi->te_enabled ? 30 : 31;
2579

2580
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2581
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2582 2583 2584 2585
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2586
	if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
2587 2588 2589 2590 2591 2592 2593 2594
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2595
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2596
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2597 2598 2599

	return 0;
err1:
2600
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2601
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2602 2603 2604 2605 2606 2607
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2608 2609 2610
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
2611
	const int channel = dsi->update_channel;
2612

2613 2614
	if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
		complete(l4_data->completion);
2615 2616
}

2617
static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
2618 2619
{
	DECLARE_COMPLETION_ONSTACK(completion);
2620 2621
	struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
	int r = 0;
2622

2623
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2624
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2625 2626 2627 2628
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2629
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
2630 2631 2632 2633 2634 2635 2636 2637
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2638
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2639
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2640 2641 2642

	return 0;
err1:
2643
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2644
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2645 2646 2647 2648
err0:
	return r;
}

2649
static int dsi_sync_vc(struct platform_device *dsidev, int channel)
2650
{
2651 2652
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2653
	WARN_ON(!dsi_bus_is_locked(dsidev));
2654 2655 2656

	WARN_ON(in_interrupt());

2657
	if (!dsi_vc_is_enabled(dsidev, channel))
2658 2659
		return 0;

2660 2661
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2662
		return dsi_sync_vc_vp(dsidev, channel);
2663
	case DSI_VC_SOURCE_L4:
2664
		return dsi_sync_vc_l4(dsidev, channel);
2665 2666
	default:
		BUG();
2667
		return -EINVAL;
2668 2669 2670
	}
}

2671 2672
static int dsi_vc_enable(struct platform_device *dsidev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2673
{
2674 2675
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2676 2677 2678

	enable = enable ? 1 : 0;

2679
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2680

2681 2682
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
		0, enable) != enable) {
T
Tomi Valkeinen 已提交
2683 2684 2685 2686 2687 2688 2689
			DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

2690
static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2691
{
2692
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2693 2694
	u32 r;

2695
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2696

2697
	r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2710 2711
	if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2712 2713 2714 2715

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2716
	dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
2717 2718

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2719 2720
}

2721 2722
static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
		enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2723
{
2724 2725
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2726
	if (dsi->vc[channel].source == source)
2727
		return 0;
T
Tomi Valkeinen 已提交
2728

2729
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2730

2731
	dsi_sync_vc(dsidev, channel);
2732

2733
	dsi_vc_enable(dsidev, channel, 0);
T
Tomi Valkeinen 已提交
2734

2735
	/* VC_BUSY */
2736
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2737
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2738 2739
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2740

2741 2742
	/* SOURCE, 0 = L4, 1 = video port */
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2743

2744
	/* DCS_CMD_ENABLE */
2745 2746 2747 2748
	if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		bool enable = source == DSI_VC_SOURCE_VP;
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
	}
2749

2750
	dsi_vc_enable(dsidev, channel, 1);
T
Tomi Valkeinen 已提交
2751

2752
	dsi->vc[channel].source = source;
2753 2754

	return 0;
T
Tomi Valkeinen 已提交
2755 2756
}

2757
static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2758
		bool enable)
T
Tomi Valkeinen 已提交
2759
{
2760
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2761
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2762

T
Tomi Valkeinen 已提交
2763 2764
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2765
	WARN_ON(!dsi_bus_is_locked(dsidev));
2766

2767 2768
	dsi_vc_enable(dsidev, channel, 0);
	dsi_if_enable(dsidev, 0);
T
Tomi Valkeinen 已提交
2769

2770
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2771

2772 2773
	dsi_vc_enable(dsidev, channel, 1);
	dsi_if_enable(dsidev, 1);
T
Tomi Valkeinen 已提交
2774

2775
	dsi_force_tx_stop_mode_io(dsidev);
2776 2777

	/* start the DDR clock by sending a NULL packet */
2778
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2779
		dsi_vc_send_null(dssdev, channel);
T
Tomi Valkeinen 已提交
2780 2781
}

2782
static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2783
{
2784
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2785
		u32 val;
2786
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2832 2833
static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
		int channel)
T
Tomi Valkeinen 已提交
2834 2835
{
	/* RX_FIFO_NOT_EMPTY */
2836
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2837 2838
		u32 val;
		u8 dt;
2839
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2840
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2841
		dt = FLD_GET(val, 5, 0);
2842
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2843 2844
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2845
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2846
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2847
					FLD_GET(val, 23, 8));
2848
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2849
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2850
					FLD_GET(val, 23, 8));
2851
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2852
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2853
					FLD_GET(val, 23, 8));
2854
			dsi_vc_flush_long_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2855 2856 2857 2858 2859 2860 2861
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2862
static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2863
{
2864 2865 2866
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2867 2868
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2869
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2870

2871 2872
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2873
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2874
		dsi_vc_flush_receive_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2875 2876
	}

2877
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2878

2879 2880 2881
	/* flush posted write */
	dsi_read_reg(dsidev, DSI_VC_CTRL(channel));

T
Tomi Valkeinen 已提交
2882 2883 2884
	return 0;
}

2885
static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2886
{
2887
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2888
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2889 2890 2891
	int r = 0;
	u32 err;

2892
	r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
2893 2894 2895
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2896

2897
	r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
2898
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2899
	if (r)
2900
		goto err1;
T
Tomi Valkeinen 已提交
2901

2902
	r = dsi_vc_send_bta(dsidev, channel);
2903 2904 2905
	if (r)
		goto err2;

2906
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2907 2908 2909
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2910
		goto err2;
T
Tomi Valkeinen 已提交
2911 2912
	}

2913
	err = dsi_get_errors(dsidev);
T
Tomi Valkeinen 已提交
2914 2915 2916
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2917
		goto err2;
T
Tomi Valkeinen 已提交
2918
	}
2919
err2:
2920
	dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
2921
			DSI_IRQ_ERROR_MASK);
2922
err1:
2923
	dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
2924 2925
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2926 2927 2928
	return r;
}

2929 2930
static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
		int channel, u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2931
{
2932
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2933 2934 2935
	u32 val;
	u8 data_id;

2936
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2937

2938
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2939 2940 2941 2942

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2943
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2944 2945
}

2946 2947
static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
		int channel, u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2948 2949 2950 2951 2952 2953 2954 2955
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2956
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2957 2958
}

2959 2960
static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
		u8 data_type, u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2961 2962
{
	/*u32 val; */
2963
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2964 2965 2966 2967 2968
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2969
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2970 2971 2972
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
T
Tomi Valkeinen 已提交
2973
	if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2974 2975 2976 2977
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2978
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2979

2980
	dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2981 2982 2983

	p = data;
	for (i = 0; i < len >> 2; i++) {
2984
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2985 2986 2987 2988 2989 2990 2991
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2992
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2993 2994 2995 2996 2997 2998
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2999
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

3017
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
3018 3019 3020 3021 3022
	}

	return r;
}

3023 3024
static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
		u8 data_type, u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
3025
{
3026
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3027 3028 3029
	u32 r;
	u8 data_id;

3030
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
3031

3032
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3033 3034 3035 3036
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

3037
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
3038

3039
	if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
3040 3041 3042 3043
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

3044
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
3045 3046 3047

	r = (data_id << 0) | (data << 8) | (ecc << 24);

3048
	dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
3049 3050 3051 3052

	return 0;
}

3053
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
3054
{
3055 3056
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3057 3058
	return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
		0, 0);
T
Tomi Valkeinen 已提交
3059 3060
}

3061
static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
3062
		int channel, u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3063 3064 3065
{
	int r;

3066 3067
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
3068
		r = dsi_vc_send_short(dsidev, channel,
3069 3070 3071 3072 3073
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
		r = dsi_vc_send_short(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
3074
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
3075
	} else if (len == 2) {
3076
		r = dsi_vc_send_short(dsidev, channel,
3077 3078
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
3079
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
3080 3081
				data[0] | (data[1] << 8), 0);
	} else {
3082 3083 3084 3085
		r = dsi_vc_send_long(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
3086 3087 3088 3089
	}

	return r;
}
3090

3091
static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3092 3093
		u8 *data, int len)
{
3094 3095 3096
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3097 3098
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3099

3100
static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3101 3102
		u8 *data, int len)
{
3103 3104 3105
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3106 3107 3108 3109 3110
			DSS_DSI_CONTENT_GENERIC);
}

static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3111
{
3112
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
3113 3114
	int r;

3115
	r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
T
Tomi Valkeinen 已提交
3116
	if (r)
3117
		goto err;
T
Tomi Valkeinen 已提交
3118

3119
	r = dsi_vc_send_bta_sync(dssdev, channel);
3120 3121
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
3122

3123 3124
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
3125
		DSSERR("rx fifo not empty after write, dumping data:\n");
3126
		dsi_vc_flush_receive_data(dsidev, channel);
3127 3128 3129 3130
		r = -EIO;
		goto err;
	}

3131 3132
	return 0;
err:
3133
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
3134
			channel, data[0], len);
T
Tomi Valkeinen 已提交
3135 3136
	return r;
}
3137

3138
static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3139 3140 3141 3142 3143
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3144

3145
static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3146 3147 3148 3149 3150 3151
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}

3152
static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
3153
		int channel, u8 dcs_cmd)
T
Tomi Valkeinen 已提交
3154
{
3155
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3156 3157
	int r;

3158
	if (dsi->debug_read)
3159 3160
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
3161

3162
	r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3163 3164 3165 3166 3167
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
3168

3169 3170 3171
	return 0;
}

3172
static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
		int channel, u8 *reqdata, int reqlen)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
3195
		return -EINVAL;
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
	}

	r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
		u8 *buf, int buflen, enum dss_dsi_content_type type)
3210 3211 3212 3213 3214
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
3215 3216

	/* RX_FIFO_NOT_EMPTY */
3217
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
3218
		DSSERR("RX fifo empty when trying to read.\n");
3219 3220
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3221 3222
	}

3223
	val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
3224
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3225 3226
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
3227
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
3228 3229
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
3230 3231
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3232

3233 3234 3235
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
3236
		u8 data = FLD_GET(val, 15, 8);
3237
		if (dsi->debug_read)
3238 3239 3240
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3241

3242 3243 3244 3245
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3246 3247 3248 3249

		buf[0] = data;

		return 1;
3250 3251 3252
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3253
		u16 data = FLD_GET(val, 23, 8);
3254
		if (dsi->debug_read)
3255 3256 3257
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3258

3259 3260 3261 3262
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3263 3264 3265 3266 3267

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3268 3269 3270
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3271 3272
		int w;
		int len = FLD_GET(val, 23, 8);
3273
		if (dsi->debug_read)
3274 3275 3276
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3277

3278 3279 3280 3281
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3282 3283 3284 3285

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3286 3287
			val = dsi_read_reg(dsidev,
				DSI_VC_SHORT_PACKET_HEADER(channel));
3288
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3306 3307
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3308
	}
3309 3310

err:
3311 3312
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3313

3314
	return r;
3315 3316
}

3317
static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3318 3319 3320 3321 3322
		u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3323
	r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
3324 3325
	if (r)
		goto err;
3326

3327 3328 3329 3330
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3331 3332
	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_DCS);
3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3345 3346
}

3347 3348 3349 3350 3351 3352
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3353
	r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

3374
static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3375
		u16 len)
T
Tomi Valkeinen 已提交
3376
{
3377 3378
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3379 3380
	return dsi_vc_send_short(dsidev, channel,
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3381 3382
}

3383
static int dsi_enter_ulps(struct platform_device *dsidev)
3384
{
3385
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3386
	DECLARE_COMPLETION_ONSTACK(completion);
3387 3388
	int r, i;
	unsigned mask;
3389

3390
	DSSDBG("Entering ULPS");
3391

3392
	WARN_ON(!dsi_bus_is_locked(dsidev));
3393

3394
	WARN_ON(dsi->ulps_enabled);
3395

3396
	if (dsi->ulps_enabled)
3397 3398
		return 0;

3399
	/* DDR_CLK_ALWAYS_ON */
3400
	if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
3401 3402 3403
		dsi_if_enable(dsidev, 0);
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsidev, 1);
3404 3405
	}

3406 3407 3408 3409
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);
3410

3411
	dsi_force_tx_stop_mode_io(dsidev);
3412

3413 3414 3415 3416
	dsi_vc_enable(dsidev, 0, false);
	dsi_vc_enable(dsidev, 1, false);
	dsi_vc_enable(dsidev, 2, false);
	dsi_vc_enable(dsidev, 3, false);
3417

3418
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3419 3420 3421 3422
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3423
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3424 3425 3426 3427
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3428
	r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
3429 3430 3431 3432
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3433 3434 3435 3436 3437 3438 3439
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3440 3441
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3442
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3443

3444 3445
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3446 3447 3448 3449 3450 3451 3452 3453

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3454
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3455 3456
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3457
	/* Reset LANEx_ULPS_SIG2 */
3458
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3459

3460 3461
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3462

3463
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
3464

3465
	dsi_if_enable(dsidev, false);
3466

3467
	dsi->ulps_enabled = true;
3468 3469 3470 3471

	return 0;

err:
3472
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3473 3474 3475 3476
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3477 3478
static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3479 3480
{
	unsigned long fck;
3481 3482
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3483

3484
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3485

3486
	/* ticks in DSI_FCK */
3487
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3488

3489
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3490
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3491 3492
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3493
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3494
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3495

3496 3497 3498 3499 3500 3501
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3502 3503
}

3504 3505
static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
		bool x8, bool x16)
T
Tomi Valkeinen 已提交
3506 3507
{
	unsigned long fck;
3508 3509 3510 3511
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3512 3513

	/* ticks in DSI_FCK */
3514
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3515

3516
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3517
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3518 3519
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3520
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3521
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3522

3523 3524 3525 3526 3527 3528
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3529 3530
}

3531 3532
static void dsi_set_stop_state_counter(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3533 3534
{
	unsigned long fck;
3535 3536
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3537

3538
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3539

3540
	/* ticks in DSI_FCK */
3541
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3542

3543
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3544
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3545 3546
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3547
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3548
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3549

3550 3551 3552 3553 3554 3555
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3556 3557
}

3558 3559
static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3560 3561
{
	unsigned long fck;
3562 3563
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3564

3565
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3566

3567
	/* ticks in TxByteClkHS */
3568
	fck = dsi_get_txbyteclkhs(dsidev);
T
Tomi Valkeinen 已提交
3569

3570
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3571
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3572 3573
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3574
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3575
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3576

3577 3578 3579 3580 3581 3582
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3583
}
3584

3585
static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
3586
{
3587
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3588 3589
	int num_line_buffers;

3590
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3591
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3592
		struct omap_video_timings *timings = &dsi->timings;
3593 3594 3595 3596
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3597
		if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
	REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
}

3610
static void dsi_config_vp_sync_events(struct platform_device *dsidev)
3611
{
3612
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3613
	bool sync_end;
3614 3615
	u32 r;

3616 3617 3618 3619 3620
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3621
	r = dsi_read_reg(dsidev, DSI_CTRL);
3622 3623 3624
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3625
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3626
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3627
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3628
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3629 3630 3631
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3632
static void dsi_config_blanking_modes(struct platform_device *dsidev)
3633
{
3634 3635 3636 3637 3638
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
	r = dsi_read_reg(dsidev, DSI_CTRL);
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3707
	ttxclkesc = tdsi_fclk * lp_clk_div;
3708 3709 3710 3711 3712 3713 3714

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3715
static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
3716 3717 3718 3719 3720 3721 3722 3723
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3724
	struct omap_video_timings *timings = &dsi->timings;
3725
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3726
	int ndl = dsi->num_lanes_used - 1;
3727
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

	r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
	ths_exit = FLD_GET(r, 7, 0);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

	width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING4, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING5, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
}

3832
static int dsi_proto_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3833
{
3834
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3835 3836 3837
	u32 r;
	int buswidth = 0;

3838
	dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
3839 3840 3841
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3842

3843
	dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
3844 3845 3846
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3847 3848

	/* XXX what values for the timeouts? */
3849 3850 3851 3852
	dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
	dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3853

3854
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3866
		return -EINVAL;
T
Tomi Valkeinen 已提交
3867 3868
	}

3869
	r = dsi_read_reg(dsidev, DSI_CTRL);
T
Tomi Valkeinen 已提交
3870 3871 3872 3873 3874 3875 3876 3877
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3878 3879 3880 3881 3882
	if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3883

3884
	dsi_write_reg(dsidev, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3885

3886
	dsi_config_vp_num_line_buffers(dsidev);
3887

3888
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3889 3890
		dsi_config_vp_sync_events(dsidev);
		dsi_config_blanking_modes(dsidev);
3891
		dsi_config_cmd_mode_interleaving(dsidev);
3892 3893
	}

3894 3895 3896 3897
	dsi_vc_initial_config(dsidev, 0);
	dsi_vc_initial_config(dsidev, 1);
	dsi_vc_initial_config(dsidev, 2);
	dsi_vc_initial_config(dsidev, 3);
T
Tomi Valkeinen 已提交
3898 3899 3900 3901

	return 0;
}

3902
static void dsi_proto_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3903
{
3904
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3905 3906 3907 3908 3909 3910 3911
	unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned tclk_pre, tclk_post;
	unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned ths_trail, ths_exit;
	unsigned ddr_clk_pre, ddr_clk_post;
	unsigned enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned ths_eot;
3912
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3913 3914
	u32 r;

3915
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3916 3917 3918 3919 3920 3921
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3922
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3923
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3924 3925 3926
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3927
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3928 3929 3930 3931 3932
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3933
	tclk_post = ns2ddr(dsidev, 60) + 26;
T
Tomi Valkeinen 已提交
3934

3935
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3936 3937 3938 3939 3940 3941 3942 3943

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3944
	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3945 3946
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3947
	dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3961
	dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3962 3963 3964

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
3965

3966
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3967
		/* TODO: Implement a video mode check_timings function */
3968 3969 3970 3971 3972 3973 3974
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
3975
		bool hsync_end;
3976
		struct omap_video_timings *timings = &dsi->timings;
3977
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3978 3979
		int tl, t_he, width_bytes;

3980
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

		width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
			vsa, timings->y_res);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
		dsi_write_reg(dsidev, DSI_VM_TIMING1, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
		dsi_write_reg(dsidev, DSI_VM_TIMING2, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
		r = FLD_MOD(r, timings->y_res, 14, 0);	/* VACT */
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
		dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
	}
}

4015
static int dsi_configure_pins(struct omap_dss_device *dssdev,
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
		const struct omap_dsi_pin_config *pin_cfg)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}

4082
static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
4083 4084
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4085
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4086
	struct omap_overlay_manager *mgr = dsi->output.manager;
4087
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
4088
	struct omap_dss_device *out = &dsi->output;
4089 4090
	u8 data_type;
	u16 word_count;
4091
	int r;
4092

4093 4094 4095 4096 4097 4098 4099 4100 4101
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

	r = dsi_display_init_dispc(dsidev, mgr);
	if (r)
		goto err_init_dispc;

4102
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4103
		switch (dsi->pix_fmt) {
4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
4117 4118
			r = -EINVAL;
			goto err_pix_fmt;
J
Joe Perches 已提交
4119
		}
4120

4121 4122
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4123

4124 4125
		/* MODE, 1 = video mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4126

4127
		word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
4128

4129 4130
		dsi_vc_write_long_header(dsidev, channel, data_type,
				word_count, 0);
4131

4132 4133 4134
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4135

4136
	r = dss_mgr_enable(mgr);
4137 4138
	if (r)
		goto err_mgr_enable;
4139 4140

	return 0;
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
	}
err_pix_fmt:
	dsi_display_uninit_dispc(dsidev, mgr);
err_init_dispc:
	return r;
4151 4152
}

4153
static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
4154 4155
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4156
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4157
	struct omap_overlay_manager *mgr = dsi->output.manager;
4158

4159
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4160 4161
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4162

4163 4164
		/* MODE, 0 = command mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4165

4166 4167 4168
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4169

4170
	dss_mgr_disable(mgr);
4171 4172

	dsi_display_uninit_dispc(dsidev, mgr);
T
Tomi Valkeinen 已提交
4173 4174
}

4175
static void dsi_update_screen_dispc(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4176
{
4177
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4178
	struct omap_overlay_manager *mgr = dsi->output.manager;
T
Tomi Valkeinen 已提交
4179 4180 4181 4182 4183 4184 4185
	unsigned bytespp;
	unsigned bytespl;
	unsigned bytespf;
	unsigned total_len;
	unsigned packet_payload;
	unsigned packet_len;
	u32 l;
4186
	int r;
4187
	const unsigned channel = dsi->update_channel;
4188
	const unsigned line_buf_size = dsi->line_buffer_size;
4189 4190
	u16 w = dsi->timings.x_res;
	u16 h = dsi->timings.y_res;
T
Tomi Valkeinen 已提交
4191

4192
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
4193

4194
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
4195

4196
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
4215
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4216

4217
	dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
4218
		packet_len, 0);
T
Tomi Valkeinen 已提交
4219

4220
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
4221 4222 4223
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
4224
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4225 4226 4227 4228 4229 4230 4231 4232 4233

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

4234
	dsi_perf_mark_start(dsidev);
4235

4236 4237
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
4238
	BUG_ON(r == 0);
4239

4240
	dss_mgr_set_timings(mgr, &dsi->timings);
4241

4242
	dss_mgr_start_update(mgr);
T
Tomi Valkeinen 已提交
4243

4244
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
4245 4246
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
4247
		REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4248

4249
		dsi_vc_send_bta(dsidev, channel);
T
Tomi Valkeinen 已提交
4250 4251

#ifdef DSI_CATCH_MISSING_TE
4252
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
static void dsi_te_timeout(unsigned long arg)
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4264
static void dsi_handle_framedone(struct platform_device *dsidev, int error)
T
Tomi Valkeinen 已提交
4265
{
4266 4267
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4268 4269 4270
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4271
	if (dsi->te_enabled) {
4272
		/* enable LP_RX_TO again after the TE */
4273
		REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4274 4275
	}

4276
	dsi->framedone_callback(error, dsi->framedone_data);
4277 4278

	if (!error)
4279
		dsi_perf_show(dsidev, "DISPC");
4280
}
T
Tomi Valkeinen 已提交
4281

4282
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4283
{
4284 4285
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4286 4287 4288 4289 4290 4291
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4292

4293
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4294

4295
	dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4296 4297
}

4298
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4299
{
4300
	struct platform_device *dsidev = (struct platform_device *) data;
4301 4302
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4303 4304 4305 4306
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4307

4308
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4309

4310
	dsi_handle_framedone(dsidev, 0);
4311
}
T
Tomi Valkeinen 已提交
4312

4313
static int dsi_update(struct omap_dss_device *dssdev, int channel,
4314
		void (*callback)(int, void *), void *data)
4315
{
4316
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4317
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4318
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4319

4320
	dsi_perf_mark_setup(dsidev);
T
Tomi Valkeinen 已提交
4321

4322
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4323

4324 4325
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4326

4327 4328
	dw = dsi->timings.x_res;
	dh = dsi->timings.y_res;
4329

4330
#ifdef DSI_PERF_MEASURE
4331
	dsi->update_bytes = dw * dh *
4332
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4333
#endif
4334
	dsi_update_screen_dispc(dsidev);
T
Tomi Valkeinen 已提交
4335 4336 4337 4338 4339 4340

	return 0;
}

/* Display funcs */

4341
static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4342
{
4343 4344
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4345
	int r;
4346
	unsigned long fck;
4347 4348 4349

	fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);

4350 4351
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4364 4365
static int dsi_display_init_dispc(struct platform_device *dsidev,
		struct omap_overlay_manager *mgr)
4366 4367 4368
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;
T
Tomi Valkeinen 已提交
4369

4370 4371 4372
	dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
4373

4374
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4375 4376
		r = dss_mgr_register_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4377
		if (r) {
4378
			DSSERR("can't register FRAMEDONE handler\n");
4379
			goto err;
4380 4381
		}

4382 4383
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4384
	} else {
4385 4386
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4387 4388
	}

4389 4390 4391 4392
	/*
	 * override interlace, logic level and edge related parameters in
	 * omap_video_timings with default values
	 */
4393 4394 4395 4396 4397 4398
	dsi->timings.interlace = false;
	dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
	dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
4399

4400
	dss_mgr_set_timings(mgr, &dsi->timings);
4401

4402
	r = dsi_configure_dispc_clocks(dsidev);
4403 4404 4405 4406 4407
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4408
			dsi_get_pixel_size(dsi->pix_fmt);
4409 4410
	dsi->mgr_config.lcden_sig_polarity = 0;

4411
	dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
4412

T
Tomi Valkeinen 已提交
4413
	return 0;
4414
err1:
4415
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4416 4417
		dss_mgr_unregister_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4418
err:
4419
	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
4420
	return r;
T
Tomi Valkeinen 已提交
4421 4422
}

4423 4424
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
		struct omap_overlay_manager *mgr)
T
Tomi Valkeinen 已提交
4425
{
4426 4427
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4428 4429 4430
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
		dss_mgr_unregister_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4431 4432

	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4433 4434
}

4435
static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4436
{
4437
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4438 4439 4440
	struct dsi_clock_info cinfo;
	int r;

4441 4442
	cinfo = dsi->user_dsi_cinfo;

4443
	r = dsi_calc_clock_rates(dsidev, &cinfo);
4444 4445
	if (r) {
		DSSERR("Failed to calc dsi clocks\n");
T
Tomi Valkeinen 已提交
4446
		return r;
4447
	}
T
Tomi Valkeinen 已提交
4448

4449
	r = dsi_pll_set_clock_div(dsidev, &cinfo);
T
Tomi Valkeinen 已提交
4450 4451 4452 4453 4454 4455 4456 4457
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4458
static int dsi_display_init_dsi(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4459
{
4460
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4461 4462
	int r;

4463
	r = dsi_pll_init(dsidev, true, true);
T
Tomi Valkeinen 已提交
4464 4465 4466
	if (r)
		goto err0;

4467
	r = dsi_configure_dsi_clocks(dsidev);
T
Tomi Valkeinen 已提交
4468 4469 4470
	if (r)
		goto err1;

4471 4472 4473
	dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
T
Tomi Valkeinen 已提交
4474 4475 4476

	DSSDBG("PLL OK\n");

4477
	r = dsi_cio_init(dsidev);
T
Tomi Valkeinen 已提交
4478 4479 4480
	if (r)
		goto err2;

4481
	_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4482

4483
	dsi_proto_timings(dsidev);
4484
	dsi_set_lp_clk_divisor(dsidev);
T
Tomi Valkeinen 已提交
4485 4486

	if (1)
4487
		_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4488

4489
	r = dsi_proto_config(dsidev);
T
Tomi Valkeinen 已提交
4490 4491 4492 4493
	if (r)
		goto err3;

	/* enable interface */
4494 4495 4496 4497 4498 4499
	dsi_vc_enable(dsidev, 0, 1);
	dsi_vc_enable(dsidev, 1, 1);
	dsi_vc_enable(dsidev, 2, 1);
	dsi_vc_enable(dsidev, 3, 1);
	dsi_if_enable(dsidev, 1);
	dsi_force_tx_stop_mode_io(dsidev);
T
Tomi Valkeinen 已提交
4500 4501 4502

	return 0;
err3:
4503
	dsi_cio_uninit(dsidev);
T
Tomi Valkeinen 已提交
4504
err2:
4505
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4506
err1:
4507
	dsi_pll_uninit(dsidev, true);
T
Tomi Valkeinen 已提交
4508 4509 4510 4511
err0:
	return r;
}

4512
static void dsi_display_uninit_dsi(struct platform_device *dsidev,
4513
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4514
{
4515
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4516

4517
	if (enter_ulps && !dsi->ulps_enabled)
4518
		dsi_enter_ulps(dsidev);
4519

4520
	/* disable interface */
4521 4522 4523 4524 4525
	dsi_if_enable(dsidev, 0);
	dsi_vc_enable(dsidev, 0, 0);
	dsi_vc_enable(dsidev, 1, 0);
	dsi_vc_enable(dsidev, 2, 0);
	dsi_vc_enable(dsidev, 3, 0);
4526

4527
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
4528
	dsi_cio_uninit(dsidev);
4529
	dsi_pll_uninit(dsidev, disconnect_lanes);
T
Tomi Valkeinen 已提交
4530 4531
}

4532
static int dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4533
{
4534
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4535
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4536 4537 4538 4539
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4540
	WARN_ON(!dsi_bus_is_locked(dsidev));
4541

4542
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4543

4544
	r = dsi_runtime_get(dsidev);
T
Tomi Valkeinen 已提交
4545
	if (r)
4546 4547 4548
		goto err_get_dsi;

	dsi_enable_pll_clock(dsidev, 1);
T
Tomi Valkeinen 已提交
4549

4550
	_dsi_initialize_irq(dsidev);
T
Tomi Valkeinen 已提交
4551

4552
	r = dsi_display_init_dsi(dsidev);
T
Tomi Valkeinen 已提交
4553
	if (r)
4554
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4555

4556
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4557 4558 4559

	return 0;

4560
err_init_dsi:
4561
	dsi_enable_pll_clock(dsidev, 0);
4562 4563
	dsi_runtime_put(dsidev);
err_get_dsi:
4564
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4565 4566 4567 4568
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}

4569
static void dsi_display_disable(struct omap_dss_device *dssdev,
4570
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4571
{
4572
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4573
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4574

T
Tomi Valkeinen 已提交
4575 4576
	DSSDBG("dsi_display_disable\n");

4577
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
4578

4579
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4580

4581 4582 4583 4584 4585
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);

4586
	dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4587

4588
	dsi_runtime_put(dsidev);
4589
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
4590

4591
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4592 4593
}

4594
static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4595
{
4596 4597 4598 4599
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->te_enabled = enable;
4600
	return 0;
T
Tomi Valkeinen 已提交
4601 4602
}

4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
			TO_DSI_T(t->hfp),

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
{
4639
	unsigned long pck = t->pixelclock;
4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
	int hact, bl, tot;

	hact = t->x_res;
	bl = t->hsw + t->hbp + t->hfp;
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
			t->hsw, t->hbp, hact, t->hfp,
			bl, hact, tot,
			TO_DISPC_T(t->hsw),
			TO_DISPC_T(t->hbp),
			TO_DISPC_T(hact),
			TO_DISPC_T(t->hfp),
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	struct omap_video_timings vm = { 0 };
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;

4679
	vm.pixelclock = pck;
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690
	vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
	vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
	vm.x_res = t->hact;

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4691
{
4692 4693
	struct dsi_clk_calc_ctx *ctx = data;
	struct omap_video_timings *t = &ctx->dispc_vm;
4694

4695 4696 4697 4698
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4699

4700
	*t = *ctx->config->timings;
4701
	t->pixelclock = pck;
4702 4703 4704 4705
	t->x_res = ctx->config->timings->x_res;
	t->y_res = ctx->config->timings->y_res;
	t->hsw = t->hfp = t->hbp = t->vsw = 1;
	t->vfp = t->vbp = 0;
4706

4707
	return true;
4708 4709
}

4710 4711
static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
		void *data)
4712
{
4713
	struct dsi_clk_calc_ctx *ctx = data;
4714

4715 4716
	ctx->dsi_cinfo.regm_dispc = regm_dispc;
	ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4717

4718 4719 4720
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4721

4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733
static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
		unsigned long pll, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dsi_cinfo.regn = regn;
	ctx->dsi_cinfo.regm = regm;
	ctx->dsi_cinfo.fint = fint;
	ctx->dsi_cinfo.clkin4ddr = pll;

	return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
			dsi_cm_calc_hsdiv_cb, ctx);
4734 4735
}

4736 4737 4738
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4739
{
4740 4741 4742 4743
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4744

4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
	clkin = clk_get_rate(dsi->sys_clk);
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
4755
	pck = cfg->timings->pixelclock;
4756 4757
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4758

4759 4760 4761 4762 4763 4764 4765
	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
	ctx->dsi_cinfo.clkin = clkin;
4766

4767 4768 4769 4770 4771 4772
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

	return dsi_pll_calc(dsi->pdev, clkin,
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4773 4774
}

4775
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4776
{
4777 4778 4779 4780 4781 4782
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
	unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
	unsigned long byteclk = hsclk / 4;
4783

4784 4785 4786 4787 4788 4789 4790 4791 4792 4793
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
	const struct omap_video_timings *req_vm;
	struct omap_video_timings *dispc_vm;
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4794

4795
	dsi_tput = (u64)byteclk * ndl * 8;
4796

4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
	req_vm = cfg->timings;
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

	xres = req_vm->x_res;

	panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		if (ndl == 3 && req_vm->hsw == 0)
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
	} else if (ndl == 3 && req_vm->hsw == 0) {
		hsa = 0;
	} else {
		hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
		hsa = max(hsa - hse, 1);
	}

	hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

	dsi_vm->vsa = req_vm->vsw;
	dsi_vm->vbp = req_vm->vbp;
	dsi_vm->vact = req_vm->y_res;
	dsi_vm->vfp = req_vm->vfp;

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

	dispc_vm = &ctx->dispc_vm;
	*dispc_vm = *req_vm;
4932
	dispc_vm->pixelclock = dispc_pck;
4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

	hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

	dispc_vm->hfp = hfp;
	dispc_vm->hsw = hsa;
	dispc_vm->hbp = hbp;

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
	print_dispc_vm("dispc", &ctx->dispc_vm);
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
	print_dispc_vm("req  ", ctx->config->timings);
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

	ctx->dsi_cinfo.regm_dispc = regm_dispc;
	ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
		unsigned long pll, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dsi_cinfo.regn = regn;
	ctx->dsi_cinfo.regm = regm;
	ctx->dsi_cinfo.fint = fint;
	ctx->dsi_cinfo.clkin4ddr = pll;

	return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
	const struct omap_video_timings *t = cfg->timings;
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

	clkin = clk_get_rate(dsi->sys_clk);

	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
	ctx->config = cfg;

	ctx->dsi_cinfo.clkin = clkin;

	/* these limits should come from the panel driver */
5054 5055 5056
	ctx->req_pck_min = t->pixelclock - 1000;
	ctx->req_pck_nom = t->pixelclock;
	ctx->req_pck_max = t->pixelclock + 1000;
5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

	return dsi_pll_calc(dsi->pdev, clkin,
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
5074 5075
}

5076
static int dsi_set_config(struct omap_dss_device *dssdev,
5077
		const struct omap_dss_dsi_config *config)
5078 5079 5080
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5081 5082 5083
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
5084 5085 5086

	mutex_lock(&dsi->lock);

5087 5088
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
5089

5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

	dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);

	r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
			config->lp_clk_max);
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

	dsi->timings = ctx.dispc_vm;
	dsi->vm_timings = ctx.dsi_vm;
5115 5116

	mutex_unlock(&dsi->lock);
5117

5118
	return 0;
5119 5120 5121 5122
err:
	mutex_unlock(&dsi->lock);

	return r;
5123 5124
}

5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
static enum omap_channel dsi_get_channel(int module_id)
{
	switch (omapdss_get_version()) {
	case OMAPDSS_VER_OMAP24xx:
5135
	case OMAPDSS_VER_AM43xx:
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172
		DSSWARN("DSI not supported\n");
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	case OMAPDSS_VER_OMAP5:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
5173 5174
}

5175
static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5176
{
5177 5178
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5179 5180
	int i;

5181 5182 5183
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
5184 5185 5186 5187 5188 5189 5190 5191 5192
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}

5193
static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5194
{
5195 5196 5197
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5198 5199 5200 5201 5202 5203 5204 5205 5206 5207
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

5208
	if (dsi->vc[channel].dssdev != dssdev) {
5209 5210 5211 5212 5213
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

5214
	dsi->vc[channel].vc_id = vc_id;
5215 5216 5217 5218

	return 0;
}

5219
static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5220
{
5221 5222 5223
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5224
	if ((channel >= 0 && channel <= 3) &&
5225 5226 5227
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
5228 5229 5230
	}
}

5231
void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
5232
{
5233
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
5234
		DSSERR("%s (%s) not active\n",
5235 5236
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
5237 5238
}

5239
void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
5240
{
5241
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
5242
		DSSERR("%s (%s) not active\n",
5243 5244
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
5245 5246
}

5247
static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
5248
{
5249 5250 5251 5252 5253 5254 5255 5256 5257 5258
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
	dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
	dsi->regm_dispc_max =
		dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
	dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
	dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
	dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
	dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
5259 5260
}

5261 5262 5263 5264 5265
static int dsi_get_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct clk *clk;

S
Sachin Kamat 已提交
5266
	clk = devm_clk_get(&dsidev->dev, "fck");
5267 5268 5269 5270 5271 5272 5273
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

S
Sachin Kamat 已提交
5274
	clk = devm_clk_get(&dsidev->dev, "sys_clk");
5275 5276 5277 5278 5279 5280 5281 5282 5283 5284
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	dsi->sys_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
static int dsi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct omap_overlay_manager *mgr;
	int r;

	r = dsi_regulator_init(dsidev);
	if (r)
		return r;

	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
	if (!mgr)
		return -ENODEV;

	r = dss_mgr_connect(mgr, dssdev);
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
		dss_mgr_disconnect(mgr, dssdev);
		return r;
	}

	return 0;
}

static void dsi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
5318
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
5319

5320
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
		return;

	omapdss_output_unset_device(dssdev);

	if (dssdev->manager)
		dss_mgr_disconnect(dssdev->manager, dssdev);
}

static const struct omapdss_dsi_ops dsi_ops = {
	.connect = dsi_connect,
	.disconnect = dsi_disconnect,

	.bus_lock = dsi_bus_lock,
	.bus_unlock = dsi_bus_unlock,

5336 5337
	.enable = dsi_display_enable,
	.disable = dsi_display_disable,
T
Tomi Valkeinen 已提交
5338

5339
	.enable_hs = dsi_vc_enable_hs,
T
Tomi Valkeinen 已提交
5340

5341 5342
	.configure_pins = dsi_configure_pins,
	.set_config = dsi_set_config,
T
Tomi Valkeinen 已提交
5343 5344 5345 5346

	.enable_video_output = dsi_enable_video_output,
	.disable_video_output = dsi_disable_video_output,

5347
	.update = dsi_update,
T
Tomi Valkeinen 已提交
5348

5349
	.enable_te = dsi_enable_te,
T
Tomi Valkeinen 已提交
5350

5351 5352 5353
	.request_vc = dsi_request_vc,
	.set_vc_id = dsi_set_vc_id,
	.release_vc = dsi_release_vc,
T
Tomi Valkeinen 已提交
5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367

	.dcs_write = dsi_vc_dcs_write,
	.dcs_write_nosync = dsi_vc_dcs_write_nosync,
	.dcs_read = dsi_vc_dcs_read,

	.gen_write = dsi_vc_generic_write,
	.gen_write_nosync = dsi_vc_generic_write_nosync,
	.gen_read = dsi_vc_generic_read,

	.bta_sync = dsi_vc_send_bta_sync,

	.set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
};

5368
static void dsi_init_output(struct platform_device *dsidev)
5369 5370
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5371
	struct omap_dss_device *out = &dsi->output;
5372

5373
	out->dev = &dsidev->dev;
5374 5375 5376
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

5377
	out->output_type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5378
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5379
	out->dispc_channel = dsi_get_channel(dsi->module_id);
T
Tomi Valkeinen 已提交
5380
	out->ops.dsi = &dsi_ops;
5381
	out->owner = THIS_MODULE;
5382

5383
	omapdss_register_output(out);
5384 5385
}

5386
static void dsi_uninit_output(struct platform_device *dsidev)
5387 5388
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5389
	struct omap_dss_device *out = &dsi->output;
5390

5391
	omapdss_unregister_output(out);
5392 5393
}

T
Tomi Valkeinen 已提交
5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449
static int dsi_probe_of(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
	struct property *prop;
	u32 lane_arr[10];
	int len, num_pins;
	int r, i;
	struct device_node *ep;
	struct omap_dsi_pin_config pin_cfg;

	ep = omapdss_of_get_first_endpoint(node);
	if (!ep)
		return 0;

	prop = of_find_property(ep, "lanes", &len);
	if (prop == NULL) {
		dev_err(&pdev->dev, "failed to find lane data\n");
		r = -EINVAL;
		goto err;
	}

	num_pins = len / sizeof(u32);

	if (num_pins < 4 || num_pins % 2 != 0 ||
		num_pins > dsi->num_lanes_supported * 2) {
		dev_err(&pdev->dev, "bad number of lanes\n");
		r = -EINVAL;
		goto err;
	}

	r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
	if (r) {
		dev_err(&pdev->dev, "failed to read lane data\n");
		goto err;
	}

	pin_cfg.num_pins = num_pins;
	for (i = 0; i < num_pins; ++i)
		pin_cfg.pins[i] = (int)lane_arr[i];

	r = dsi_configure_pins(&dsi->output, &pin_cfg);
	if (r) {
		dev_err(&pdev->dev, "failed to configure pins");
		goto err;
	}

	of_node_put(ep);

	return 0;

err:
	of_node_put(ep);
	return r;
}

5450
/* DSI1 HW IP initialisation */
5451
static int omap_dsihw_probe(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5452 5453
{
	u32 rev;
5454
	int r, i;
5455
	struct dsi_data *dsi;
T
Tomi Valkeinen 已提交
5456
	struct resource *dsi_mem;
5457 5458
	struct resource *res;
	struct resource temp_res;
5459

J
Julia Lawall 已提交
5460
	dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
5461 5462
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5463

5464 5465
	dsi->pdev = dsidev;
	dev_set_drvdata(&dsidev->dev, dsi);
5466

5467 5468 5469
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5470

5471
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5472 5473
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5474 5475
#endif

5476 5477
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5478

5479 5480
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5481

T
Tomi Valkeinen 已提交
5482
#ifdef DSI_CATCH_MISSING_TE
5483 5484 5485
	init_timer(&dsi->te_timer);
	dsi->te_timer.function = dsi_te_timeout;
	dsi->te_timer.data = 0;
T
Tomi Valkeinen 已提交
5486
#endif
5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start;
		temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
		res = &temp_res;
	}

T
Tomi Valkeinen 已提交
5501 5502
	dsi_mem = res;

5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540
	dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI protocol engine\n");
		return -ENOMEM;
	}

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start + DSI_PHY_OFFSET;
		temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
		res = &temp_res;
	}

	dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI PHY\n");
		return -ENOMEM;
	}

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start + DSI_PLL_OFFSET;
		temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
		res = &temp_res;
5541
	}
5542

5543 5544 5545 5546
	dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI PLL\n");
5547
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5548
	}
5549

5550 5551
	dsi->irq = platform_get_irq(dsi->pdev, 0);
	if (dsi->irq < 0) {
5552
		DSSERR("platform_get_irq failed\n");
5553
		return -ENODEV;
5554 5555
	}

J
Julia Lawall 已提交
5556 5557
	r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
5558 5559
	if (r < 0) {
		DSSERR("request_irq failed\n");
5560
		return r;
5561
	}
T
Tomi Valkeinen 已提交
5562

T
Tomi Valkeinen 已提交
5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587
	if (dsidev->dev.of_node) {
		const struct of_device_id *match;
		const struct dsi_module_id_data *d;

		match = of_match_node(dsi_of_match, dsidev->dev.of_node);
		if (!match) {
			DSSERR("unsupported DSI module\n");
			return -ENODEV;
		}

		d = match->data;

		while (d->address != 0 && d->address != dsi_mem->start)
			d++;

		if (d->address == 0) {
			DSSERR("unsupported DSI module\n");
			return -ENODEV;
		}

		dsi->module_id = d->id;
	} else {
		dsi->module_id = dsidev->id;
	}

5588
	/* DSI VCs initialization */
5589
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5590
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5591 5592
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5593 5594
	}

5595
	dsi_calc_clock_param_ranges(dsidev);
5596

5597 5598 5599 5600 5601 5602
	r = dsi_get_clocks(dsidev);
	if (r)
		return r;

	pm_runtime_enable(&dsidev->dev);

5603 5604
	r = dsi_runtime_get(dsidev);
	if (r)
5605
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5606

5607 5608
	rev = dsi_read_reg(dsidev, DSI_REVISION);
	dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5609 5610
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5611 5612 5613 5614 5615 5616 5617
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
	if (dss_has_feature(FEAT_DSI_GNQ))
		/* NB_DATA_LANES */
		dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
	else
		dsi->num_lanes_supported = 3;
5618

5619 5620
	dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);

5621 5622
	dsi_init_output(dsidev);

T
Tomi Valkeinen 已提交
5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635
	if (dsidev->dev.of_node) {
		r = dsi_probe_of(dsidev);
		if (r) {
			DSSERR("Invalid DSI DT data\n");
			goto err_probe_of;
		}

		r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
			&dsidev->dev);
		if (r)
			DSSERR("Failed to populate DSI child devices: %d\n", r);
	}

5636
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
5637

5638
	if (dsi->module_id == 0)
5639
		dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
5640
	else if (dsi->module_id == 1)
5641 5642 5643
		dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5644
	if (dsi->module_id == 0)
5645
		dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
5646
	else if (dsi->module_id == 1)
5647 5648
		dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
#endif
T
Tomi Valkeinen 已提交
5649

T
Tomi Valkeinen 已提交
5650
	return 0;
5651

T
Tomi Valkeinen 已提交
5652 5653 5654 5655
err_probe_of:
	dsi_uninit_output(dsidev);
	dsi_runtime_put(dsidev);

5656
err_runtime_get:
5657
	pm_runtime_disable(&dsidev->dev);
T
Tomi Valkeinen 已提交
5658 5659 5660
	return r;
}

T
Tomi Valkeinen 已提交
5661 5662 5663 5664 5665 5666 5667
static int dsi_unregister_child(struct device *dev, void *data)
{
	struct platform_device *pdev = to_platform_device(dev);
	platform_device_unregister(pdev);
	return 0;
}

T
Tomi Valkeinen 已提交
5668
static int __exit omap_dsihw_remove(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5669
{
5670 5671
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
5672 5673
	device_for_each_child(&dsidev->dev, NULL, dsi_unregister_child);

5674 5675
	WARN_ON(dsi->scp_clk_refcount > 0);

5676 5677
	dsi_uninit_output(dsidev);

5678 5679
	pm_runtime_disable(&dsidev->dev);

5680 5681 5682
	if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
5683 5684 5685 5686 5687
	}

	return 0;
}

5688 5689
static int dsi_runtime_suspend(struct device *dev)
{
5690 5691 5692 5693 5694 5695 5696 5697 5698
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);

	dsi->is_enabled = false;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DSI off */
	synchronize_irq(dsi->irq);

5699 5700 5701 5702 5703 5704 5705
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
5706 5707
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5708 5709 5710 5711
	int r;

	r = dispc_runtime_get();
	if (r)
5712
		return r;
5713

5714 5715 5716 5717
	dsi->is_enabled = true;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();

5718 5719 5720 5721 5722 5723 5724 5725
	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

T
Tomi Valkeinen 已提交
5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736
static const struct dsi_module_id_data dsi_of_data_omap3[] = {
	{ .address = 0x4804fc00, .id = 0, },
	{ },
};

static const struct dsi_module_id_data dsi_of_data_omap4[] = {
	{ .address = 0x58004000, .id = 0, },
	{ .address = 0x58005000, .id = 1, },
	{ },
};

5737 5738 5739 5740 5741 5742
static const struct dsi_module_id_data dsi_of_data_omap5[] = {
	{ .address = 0x58004000, .id = 0, },
	{ .address = 0x58009000, .id = 1, },
	{ },
};

T
Tomi Valkeinen 已提交
5743 5744 5745
static const struct of_device_id dsi_of_match[] = {
	{ .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
	{ .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
5746
	{ .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
T
Tomi Valkeinen 已提交
5747 5748 5749
	{},
};

5750
static struct platform_driver omap_dsihw_driver = {
5751
	.probe		= omap_dsihw_probe,
T
Tomi Valkeinen 已提交
5752
	.remove         = __exit_p(omap_dsihw_remove),
5753
	.driver         = {
5754
		.name   = "omapdss_dsi",
5755
		.owner  = THIS_MODULE,
5756
		.pm	= &dsi_pm_ops,
T
Tomi Valkeinen 已提交
5757
		.of_match_table = dsi_of_match,
5758 5759 5760
	},
};

T
Tomi Valkeinen 已提交
5761
int __init dsi_init_platform_driver(void)
5762
{
5763
	return platform_driver_register(&omap_dsihw_driver);
5764 5765
}

T
Tomi Valkeinen 已提交
5766
void __exit dsi_uninit_platform_driver(void)
5767
{
5768
	platform_driver_unregister(&omap_dsihw_driver);
5769
}