intel_psr.c 30.0 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58 59 60 61 62 63
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

static bool is_edp_psr(struct intel_dp *intel_dp)
{
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
}

64 65
static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
{
66
	struct drm_i915_private *dev_priv = to_i915(dev);
67 68 69 70 71 72 73 74
	uint32_t val;

	val = I915_READ(VLV_PSRSTAT(pipe)) &
	      VLV_EDP_PSR_CURR_STATE_MASK;
	return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
	       (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
}

R
Rodrigo Vivi 已提交
75
static void intel_psr_write_vsc(struct intel_dp *intel_dp,
76
				const struct edp_vsc_psr *vsc_psr)
R
Rodrigo Vivi 已提交
77 78 79
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
80
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
81
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
82
	enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
83
	i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
R
Rodrigo Vivi 已提交
84 85 86 87 88 89 90 91 92
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

93 94 95 96
	for (i = 0; i < sizeof(*vsc_psr); i += 4) {
		I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
						   i >> 2), *data);
		data++;
R
Rodrigo Vivi 已提交
97
	}
98 99 100
	for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
		I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
						   i >> 2), 0);
R
Rodrigo Vivi 已提交
101 102 103 104 105

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

106 107 108 109
static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
110
	struct drm_i915_private *dev_priv = to_i915(dev);
111 112 113 114 115 116 117 118 119 120 121
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	uint32_t val;

	/* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
	val  = I915_READ(VLV_VSCSDP(pipe));
	val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
	val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
	I915_WRITE(VLV_VSCSDP(pipe), val);
}

122 123 124
static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
{
	struct edp_vsc_psr psr_vsc;
125 126 127
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
128 129 130 131 132

	/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
133 134 135 136 137 138 139 140 141 142 143 144
	if (dev_priv->psr.colorimetry_support &&
		dev_priv->psr.y_cord_support) {
		psr_vsc.sdp_header.HB2 = 0x5;
		psr_vsc.sdp_header.HB3 = 0x13;
	} else if (dev_priv->psr.y_cord_support) {
		psr_vsc.sdp_header.HB2 = 0x4;
		psr_vsc.sdp_header.HB3 = 0xe;
	} else {
		psr_vsc.sdp_header.HB2 = 0x3;
		psr_vsc.sdp_header.HB3 = 0xc;
	}

145 146 147
	intel_psr_write_vsc(intel_dp, &psr_vsc);
}

148
static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
149 150 151 152 153 154 155 156 157 158 159 160
{
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_psr_write_vsc(intel_dp, &psr_vsc);
}

161 162 163
static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
{
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
164
			   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
165 166
}

167 168
static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
169 170 171 172 173 174 175
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return DP_AUX_CH_CTL(port);
	else
		return EDP_PSR_AUX_CTL;
}

176 177
static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
178 179 180 181 182 183 184
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return DP_AUX_CH_DATA(port, index);
	else
		return EDP_PSR_AUX_DATA(index);
}

185
static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
186 187 188
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
189
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
190
	uint32_t aux_clock_divider;
191
	i915_reg_t aux_ctl_reg;
R
Rodrigo Vivi 已提交
192 193 194 195 196 197 198
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
199
	enum port port = dig_port->port;
200
	u32 aux_ctl;
R
Rodrigo Vivi 已提交
201 202 203 204 205 206
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);

	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

207 208 209 210 211
	/* Enable AUX frame sync at sink */
	if (dev_priv->psr.aux_frame_sync)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
				DP_AUX_FRAME_SYNC_ENABLE);
212 213 214 215 216
	/* Enable ALPM at sink for psr2 */
	if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_RECEIVER_ALPM_CONFIG,
				DP_ALPM_ENABLE);
217 218 219 220 221 222 223
	if (dev_priv->psr.link_standby)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
	else
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE);

224
	aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
225

R
Rodrigo Vivi 已提交
226 227
	/* Setup AUX registers */
	for (i = 0; i < sizeof(aux_msg); i += 4)
228
		I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
R
Rodrigo Vivi 已提交
229 230
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

231 232 233
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
					     aux_clock_divider);
	I915_WRITE(aux_ctl_reg, aux_ctl);
R
Rodrigo Vivi 已提交
234 235
}

236 237 238 239
static void vlv_psr_enable_source(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
240
	struct drm_i915_private *dev_priv = to_i915(dev);
241 242 243 244 245 246 247 248 249 250
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;

	/* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
	I915_WRITE(VLV_PSRCTL(pipe),
		   VLV_EDP_PSR_MODE_SW_TIMER |
		   VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
		   VLV_EDP_PSR_ENABLE);
}

251 252 253 254
static void vlv_psr_activate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
255
	struct drm_i915_private *dev_priv = to_i915(dev);
256 257 258 259 260 261 262 263 264 265 266 267
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;

	/* Let's do the transition from PSR_state 1 to PSR_state 2
	 * that is PSR transition to active - static frame transmission.
	 * Then Hardware is responsible for the transition to PSR_state 3
	 * that is PSR active - no Remote Frame Buffer (RFB) update.
	 */
	I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
		   VLV_EDP_PSR_ACTIVE_ENTRY);
}

268
static void intel_enable_source_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
269 270 271
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
272
	struct drm_i915_private *dev_priv = to_i915(dev);
273

R
Rodrigo Vivi 已提交
274
	uint32_t max_sleep_time = 0x1f;
275 276 277 278 279 280
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
281
	 */
282
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
283 284 285 286
	uint32_t val = EDP_PSR_ENABLE;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
287

288
	if (IS_HASWELL(dev_priv))
289
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
290

291 292 293
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
	if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
		val |= EDP_PSR_TP1_TIME_2500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
		val |= EDP_PSR_TP1_TIME_500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
		val |= EDP_PSR_TP1_TIME_100us;
	else
		val |= EDP_PSR_TP1_TIME_0us;

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR_TP2_TP3_TIME_100us;
	else
		val |= EDP_PSR_TP2_TP3_TIME_0us;

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

	I915_WRITE(EDP_PSR_CTL, val);
319
}
320

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
static void intel_enable_source_psr2(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
	 */
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
	uint32_t val;

	val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
337 338 339 340

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
341 342 343
	val |= EDP_PSR2_ENABLE |
		EDP_SU_TRACK_ENABLE |
		EDP_FRAMES_BEFORE_SU_ENTRY;
344 345 346 347 348 349 350 351 352

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR2_TP2_TIME_2500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR2_TP2_TIME_500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR2_TP2_TIME_100;
	else
		val |= EDP_PSR2_TP2_TIME_50;
353

354
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369
static void hsw_psr_enable_source(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_support)
		intel_enable_source_psr2(intel_dp);
	else
		intel_enable_source_psr1(intel_dp);
}

R
Rodrigo Vivi 已提交
370 371 372 373
static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
374
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
375 376
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
377 378 379
	const struct drm_display_mode *adjusted_mode =
		&intel_crtc->config->base.adjusted_mode;
	int psr_setup_time;
R
Rodrigo Vivi 已提交
380 381 382 383 384 385 386

	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

	dev_priv->psr.source_ok = false;

387 388 389 390 391 392 393
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
394
	if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
395
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
R
Rodrigo Vivi 已提交
396 397 398 399 400 401 402 403
		return false;
	}

	if (!i915.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

404
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
405 406 407 408 409
	    !dev_priv->psr.link_standby) {
		DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
		return false;
	}

410
	if (IS_HASWELL(dev_priv) &&
411
	    I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
412
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
413 414 415 416
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

417
	if (IS_HASWELL(dev_priv) &&
418
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
419 420 421 422
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

423 424 425 426 427 428 429 430 431 432 433 434 435 436
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
		return false;
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
		return false;
	}

437
	/* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
438 439 440
	if (dev_priv->psr.psr2_support &&
	    (intel_crtc->config->pipe_src_w > 3200 ||
	     intel_crtc->config->pipe_src_h > 2000)) {
441 442 443
		dev_priv->psr.psr2_support = false;
		return false;
	}
444 445 446 447 448 449 450 451 452

	/*
	 * FIXME:enable psr2 only for y-cordinate psr2 panels
	 * After gtc implementation , remove this restriction.
	 */
	if (!dev_priv->psr.y_cord_support &&  dev_priv->psr.psr2_support) {
		DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
		return false;
	}
453

R
Rodrigo Vivi 已提交
454 455 456 457
	dev_priv->psr.source_ok = true;
	return true;
}

458
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
459 460 461
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
462
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
463

464 465 466 467
	if (dev_priv->psr.psr2_support)
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
468 469 470
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

471
	/* Enable/Re-enable PSR on the host */
472
	if (HAS_DDI(dev_priv))
473 474 475 476 477 478 479 480
		/* On HSW+ after we enable PSR on source it will activate it
		 * as soon as it match configure idle_frame count. So
		 * we just actually enable it here on activation time.
		 */
		hsw_psr_enable_source(intel_dp);
	else
		vlv_psr_activate(intel_dp);

R
Rodrigo Vivi 已提交
481 482 483
	dev_priv->psr.active = true;
}

R
Rodrigo Vivi 已提交
484 485 486 487 488 489
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
R
Rodrigo Vivi 已提交
490 491 492 493
void intel_psr_enable(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
494
	struct drm_i915_private *dev_priv = to_i915(dev);
495 496 497
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
	u32 chicken;
R
Rodrigo Vivi 已提交
498

499
	if (!HAS_PSR(dev_priv)) {
R
Rodrigo Vivi 已提交
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

	if (!intel_psr_match_conditions(intel_dp))
		goto unlock;

	dev_priv->psr.busy_frontbuffer_bits = 0;

520
	if (HAS_DDI(dev_priv)) {
521
		if (dev_priv->psr.psr2_support) {
522
			skl_psr_setup_su_vsc(intel_dp);
523 524 525 526
			chicken = PSR2_VSC_ENABLE_PROG_HEADER;
			if (dev_priv->psr.y_cord_support)
				chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
			I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
527 528 529 530 531 532
			I915_WRITE(EDP_PSR_DEBUG_CTL,
				   EDP_PSR_DEBUG_MASK_MEMUP |
				   EDP_PSR_DEBUG_MASK_HPD |
				   EDP_PSR_DEBUG_MASK_LPSP |
				   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
				   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
533 534 535
		} else {
			/* set up vsc header for psr1 */
			hsw_psr_setup_vsc(intel_dp);
536 537 538 539 540 541 542 543 544 545 546
			/*
			 * Per Spec: Avoid continuous PSR exit by masking MEMUP
			 * and HPD. also mask LPSP to avoid dependency on other
			 * drivers that might block runtime_pm besides
			 * preventing  other hw tracking issues now we can rely
			 * on frontbuffer tracking.
			 */
			I915_WRITE(EDP_PSR_DEBUG_CTL,
				   EDP_PSR_DEBUG_MASK_MEMUP |
				   EDP_PSR_DEBUG_MASK_HPD |
				   EDP_PSR_DEBUG_MASK_LPSP);
547 548
		}

549 550
		/* Enable PSR on the panel */
		hsw_psr_enable_sink(intel_dp);
551

552
		if (INTEL_GEN(dev_priv) >= 9)
553
			intel_psr_activate(intel_dp);
554 555 556 557 558 559 560 561 562 563 564 565 566 567
	} else {
		vlv_psr_setup_vsc(intel_dp);

		/* Enable PSR on the panel */
		vlv_psr_enable_sink(intel_dp);

		/* On HSW+ enable_source also means go to PSR entry/active
		 * state as soon as idle_frame achieved and here would be
		 * to soon. However on VLV enable_source just enable PSR
		 * but let it on inactive state. So we might do this prior
		 * to active transition, i.e. here.
		 */
		vlv_psr_enable_source(intel_dp);
	}
R
Rodrigo Vivi 已提交
568

569 570 571 572 573 574 575 576 577
	/*
	 * FIXME: Activation should happen immediately since this function
	 * is just called after pipe is fully trained and enabled.
	 * However on every platform we face issues when first activation
	 * follows a modeset so quickly.
	 *     - On VLV/CHV we get bank screen on first activation
	 *     - On HSW/BDW we get a recoverable frozen screen until next
	 *       exit-activate sequence.
	 */
578
	if (INTEL_GEN(dev_priv) < 9)
579 580 581
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));

R
Rodrigo Vivi 已提交
582 583 584 585 586
	dev_priv->psr.enabled = intel_dp;
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

587
static void vlv_psr_disable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
588 589 590
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
591
	struct drm_i915_private *dev_priv = to_i915(dev);
592 593 594
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	uint32_t val;
R
Rodrigo Vivi 已提交
595

596 597
	if (dev_priv->psr.active) {
		/* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
598 599 600 601 602
		if (intel_wait_for_register(dev_priv,
					    VLV_PSRSTAT(intel_crtc->pipe),
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1))
603 604 605 606 607 608 609 610 611 612 613
			WARN(1, "PSR transition took longer than expected\n");

		val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		val &= ~VLV_EDP_PSR_ENABLE;
		val &= ~VLV_EDP_PSR_MODE_MASK;
		I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);

		dev_priv->psr.active = false;
	} else {
		WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
R
Rodrigo Vivi 已提交
614
	}
615 616 617 618 619 620
}

static void hsw_psr_disable(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
621
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
622 623

	if (dev_priv->psr.active) {
624 625 626
		i915_reg_t psr_ctl;
		u32 psr_status_mask;

627 628 629 630 631
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);

632
		if (dev_priv->psr.psr2_support) {
633 634 635 636 637 638 639
			psr_ctl = EDP_PSR2_CTL;
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

			I915_WRITE(psr_ctl,
				   I915_READ(psr_ctl) &
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

640
		} else {
641 642 643 644 645
			psr_ctl = EDP_PSR_STATUS_CTL;
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

			I915_WRITE(psr_ctl,
				   I915_READ(psr_ctl) & ~EDP_PSR_ENABLE);
646
		}
647 648 649 650 651 652 653

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
					    psr_ctl, psr_status_mask, 0,
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
654 655
		dev_priv->psr.active = false;
	} else {
656 657 658 659
		if (dev_priv->psr.psr2_support)
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
660
	}
661 662 663 664 665 666 667 668 669 670 671 672
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
 *
 * This function needs to be called before disabling pipe.
 */
void intel_psr_disable(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
673
	struct drm_i915_private *dev_priv = to_i915(dev);
674 675 676 677 678 679 680

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

681
	/* Disable PSR on Source */
682
	if (HAS_DDI(dev_priv))
683 684 685
		hsw_psr_disable(intel_dp);
	else
		vlv_psr_disable(intel_dp);
R
Rodrigo Vivi 已提交
686

687 688 689
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
690 691 692 693 694 695 696 697 698 699 700
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);

	cancel_delayed_work_sync(&dev_priv->psr.work);
}

static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
701 702
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
R
Rodrigo Vivi 已提交
703 704 705 706 707 708

	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
709
	if (HAS_DDI(dev_priv)) {
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
		if (dev_priv->psr.psr2_support) {
			if (intel_wait_for_register(dev_priv,
						EDP_PSR2_STATUS_CTL,
						EDP_PSR2_STATUS_STATE_MASK,
						0,
						50)) {
				DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
				return;
			}
		} else {
			if (intel_wait_for_register(dev_priv,
						EDP_PSR_STATUS_CTL,
						EDP_PSR_STATUS_STATE_MASK,
						0,
						50)) {
				DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
				return;
			}
728 729
		}
	} else {
730 731 732 733 734
		if (intel_wait_for_register(dev_priv,
					    VLV_PSRSTAT(pipe),
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1)) {
735 736 737
			DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
			return;
		}
R
Rodrigo Vivi 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
	}
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

	if (!intel_dp)
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

753
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
754 755 756 757
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

758
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
759
{
760 761 762 763
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	u32 val;
R
Rodrigo Vivi 已提交
764

765 766 767
	if (!dev_priv->psr.active)
		return;

768
	if (HAS_DDI(dev_priv)) {
769 770 771 772
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);
773 774 775 776 777 778 779 780 781
		if (dev_priv->psr.psr2_support) {
			val = I915_READ(EDP_PSR2_CTL);
			WARN_ON(!(val & EDP_PSR2_ENABLE));
			I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
		} else {
			val = I915_READ(EDP_PSR_CTL);
			WARN_ON(!(val & EDP_PSR_ENABLE));
			I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
		}
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
	} else {
		val = I915_READ(VLV_PSRCTL(pipe));

		/* Here we do the transition from PSR_state 3 to PSR_state 5
		 * directly once PSR State 4 that is active with single frame
		 * update can be skipped. PSR_state 5 that is PSR exit then
		 * Hardware is responsible to transition back to PSR_state 1
		 * that is PSR inactive. Same state after
		 * vlv_edp_psr_enable_source.
		 */
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		I915_WRITE(VLV_PSRCTL(pipe), val);

		/* Send AUX wake up - Spec says after transitioning to PSR
		 * active we have to send AUX wake up by writing 01h in DPCD
		 * 600h of sink device.
		 * XXX: This might slow down the transition, but without this
		 * HW doesn't complete the transition to PSR_state 1 and we
		 * never get the screen updated.
		 */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
				   DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
804 805
	}

806
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
807 808
}

809 810
/**
 * intel_psr_single_frame_update - Single Frame Update
811
 * @dev_priv: i915 device
812
 * @frontbuffer_bits: frontbuffer plane tracking bits
813 814 815 816 817 818
 *
 * Some platforms support a single frame update feature that is used to
 * send and update only one frame on Remote Frame Buffer.
 * So far it is only implemented for Valleyview and Cherryview because
 * hardware requires this to be done before a page flip.
 */
819
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
820
				   unsigned frontbuffer_bits)
821 822 823 824 825 826 827 828 829
{
	struct drm_crtc *crtc;
	enum pipe pipe;
	u32 val;

	/*
	 * Single frame update is already supported on BDW+ but it requires
	 * many W/A and it isn't really needed.
	 */
830
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
831 832 833 834 835 836 837 838 839 840 841
		return;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

842 843
	if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
		val = I915_READ(VLV_PSRCTL(pipe));
844

845 846 847 848 849 850
		/*
		 * We need to set this bit before writing registers for a flip.
		 * This bit will be self-clear when it gets to the PSR active state.
		 */
		I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
	}
851 852 853
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
854 855
/**
 * intel_psr_invalidate - Invalidade PSR
856
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
857 858 859 860 861 862 863 864 865
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
866
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
867
			  unsigned frontbuffer_bits)
R
Rodrigo Vivi 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
{
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
883 884

	if (frontbuffer_bits)
885
		intel_psr_exit(dev_priv);
886

R
Rodrigo Vivi 已提交
887 888 889
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
890 891
/**
 * intel_psr_flush - Flush PSR
892
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
893
 * @frontbuffer_bits: frontbuffer plane tracking bits
894
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
895 896 897 898 899 900 901 902
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
903
void intel_psr_flush(struct drm_i915_private *dev_priv,
904
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
905 906 907 908 909 910 911 912 913 914 915 916
{
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
917 918

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
919 920
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

921 922
	/* By definition flush = invalidate + flush */
	if (frontbuffer_bits)
923
		intel_psr_exit(dev_priv);
924

R
Rodrigo Vivi 已提交
925
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
926 927
		if (!work_busy(&dev_priv->psr.work.work))
			schedule_delayed_work(&dev_priv->psr.work,
928
					      msecs_to_jiffies(100));
R
Rodrigo Vivi 已提交
929 930 931
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
932 933
/**
 * intel_psr_init - Init basic PSR work and mutex.
934
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
935 936 937 938
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
939
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
940
{
941 942 943
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

944 945 946
	/* Per platform default: all disabled. */
	if (i915.enable_psr == -1)
		i915.enable_psr = 0;
947

948
	/* Set link_standby x link_off defaults */
949
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
950 951
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
952
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
953 954 955 956 957 958
		/* On VLV and CHV only standby mode is supported. */
		dev_priv->psr.link_standby = true;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

959 960 961 962 963 964 965 966 967 968
	/* Override link_standby x link_off defaults */
	if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
	if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

R
Rodrigo Vivi 已提交
969 970 971
	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
	mutex_init(&dev_priv->psr.lock);
}