smsc95xx.c 42.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 /***************************************************************************
 *
 * Copyright (C) 2007-2008 SMSC
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *****************************************************************************/

#include <linux/module.h>
#include <linux/kmod.h>
#include <linux/init.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/usb.h>
29 30
#include <linux/bitrev.h>
#include <linux/crc16.h>
31 32
#include <linux/crc32.h>
#include <linux/usb/usbnet.h>
33
#include <linux/slab.h>
34 35 36
#include "smsc95xx.h"

#define SMSC_CHIPNAME			"smsc95xx"
37
#define SMSC_DRIVER_VERSION		"1.0.4"
38 39 40 41 42 43 44 45
#define HS_USB_PKT_SIZE			(512)
#define FS_USB_PKT_SIZE			(64)
#define DEFAULT_HS_BURST_CAP_SIZE	(16 * 1024 + 5 * HS_USB_PKT_SIZE)
#define DEFAULT_FS_BURST_CAP_SIZE	(6 * 1024 + 33 * FS_USB_PKT_SIZE)
#define DEFAULT_BULK_IN_DELAY		(0x00002000)
#define MAX_SINGLE_PACKET_SIZE		(2048)
#define LAN95XX_EEPROM_MAGIC		(0x9500)
#define EEPROM_MAC_OFFSET		(0x01)
46
#define DEFAULT_TX_CSUM_ENABLE		(true)
47 48 49
#define DEFAULT_RX_CSUM_ENABLE		(true)
#define SMSC95XX_INTERNAL_PHY_ID	(1)
#define SMSC95XX_TX_OVERHEAD		(8)
50
#define SMSC95XX_TX_OVERHEAD_CSUM	(12)
51 52
#define SUPPORTED_WAKE			(WAKE_UCAST | WAKE_BCAST | \
					 WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
53

54 55 56 57 58 59 60 61 62
#define check_warn(ret, fmt, args...) \
	({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })

#define check_warn_return(ret, fmt, args...) \
	({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })

#define check_warn_goto_done(ret, fmt, args...) \
	({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })

63 64
struct smsc95xx_priv {
	u32 mac_cr;
65 66
	u32 hash_hi;
	u32 hash_lo;
67
	u32 wolopts;
68
	spinlock_t mac_cr_lock;
69
	int wuff_filter_count;
70 71
};

72
static bool turbo_mode = true;
73 74 75
module_param(turbo_mode, bool, 0644);
MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");

76 77
static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
					  u32 *data)
78
{
79
	u32 buf;
80 81 82 83
	int ret;

	BUG_ON(!dev);

84 85 86 87
	ret = usbnet_read_cmd(dev, USB_VENDOR_REQUEST_READ_REGISTER,
			      USB_DIR_IN | USB_TYPE_VENDOR |
			      USB_RECIP_DEVICE,
			      0, index, &buf, 4);
88
	if (unlikely(ret < 0))
89
		netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index);
90

91 92
	le32_to_cpus(&buf);
	*data = buf;
93 94 95 96

	return ret;
}

97 98
static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
					   u32 data)
99
{
100
	u32 buf;
101 102 103 104
	int ret;

	BUG_ON(!dev);

105 106
	buf = data;
	cpu_to_le32s(&buf);
107 108


109 110 111 112
	ret = usbnet_write_cmd(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
			       USB_DIR_OUT | USB_TYPE_VENDOR |
			       USB_RECIP_DEVICE,
			       0, index, &buf, 4);
113
	if (unlikely(ret < 0))
114
		netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index);
115 116 117 118

	return ret;
}

119 120 121 122 123
static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
{
	if (WARN_ON_ONCE(!dev))
		return -EINVAL;

124 125
	return usbnet_write_cmd(dev, USB_REQ_SET_FEATURE,
				USB_RECIP_DEVICE, feature, 0, NULL, 0);
126 127 128 129 130 131 132
}

static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
{
	if (WARN_ON_ONCE(!dev))
		return -EINVAL;

133 134
	return usbnet_write_cmd(dev, USB_REQ_CLEAR_FEATURE,
				USB_RECIP_DEVICE, feature, 0, NULL, 0);
135 136
}

137 138
/* Loop until the read is completed with timeout
 * called with phy_mutex held */
139
static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
140 141 142
{
	unsigned long start_time = jiffies;
	u32 val;
143
	int ret;
144 145

	do {
146 147
		ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
		check_warn_return(ret, "Error reading MII_ACCESS");
148 149 150 151 152 153 154 155 156 157 158
		if (!(val & MII_BUSY_))
			return 0;
	} while (!time_after(jiffies, start_time + HZ));

	return -EIO;
}

static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
{
	struct usbnet *dev = netdev_priv(netdev);
	u32 val, addr;
159
	int ret;
160 161 162 163

	mutex_lock(&dev->phy_mutex);

	/* confirm MII not busy */
164 165
	ret = smsc95xx_phy_wait_not_busy(dev);
	check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
166 167 168 169 170

	/* set the address, index & direction (read from PHY) */
	phy_id &= dev->mii.phy_id_mask;
	idx &= dev->mii.reg_num_mask;
	addr = (phy_id << 11) | (idx << 6) | MII_READ_;
171 172
	ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
	check_warn_goto_done(ret, "Error writing MII_ADDR");
173

174 175
	ret = smsc95xx_phy_wait_not_busy(dev);
	check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
176

177 178
	ret = smsc95xx_read_reg(dev, MII_DATA, &val);
	check_warn_goto_done(ret, "Error reading MII_DATA");
179

180
	ret = (u16)(val & 0xFFFF);
181

182 183 184
done:
	mutex_unlock(&dev->phy_mutex);
	return ret;
185 186 187 188 189 190 191
}

static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
				int regval)
{
	struct usbnet *dev = netdev_priv(netdev);
	u32 val, addr;
192
	int ret;
193 194 195 196

	mutex_lock(&dev->phy_mutex);

	/* confirm MII not busy */
197 198
	ret = smsc95xx_phy_wait_not_busy(dev);
	check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
199 200

	val = regval;
201 202
	ret = smsc95xx_write_reg(dev, MII_DATA, val);
	check_warn_goto_done(ret, "Error writing MII_DATA");
203 204 205 206 207

	/* set the address, index & direction (write to PHY) */
	phy_id &= dev->mii.phy_id_mask;
	idx &= dev->mii.reg_num_mask;
	addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
208 209
	ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
	check_warn_goto_done(ret, "Error writing MII_ADDR");
210

211 212
	ret = smsc95xx_phy_wait_not_busy(dev);
	check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
213

214
done:
215 216 217
	mutex_unlock(&dev->phy_mutex);
}

218
static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
219 220 221
{
	unsigned long start_time = jiffies;
	u32 val;
222
	int ret;
223 224

	do {
225 226
		ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
		check_warn_return(ret, "Error reading E2P_CMD");
227 228 229 230 231 232
		if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
			break;
		udelay(40);
	} while (!time_after(jiffies, start_time + HZ));

	if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
233
		netdev_warn(dev->net, "EEPROM read operation timeout\n");
234 235 236 237 238 239
		return -EIO;
	}

	return 0;
}

240
static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
241 242 243
{
	unsigned long start_time = jiffies;
	u32 val;
244
	int ret;
245 246

	do {
247 248
		ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
		check_warn_return(ret, "Error reading E2P_CMD");
249 250 251 252 253 254 255

		if (!(val & E2P_CMD_BUSY_))
			return 0;

		udelay(40);
	} while (!time_after(jiffies, start_time + HZ));

256
	netdev_warn(dev->net, "EEPROM is busy\n");
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
	return -EIO;
}

static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
				u8 *data)
{
	u32 val;
	int i, ret;

	BUG_ON(!dev);
	BUG_ON(!data);

	ret = smsc95xx_eeprom_confirm_not_busy(dev);
	if (ret)
		return ret;

	for (i = 0; i < length; i++) {
		val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
275 276
		ret = smsc95xx_write_reg(dev, E2P_CMD, val);
		check_warn_return(ret, "Error writing E2P_CMD");
277 278 279 280 281

		ret = smsc95xx_wait_eeprom(dev);
		if (ret < 0)
			return ret;

282 283
		ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
		check_warn_return(ret, "Error reading E2P_DATA");
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

		data[i] = val & 0xFF;
		offset++;
	}

	return 0;
}

static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
				 u8 *data)
{
	u32 val;
	int i, ret;

	BUG_ON(!dev);
	BUG_ON(!data);

	ret = smsc95xx_eeprom_confirm_not_busy(dev);
	if (ret)
		return ret;

	/* Issue write/erase enable command */
	val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
307 308
	ret = smsc95xx_write_reg(dev, E2P_CMD, val);
	check_warn_return(ret, "Error writing E2P_DATA");
309 310 311 312 313 314 315 316 317

	ret = smsc95xx_wait_eeprom(dev);
	if (ret < 0)
		return ret;

	for (i = 0; i < length; i++) {

		/* Fill data register */
		val = data[i];
318 319
		ret = smsc95xx_write_reg(dev, E2P_DATA, val);
		check_warn_return(ret, "Error writing E2P_DATA");
320 321 322

		/* Send "write" command */
		val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
323 324
		ret = smsc95xx_write_reg(dev, E2P_CMD, val);
		check_warn_return(ret, "Error writing E2P_CMD");
325 326 327 328 329 330 331 332 333 334 335

		ret = smsc95xx_wait_eeprom(dev);
		if (ret < 0)
			return ret;

		offset++;
	}

	return 0;
}

336 337
static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
						 u32 *data)
338
{
339
	const u16 size = 4;
340
	int ret;
341

342 343 344 345 346 347 348 349
	ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
				     USB_DIR_OUT | USB_TYPE_VENDOR |
				     USB_RECIP_DEVICE,
				     0, index, data, size);
	if (ret < 0)
		netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
			    ret);
	return ret;
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
}

/* returns hash bit number for given MAC address
 * example:
 * 01 00 5E 00 00 01 -> returns bit number 31 */
static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
{
	return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
}

static void smsc95xx_set_multicast(struct net_device *netdev)
{
	struct usbnet *dev = netdev_priv(netdev);
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	unsigned long flags;
365
	int ret;
366

367 368 369
	pdata->hash_hi = 0;
	pdata->hash_lo = 0;

370 371 372
	spin_lock_irqsave(&pdata->mac_cr_lock, flags);

	if (dev->net->flags & IFF_PROMISC) {
373
		netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
374 375 376
		pdata->mac_cr |= MAC_CR_PRMS_;
		pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
	} else if (dev->net->flags & IFF_ALLMULTI) {
377
		netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
378 379
		pdata->mac_cr |= MAC_CR_MCPAS_;
		pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
380
	} else if (!netdev_mc_empty(dev->net)) {
381
		struct netdev_hw_addr *ha;
382 383 384 385

		pdata->mac_cr |= MAC_CR_HPFILT_;
		pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);

386 387
		netdev_for_each_mc_addr(ha, netdev) {
			u32 bitnum = smsc95xx_hash(ha->addr);
388 389
			u32 mask = 0x01 << (bitnum & 0x1F);
			if (bitnum & 0x20)
390
				pdata->hash_hi |= mask;
391
			else
392
				pdata->hash_lo |= mask;
393 394
		}

395
		netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
396
				   pdata->hash_hi, pdata->hash_lo);
397
	} else {
398
		netif_dbg(dev, drv, dev->net, "receive own packets only\n");
399 400 401 402 403 404 405
		pdata->mac_cr &=
			~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
	}

	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);

	/* Initiate async writes, as we can't wait for completion here */
406 407 408 409 410 411 412 413
	ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
	check_warn(ret, "failed to initiate async write to HASHH");

	ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
	check_warn(ret, "failed to initiate async write to HASHL");

	ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
	check_warn(ret, "failed to initiate async write to MAC_CR");
414 415
}

416 417
static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
					   u16 lcladv, u16 rmtadv)
418 419 420 421
{
	u32 flow, afc_cfg = 0;

	int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
422
	check_warn_return(ret, "Error reading AFC_CFG");
423 424

	if (duplex == DUPLEX_FULL) {
425
		u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
426 427 428 429 430 431 432 433 434 435 436

		if (cap & FLOW_CTRL_RX)
			flow = 0xFFFF0002;
		else
			flow = 0;

		if (cap & FLOW_CTRL_TX)
			afc_cfg |= 0xF;
		else
			afc_cfg &= ~0xF;

437
		netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
438 439
				   cap & FLOW_CTRL_RX ? "enabled" : "disabled",
				   cap & FLOW_CTRL_TX ? "enabled" : "disabled");
440
	} else {
441
		netif_dbg(dev, link, dev->net, "half duplex\n");
442 443 444 445
		flow = 0;
		afc_cfg |= 0xF;
	}

446 447 448 449 450 451 452
	ret = smsc95xx_write_reg(dev, FLOW, flow);
	check_warn_return(ret, "Error writing FLOW");

	ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
	check_warn_return(ret, "Error writing AFC_CFG");

	return 0;
453 454 455 456 457 458
}

static int smsc95xx_link_reset(struct usbnet *dev)
{
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	struct mii_if_info *mii = &dev->mii;
459
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
460 461
	unsigned long flags;
	u16 lcladv, rmtadv;
462
	int ret;
463 464

	/* clear interrupt status */
465 466 467 468 469
	ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
	check_warn_return(ret, "Error reading PHY_INT_SRC");

	ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
	check_warn_return(ret, "Error writing INT_STS");
470 471 472 473 474 475

	mii_check_media(mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
	rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);

476 477 478
	netif_dbg(dev, link, dev->net,
		  "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
		  ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
479 480 481 482 483 484 485 486 487 488 489

	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
	if (ecmd.duplex != DUPLEX_FULL) {
		pdata->mac_cr &= ~MAC_CR_FDPX_;
		pdata->mac_cr |= MAC_CR_RCVOWN_;
	} else {
		pdata->mac_cr &= ~MAC_CR_RCVOWN_;
		pdata->mac_cr |= MAC_CR_FDPX_;
	}
	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);

490 491
	ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
	check_warn_return(ret, "Error writing MAC_CR");
492

493 494
	ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
	check_warn_return(ret, "Error updating PHY flow control");
495 496 497 498 499 500 501 502 503

	return 0;
}

static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
{
	u32 intdata;

	if (urb->actual_length != 4) {
504 505
		netdev_warn(dev->net, "unexpected urb length %d\n",
			    urb->actual_length);
506 507 508 509
		return;
	}

	memcpy(&intdata, urb->transfer_buffer, 4);
510
	le32_to_cpus(&intdata);
511

512
	netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
513 514 515 516

	if (intdata & INT_ENP_PHY_INT_)
		usbnet_defer_kevent(dev, EVENT_LINK_RESET);
	else
517 518
		netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
			    intdata);
519 520
}

521
/* Enable or disable Tx & Rx checksum offload engines */
522 523
static int smsc95xx_set_features(struct net_device *netdev,
	netdev_features_t features)
524
{
525
	struct usbnet *dev = netdev_priv(netdev);
526
	u32 read_buf;
527 528 529
	int ret;

	ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
530
	check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
531

532
	if (features & NETIF_F_HW_CSUM)
533 534 535 536
		read_buf |= Tx_COE_EN_;
	else
		read_buf &= ~Tx_COE_EN_;

537
	if (features & NETIF_F_RXCSUM)
538 539 540 541 542
		read_buf |= Rx_COE_EN_;
	else
		read_buf &= ~Rx_COE_EN_;

	ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
543
	check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
544

545
	netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
	return 0;
}

static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
{
	return MAX_EEPROM_SIZE;
}

static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
				       struct ethtool_eeprom *ee, u8 *data)
{
	struct usbnet *dev = netdev_priv(netdev);

	ee->magic = LAN95XX_EEPROM_MAGIC;

	return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
}

static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
				       struct ethtool_eeprom *ee, u8 *data)
{
	struct usbnet *dev = netdev_priv(netdev);

	if (ee->magic != LAN95XX_EEPROM_MAGIC) {
570 571
		netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
			    ee->magic);
572 573 574 575 576 577
		return -EINVAL;
	}

	return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
}

578 579 580 581 582 583 584 585 586 587 588
static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
{
	/* all smsc95xx registers */
	return COE_CR - ID_REV + 1;
}

static void
smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
			 void *buf)
{
	struct usbnet *dev = netdev_priv(netdev);
589 590
	unsigned int i, j;
	int retval;
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
	u32 *data = buf;

	retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
	if (retval < 0) {
		netdev_warn(netdev, "REGS: cannot read ID_REV\n");
		return;
	}

	for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
		retval = smsc95xx_read_reg(dev, i, &data[j]);
		if (retval < 0) {
			netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
			return;
		}
	}
}

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
static void smsc95xx_ethtool_get_wol(struct net_device *net,
				     struct ethtool_wolinfo *wolinfo)
{
	struct usbnet *dev = netdev_priv(net);
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);

	wolinfo->supported = SUPPORTED_WAKE;
	wolinfo->wolopts = pdata->wolopts;
}

static int smsc95xx_ethtool_set_wol(struct net_device *net,
				    struct ethtool_wolinfo *wolinfo)
{
	struct usbnet *dev = netdev_priv(net);
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);

	pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
	return 0;
}

628
static const struct ethtool_ops smsc95xx_ethtool_ops = {
629 630 631 632 633 634 635 636 637 638
	.get_link	= usbnet_get_link,
	.nway_reset	= usbnet_nway_reset,
	.get_drvinfo	= usbnet_get_drvinfo,
	.get_msglevel	= usbnet_get_msglevel,
	.set_msglevel	= usbnet_set_msglevel,
	.get_settings	= usbnet_get_settings,
	.set_settings	= usbnet_set_settings,
	.get_eeprom_len	= smsc95xx_ethtool_get_eeprom_len,
	.get_eeprom	= smsc95xx_ethtool_get_eeprom,
	.set_eeprom	= smsc95xx_ethtool_set_eeprom,
639 640
	.get_regs_len	= smsc95xx_ethtool_getregslen,
	.get_regs	= smsc95xx_ethtool_getregs,
641 642
	.get_wol	= smsc95xx_ethtool_get_wol,
	.set_wol	= smsc95xx_ethtool_set_wol,
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
};

static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
{
	struct usbnet *dev = netdev_priv(netdev);

	if (!netif_running(netdev))
		return -EINVAL;

	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
}

static void smsc95xx_init_mac_address(struct usbnet *dev)
{
	/* try reading mac address from EEPROM */
	if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
			dev->net->dev_addr) == 0) {
		if (is_valid_ether_addr(dev->net->dev_addr)) {
			/* eeprom values are valid so use them */
662
			netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
663 664 665 666 667
			return;
		}
	}

	/* no eeprom, or eeprom values are invalid. generate random MAC */
668
	eth_hw_addr_random(dev->net);
J
Joe Perches 已提交
669
	netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
670 671 672 673 674 675 676 677 678 679
}

static int smsc95xx_set_mac_address(struct usbnet *dev)
{
	u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
		dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
	u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
	int ret;

	ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
680
	check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
681 682

	ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
683
	check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
684 685 686 687 688

	return 0;
}

/* starts the TX path */
689
static int smsc95xx_start_tx_path(struct usbnet *dev)
690 691 692
{
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	unsigned long flags;
693
	int ret;
694 695 696 697 698 699

	/* Enable Tx at MAC */
	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
	pdata->mac_cr |= MAC_CR_TXEN_;
	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);

700 701
	ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
	check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
702 703

	/* Enable Tx at SCSRs */
704 705 706 707
	ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
	check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);

	return 0;
708 709 710
}

/* Starts the Receive path */
711
static int smsc95xx_start_rx_path(struct usbnet *dev)
712 713 714
{
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	unsigned long flags;
715
	int ret;
716 717 718 719 720

	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
	pdata->mac_cr |= MAC_CR_RXEN_;
	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);

721 722 723 724
	ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
	check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);

	return 0;
725 726 727 728
}

static int smsc95xx_phy_initialize(struct usbnet *dev)
{
729
	int bmcr, ret, timeout = 0;
730

731 732 733 734 735 736 737 738
	/* Initialize MII structure */
	dev->mii.dev = dev->net;
	dev->mii.mdio_read = smsc95xx_mdio_read;
	dev->mii.mdio_write = smsc95xx_mdio_write;
	dev->mii.phy_id_mask = 0x1f;
	dev->mii.reg_num_mask = 0x1f;
	dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;

739
	/* reset phy and wait for reset to complete */
740
	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
741 742 743 744 745

	do {
		msleep(10);
		bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
		timeout++;
R
Rabin Vincent 已提交
746
	} while ((bmcr & BMCR_RESET) && (timeout < 100));
747 748 749 750 751 752

	if (timeout >= 100) {
		netdev_warn(dev->net, "timeout on PHY Reset");
		return -EIO;
	}

753 754 755 756 757
	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
		ADVERTISE_PAUSE_ASYM);

	/* read to clear */
758 759
	ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
	check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
760 761 762 763 764

	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
		PHY_INT_MASK_DEFAULT_);
	mii_nway_restart(&dev->mii);

765
	netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
766 767 768 769 770 771 772 773 774
	return 0;
}

static int smsc95xx_reset(struct usbnet *dev)
{
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	u32 read_buf, write_buf, burst_cap;
	int ret = 0, timeout;

775
	netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
776

777
	ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
778
	check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
779 780 781

	timeout = 0;
	do {
782
		msleep(10);
783
		ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
784
		check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
785 786 787 788
		timeout++;
	} while ((read_buf & HW_CFG_LRST_) && (timeout < 100));

	if (timeout >= 100) {
789
		netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
790 791 792
		return ret;
	}

793
	ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
794
	check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
795 796 797

	timeout = 0;
	do {
798
		msleep(10);
799
		ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
800
		check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
801 802 803 804
		timeout++;
	} while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));

	if (timeout >= 100) {
805
		netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
806 807 808 809 810 811 812
		return ret;
	}

	ret = smsc95xx_set_mac_address(dev);
	if (ret < 0)
		return ret;

813 814
	netif_dbg(dev, ifup, dev->net,
		  "MAC Address: %pM\n", dev->net->dev_addr);
815 816

	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
817
	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
818

819 820
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from HW_CFG : 0x%08x\n", read_buf);
821 822 823 824

	read_buf |= HW_CFG_BIR_;

	ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
825
	check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
826 827

	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
828
	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
829 830 831
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
		  read_buf);
832 833 834 835 836 837 838 839 840 841 842 843

	if (!turbo_mode) {
		burst_cap = 0;
		dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
	} else if (dev->udev->speed == USB_SPEED_HIGH) {
		burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
		dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
	} else {
		burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
		dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
	}

844 845
	netif_dbg(dev, ifup, dev->net,
		  "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
846 847

	ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
848
	check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
849 850

	ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
851 852
	check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);

853 854 855
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from BURST_CAP after writing: 0x%08x\n",
		  read_buf);
856

857
	ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
858
	check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
859 860

	ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
861 862
	check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);

863 864 865
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
		  read_buf);
866 867

	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
868 869
	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);

870 871
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from HW_CFG: 0x%08x\n", read_buf);
872 873 874 875 876 877 878 879 880 881

	if (turbo_mode)
		read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);

	read_buf &= ~HW_CFG_RXDOFF_;

	/* set Rx data offset=2, Make IP header aligns on word boundary. */
	read_buf |= NET_IP_ALIGN << 9;

	ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
882
	check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
883 884

	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
885 886
	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);

887 888
	netif_dbg(dev, ifup, dev->net,
		  "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
889

890
	ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
891
	check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
892 893

	ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
894
	check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
895
	netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
896

897 898 899 900
	/* Configure GPIO pins as LED outputs */
	write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
		LED_GPIO_CFG_FDX_LED;
	ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
901
	check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
902

903
	/* Init Tx */
904
	ret = smsc95xx_write_reg(dev, FLOW, 0);
905
	check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
906

907
	ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
908
	check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
909 910 911

	/* Don't need mac_cr_lock during initialisation */
	ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
912
	check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
913 914 915

	/* Init Rx */
	/* Set Vlan */
916
	ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
917
	check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
918

919
	/* Enable or disable checksum offload engines */
920 921
	ret = smsc95xx_set_features(dev->net, dev->net->features);
	check_warn_return(ret, "Failed to set checksum offload features");
922 923 924

	smsc95xx_set_multicast(dev->net);

925 926
	ret = smsc95xx_phy_initialize(dev);
	check_warn_return(ret, "Failed to init PHY");
927 928

	ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
929
	check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
930 931 932 933 934

	/* enable PHY interrupts */
	read_buf |= INT_EP_CTL_PHY_INT_;

	ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
935
	check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
936

937 938 939 940 941
	ret = smsc95xx_start_tx_path(dev);
	check_warn_return(ret, "Failed to start TX path");

	ret = smsc95xx_start_rx_path(dev);
	check_warn_return(ret, "Failed to start RX path");
942

943
	netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
944 945 946
	return 0;
}

947 948 949 950 951 952 953 954 955
static const struct net_device_ops smsc95xx_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
	.ndo_change_mtu		= usbnet_change_mtu,
	.ndo_set_mac_address 	= eth_mac_addr,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_do_ioctl 		= smsc95xx_ioctl,
956
	.ndo_set_rx_mode	= smsc95xx_set_multicast,
957
	.ndo_set_features	= smsc95xx_set_features,
958 959
};

960 961 962
static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
{
	struct smsc95xx_priv *pdata = NULL;
963
	u32 val;
964 965 966 967 968
	int ret;

	printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");

	ret = usbnet_get_endpoints(dev, intf);
969
	check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
970 971 972 973 974 975

	dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
		GFP_KERNEL);

	pdata = (struct smsc95xx_priv *)(dev->data[0]);
	if (!pdata) {
976
		netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
977 978 979 980 981
		return -ENOMEM;
	}

	spin_lock_init(&pdata->mac_cr_lock);

982 983 984 985 986 987
	if (DEFAULT_TX_CSUM_ENABLE)
		dev->net->features |= NETIF_F_HW_CSUM;
	if (DEFAULT_RX_CSUM_ENABLE)
		dev->net->features |= NETIF_F_RXCSUM;

	dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
988

989 990
	smsc95xx_init_mac_address(dev);

991 992 993
	/* Init all registers */
	ret = smsc95xx_reset(dev);

994 995 996 997 998 999 1000 1001 1002
	/* detect device revision as different features may be available */
	ret = smsc95xx_read_reg(dev, ID_REV, &val);
	check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
	val >>= 16;
	if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9512_))
		pdata->wuff_filter_count = LAN9500A_WUFF_NUM;
	else
		pdata->wuff_filter_count = LAN9500_WUFF_NUM;

1003
	dev->net->netdev_ops = &smsc95xx_netdev_ops;
1004 1005
	dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
	dev->net->flags |= IFF_MULTICAST;
1006
	dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
S
Stephane Fillod 已提交
1007
	dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
1008 1009 1010 1011 1012 1013 1014
	return 0;
}

static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
{
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	if (pdata) {
1015
		netif_dbg(dev, ifdown, dev->net, "free pdata\n");
1016 1017 1018 1019 1020 1021
		kfree(pdata);
		pdata = NULL;
		dev->data[0] = 0;
	}
}

1022 1023 1024 1025 1026
static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
{
	return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
}

1027 1028 1029
static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
{
	struct usbnet *dev = usb_get_intfdata(intf);
1030
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1031 1032 1033 1034 1035 1036
	int ret;
	u32 val;

	ret = usbnet_suspend(intf, message);
	check_warn_return(ret, "usbnet_suspend error");

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	/* if no wol options set, enter lowest power SUSPEND2 mode */
	if (!(pdata->wolopts & SUPPORTED_WAKE)) {
		netdev_info(dev->net, "entering SUSPEND2 mode");

		/* disable energy detect (link up) & wake up events */
		ret = smsc95xx_read_reg(dev, WUCSR, &val);
		check_warn_return(ret, "Error reading WUCSR");

		val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);

		ret = smsc95xx_write_reg(dev, WUCSR, val);
		check_warn_return(ret, "Error writing WUCSR");

		ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
		check_warn_return(ret, "Error reading PM_CTRL");

		val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);

		ret = smsc95xx_write_reg(dev, PM_CTRL, val);
		check_warn_return(ret, "Error writing PM_CTRL");

		/* enter suspend2 mode */
		ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
		check_warn_return(ret, "Error reading PM_CTRL");

		val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
		val |= PM_CTL_SUS_MODE_2;

		ret = smsc95xx_write_reg(dev, PM_CTRL, val);
		check_warn_return(ret, "Error writing PM_CTRL");

		return 0;
	}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
		u32 *filter_mask = kzalloc(32, GFP_KERNEL);
		u32 *command = kzalloc(2, GFP_KERNEL);
		u32 *offset = kzalloc(2, GFP_KERNEL);
		u32 *crc = kzalloc(4, GFP_KERNEL);
		int i, filter = 0;

		if (pdata->wolopts & WAKE_BCAST) {
			const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
			netdev_info(dev->net, "enabling broadcast detection");
			filter_mask[filter * 4] = 0x003F;
			filter_mask[filter * 4 + 1] = 0x00;
			filter_mask[filter * 4 + 2] = 0x00;
			filter_mask[filter * 4 + 3] = 0x00;
			command[filter/4] |= 0x05UL << ((filter % 4) * 8);
			offset[filter/4] |= 0x00 << ((filter % 4) * 8);
			crc[filter/2] |= smsc_crc(bcast, 6, filter);
			filter++;
		}

		if (pdata->wolopts & WAKE_MCAST) {
			const u8 mcast[] = {0x01, 0x00, 0x5E};
			netdev_info(dev->net, "enabling multicast detection");
			filter_mask[filter * 4] = 0x0007;
			filter_mask[filter * 4 + 1] = 0x00;
			filter_mask[filter * 4 + 2] = 0x00;
			filter_mask[filter * 4 + 3] = 0x00;
			command[filter/4] |= 0x09UL << ((filter % 4) * 8);
			offset[filter/4] |= 0x00  << ((filter % 4) * 8);
			crc[filter/2] |= smsc_crc(mcast, 3, filter);
			filter++;
		}

		if (pdata->wolopts & WAKE_ARP) {
			const u8 arp[] = {0x08, 0x06};
			netdev_info(dev->net, "enabling ARP detection");
			filter_mask[filter * 4] = 0x0003;
			filter_mask[filter * 4 + 1] = 0x00;
			filter_mask[filter * 4 + 2] = 0x00;
			filter_mask[filter * 4 + 3] = 0x00;
			command[filter/4] |= 0x05UL << ((filter % 4) * 8);
			offset[filter/4] |= 0x0C << ((filter % 4) * 8);
			crc[filter/2] |= smsc_crc(arp, 2, filter);
			filter++;
		}

		if (pdata->wolopts & WAKE_UCAST) {
			netdev_info(dev->net, "enabling unicast detection");
			filter_mask[filter * 4] = 0x003F;
			filter_mask[filter * 4 + 1] = 0x00;
			filter_mask[filter * 4 + 2] = 0x00;
			filter_mask[filter * 4 + 3] = 0x00;
			command[filter/4] |= 0x01UL << ((filter % 4) * 8);
			offset[filter/4] |= 0x00 << ((filter % 4) * 8);
			crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
			filter++;
		}

		for (i = 0; i < (pdata->wuff_filter_count * 4); i++) {
			ret = smsc95xx_write_reg(dev, WUFF, filter_mask[i]);
			check_warn_return(ret, "Error writing WUFF");
		}

		for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
			ret = smsc95xx_write_reg(dev, WUFF, command[i]);
			check_warn_return(ret, "Error writing WUFF");
		}

		for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
			ret = smsc95xx_write_reg(dev, WUFF, offset[i]);
			check_warn_return(ret, "Error writing WUFF");
		}

		for (i = 0; i < (pdata->wuff_filter_count / 2); i++) {
			ret = smsc95xx_write_reg(dev, WUFF, crc[i]);
			check_warn_return(ret, "Error writing WUFF");
		}

		/* clear any pending pattern match packet status */
		ret = smsc95xx_read_reg(dev, WUCSR, &val);
		check_warn_return(ret, "Error reading WUCSR");

		val |= WUCSR_WUFR_;

		ret = smsc95xx_write_reg(dev, WUCSR, val);
		check_warn_return(ret, "Error writing WUCSR");
	}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
	if (pdata->wolopts & WAKE_MAGIC) {
		/* clear any pending magic packet status */
		ret = smsc95xx_read_reg(dev, WUCSR, &val);
		check_warn_return(ret, "Error reading WUCSR");

		val |= WUCSR_MPR_;

		ret = smsc95xx_write_reg(dev, WUCSR, val);
		check_warn_return(ret, "Error writing WUCSR");
	}

1170
	/* enable/disable wakeup sources */
1171 1172 1173
	ret = smsc95xx_read_reg(dev, WUCSR, &val);
	check_warn_return(ret, "Error reading WUCSR");

1174 1175 1176 1177 1178 1179 1180 1181
	if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
		netdev_info(dev->net, "enabling pattern match wakeup");
		val |= WUCSR_WAKE_EN_;
	} else {
		netdev_info(dev->net, "disabling pattern match wakeup");
		val &= ~WUCSR_WAKE_EN_;
	}

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	if (pdata->wolopts & WAKE_MAGIC) {
		netdev_info(dev->net, "enabling magic packet wakeup");
		val |= WUCSR_MPEN_;
	} else {
		netdev_info(dev->net, "disabling magic packet wakeup");
		val &= ~WUCSR_MPEN_;
	}

	ret = smsc95xx_write_reg(dev, WUCSR, val);
	check_warn_return(ret, "Error writing WUCSR");

	/* enable wol wakeup source */
	ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
	check_warn_return(ret, "Error reading PM_CTRL");

	val |= PM_CTL_WOL_EN_;

	ret = smsc95xx_write_reg(dev, PM_CTRL, val);
	check_warn_return(ret, "Error writing PM_CTRL");

1202
	/* enable receiver to enable frame reception */
1203 1204 1205 1206
	smsc95xx_start_rx_path(dev);

	/* some wol options are enabled, so enter SUSPEND0 */
	netdev_info(dev->net, "entering SUSPEND0 mode");
1207 1208 1209 1210

	ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
	check_warn_return(ret, "Error reading PM_CTRL");

1211 1212
	val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
	val |= PM_CTL_SUS_MODE_0;
1213 1214 1215 1216

	ret = smsc95xx_write_reg(dev, PM_CTRL, val);
	check_warn_return(ret, "Error writing PM_CTRL");

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	/* clear wol status */
	val &= ~PM_CTL_WUPS_;
	val |= PM_CTL_WUPS_WOL_;
	ret = smsc95xx_write_reg(dev, PM_CTRL, val);
	check_warn_return(ret, "Error writing PM_CTRL");

	/* read back PM_CTRL */
	ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
	check_warn_return(ret, "Error reading PM_CTRL");

	smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);

	return 0;
}

static int smsc95xx_resume(struct usb_interface *intf)
{
	struct usbnet *dev = usb_get_intfdata(intf);
	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
	int ret;
	u32 val;

	BUG_ON(!dev);

1241
	if (pdata->wolopts) {
1242 1243
		smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);

1244
		/* clear wake-up sources */
1245 1246 1247
		ret = smsc95xx_read_reg(dev, WUCSR, &val);
		check_warn_return(ret, "Error reading WUCSR");

1248
		val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

		ret = smsc95xx_write_reg(dev, WUCSR, val);
		check_warn_return(ret, "Error writing WUCSR");

		/* clear wake-up status */
		ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
		check_warn_return(ret, "Error reading PM_CTRL");

		val &= ~PM_CTL_WOL_EN_;
		val |= PM_CTL_WUPS_;

		ret = smsc95xx_write_reg(dev, PM_CTRL, val);
		check_warn_return(ret, "Error writing PM_CTRL");
	}

	return usbnet_resume(intf);
	check_warn_return(ret, "usbnet_resume error");

1267 1268 1269
	return 0;
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
{
	skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
	skb->ip_summed = CHECKSUM_COMPLETE;
	skb_trim(skb, skb->len - 2);
}

static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
{
	while (skb->len > 0) {
		u32 header, align_count;
		struct sk_buff *ax_skb;
		unsigned char *packet;
		u16 size;

		memcpy(&header, skb->data, sizeof(header));
		le32_to_cpus(&header);
		skb_pull(skb, 4 + NET_IP_ALIGN);
		packet = skb->data;

		/* get the packet length */
		size = (u16)((header & RX_STS_FL_) >> 16);
		align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;

		if (unlikely(header & RX_STS_ES_)) {
1295 1296
			netif_dbg(dev, rx_err, dev->net,
				  "Error header=0x%08x\n", header);
1297 1298
			dev->net->stats.rx_errors++;
			dev->net->stats.rx_dropped++;
1299 1300

			if (header & RX_STS_CRC_) {
1301
				dev->net->stats.rx_crc_errors++;
1302 1303
			} else {
				if (header & (RX_STS_TL_ | RX_STS_RF_))
1304
					dev->net->stats.rx_frame_errors++;
1305 1306 1307

				if ((header & RX_STS_LE_) &&
					(!(header & RX_STS_FT_)))
1308
					dev->net->stats.rx_length_errors++;
1309 1310 1311 1312
			}
		} else {
			/* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
			if (unlikely(size > (ETH_FRAME_LEN + 12))) {
1313 1314
				netif_dbg(dev, rx_err, dev->net,
					  "size err header=0x%08x\n", header);
1315 1316 1317 1318 1319
				return 0;
			}

			/* last frame in this batch */
			if (skb->len == size) {
1320
				if (dev->net->features & NETIF_F_RXCSUM)
1321
					smsc95xx_rx_csum_offload(skb);
1322
				skb_trim(skb, skb->len - 4); /* remove fcs */
1323 1324 1325 1326 1327 1328 1329
				skb->truesize = size + sizeof(struct sk_buff);

				return 1;
			}

			ax_skb = skb_clone(skb, GFP_ATOMIC);
			if (unlikely(!ax_skb)) {
1330
				netdev_warn(dev->net, "Error allocating skb\n");
1331 1332 1333 1334 1335 1336 1337
				return 0;
			}

			ax_skb->len = size;
			ax_skb->data = packet;
			skb_set_tail_pointer(ax_skb, size);

1338
			if (dev->net->features & NETIF_F_RXCSUM)
1339
				smsc95xx_rx_csum_offload(ax_skb);
1340
			skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
			ax_skb->truesize = size + sizeof(struct sk_buff);

			usbnet_skb_return(dev, ax_skb);
		}

		skb_pull(skb, size);

		/* padding bytes before the next frame starts */
		if (skb->len)
			skb_pull(skb, align_count);
	}

	if (unlikely(skb->len < 0)) {
1354
		netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
1355 1356 1357 1358 1359 1360
		return 0;
	}

	return 1;
}

1361 1362
static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
{
1363 1364
	u16 low_16 = (u16)skb_checksum_start_offset(skb);
	u16 high_16 = low_16 + skb->csum_offset;
1365 1366 1367
	return (high_16 << 16) | low_16;
}

1368 1369 1370
static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
					 struct sk_buff *skb, gfp_t flags)
{
1371
	bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
1372
	int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
1373 1374
	u32 tx_cmd_a, tx_cmd_b;

1375 1376 1377 1378
	/* We do not advertise SG, so skbs should be already linearized */
	BUG_ON(skb_shinfo(skb)->nr_frags);

	if (skb_headroom(skb) < overhead) {
1379
		struct sk_buff *skb2 = skb_copy_expand(skb,
1380
			overhead, 0, flags);
1381 1382 1383 1384 1385 1386
		dev_kfree_skb_any(skb);
		skb = skb2;
		if (!skb)
			return NULL;
	}

1387
	if (csum) {
1388 1389 1390
		if (skb->len <= 45) {
			/* workaround - hardware tx checksum does not work
			 * properly with extremely small packets */
1391
			long csstart = skb_checksum_start_offset(skb);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
			__wsum calc = csum_partial(skb->data + csstart,
				skb->len - csstart, 0);
			*((__sum16 *)(skb->data + csstart
				+ skb->csum_offset)) = csum_fold(calc);

			csum = false;
		} else {
			u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
			skb_push(skb, 4);
			memcpy(skb->data, &csum_preamble, 4);
		}
1403 1404
	}

1405 1406
	skb_push(skb, 4);
	tx_cmd_b = (u32)(skb->len - 4);
1407 1408
	if (csum)
		tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	cpu_to_le32s(&tx_cmd_b);
	memcpy(skb->data, &tx_cmd_b, 4);

	skb_push(skb, 4);
	tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
		TX_CMD_A_LAST_SEG_;
	cpu_to_le32s(&tx_cmd_a);
	memcpy(skb->data, &tx_cmd_a, 4);

	return skb;
}

static const struct driver_info smsc95xx_info = {
	.description	= "smsc95xx USB 2.0 Ethernet",
	.bind		= smsc95xx_bind,
	.unbind		= smsc95xx_unbind,
	.link_reset	= smsc95xx_link_reset,
	.reset		= smsc95xx_reset,
	.rx_fixup	= smsc95xx_rx_fixup,
	.tx_fixup	= smsc95xx_tx_fixup,
	.status		= smsc95xx_status,
1430
	.flags		= FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
1431 1432 1433 1434 1435 1436 1437 1438
};

static const struct usb_device_id products[] = {
	{
		/* SMSC9500 USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9500),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	{
		/* SMSC9505 USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9505),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9500A USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9E00),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9505A USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9E01),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
1454 1455 1456 1457 1458
	{
		/* SMSC9512/9514 USB Hub & Ethernet Device */
		USB_DEVICE(0x0424, 0xec00),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	{
		/* SMSC9500 USB Ethernet Device (SAL10) */
		USB_DEVICE(0x0424, 0x9900),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9505 USB Ethernet Device (SAL10) */
		USB_DEVICE(0x0424, 0x9901),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9500A USB Ethernet Device (SAL10) */
		USB_DEVICE(0x0424, 0x9902),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9505A USB Ethernet Device (SAL10) */
		USB_DEVICE(0x0424, 0x9903),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
		USB_DEVICE(0x0424, 0x9904),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9500A USB Ethernet Device (HAL) */
		USB_DEVICE(0x0424, 0x9905),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9505A USB Ethernet Device (HAL) */
		USB_DEVICE(0x0424, 0x9906),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9500 USB Ethernet Device (Alternate ID) */
		USB_DEVICE(0x0424, 0x9907),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9500A USB Ethernet Device (Alternate ID) */
		USB_DEVICE(0x0424, 0x9908),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
		USB_DEVICE(0x0424, 0x9909),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	{
		/* SMSC LAN9530 USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9530),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC LAN9730 USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9730),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
	{
		/* SMSC LAN89530 USB Ethernet Device */
		USB_DEVICE(0x0424, 0x9E08),
		.driver_info = (unsigned long) &smsc95xx_info,
	},
1524 1525 1526 1527 1528 1529 1530 1531
	{ },		/* END */
};
MODULE_DEVICE_TABLE(usb, products);

static struct usb_driver smsc95xx_driver = {
	.name		= "smsc95xx",
	.id_table	= products,
	.probe		= usbnet_probe,
1532
	.suspend	= smsc95xx_suspend,
1533 1534
	.resume		= smsc95xx_resume,
	.reset_resume	= smsc95xx_resume,
1535
	.disconnect	= usbnet_disconnect,
1536
	.disable_hub_initiated_lpm = 1,
1537 1538
};

1539
module_usb_driver(smsc95xx_driver);
1540 1541

MODULE_AUTHOR("Nancy Lin");
1542
MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
1543 1544
MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
MODULE_LICENSE("GPL");