i915_irq.c 25.9 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
L
Linus Torvalds 已提交
30 31 32 33
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
J
Jesse Barnes 已提交
34
#include "intel_drv.h"
L
Linus Torvalds 已提交
35 36 37

#define MAX_NOPID ((u32)~0)

38 39 40 41 42 43 44
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
45 46 47 48
#define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT |		 \
				   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
				   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
				   I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
49 50 51 52

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
53 54 55 56 57 58 59 60 61
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
void
igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

static inline void
igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
void
igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

103
void
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

123 124 125 126 127 128 129
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
130
	BUG();
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

179 180 181 182
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

216 217 218 219 220 221 222 223 224 225 226 227 228
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	return I915_READ(reg);
}

229 230 231 232 233 234 235 236
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
237 238 239 240 241 242 243 244 245 246 247
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;

	if (mode_config->num_connector) {
		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_output *intel_output = to_intel_output(connector);
	
			if (intel_output->hot_plug)
				(*intel_output->hot_plug) (intel_output);
		}
	}
248 249 250 251
	/* Just fire off a uevent and let userspace tell us what to do */
	drm_sysfs_hotplug_event(dev);
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
irqreturn_t igdng_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
	u32 de_iir, gt_iir;
	u32 new_de_iir, new_gt_iir;
	struct drm_i915_master_private *master_priv;

	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);

	for (;;) {
		if (de_iir == 0 && gt_iir == 0)
			break;

		ret = IRQ_HANDLED;

		I915_WRITE(DEIIR, de_iir);
		new_de_iir = I915_READ(DEIIR);
		I915_WRITE(GTIIR, gt_iir);
		new_gt_iir = I915_READ(GTIIR);

		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}

		if (gt_iir & GT_USER_INTERRUPT) {
			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
			DRM_WAKEUP(&dev_priv->irq_queue);
		}

		de_iir = new_de_iir;
		gt_iir = new_gt_iir;
	}

	return ret;
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error)
		goto out;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
		DRM_DEBUG("out ot memory, not capturing error state\n");
		goto out;
	}

	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
	if (!IS_I965G(dev)) {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
	}

	dev_priv->first_error = error;

out:
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
}

L
Linus Torvalds 已提交
334 335
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
336
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
337
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
338
	struct drm_i915_master_private *master_priv;
339 340
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
341 342
	u32 vblank_status;
	u32 vblank_enable;
343
	int vblank = 0;
344
	unsigned long irqflags;
345 346
	int irq_received;
	int ret = IRQ_NONE;
347

348 349
	atomic_inc(&dev_priv->irq_received);

350 351 352
	if (IS_IGDNG(dev))
		return igdng_irq_handler(dev);

353
	iir = I915_READ(IIR);
354

355 356 357 358 359 360 361
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
362

363 364 365 366 367 368 369 370 371 372 373
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
374

375 376 377
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
378
		if (pipea_stats & 0x8000ffff) {
379 380
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
				DRM_DEBUG("pipe a underrun\n");
381
			I915_WRITE(PIPEASTAT, pipea_stats);
382
			irq_received = 1;
383
		}
L
Linus Torvalds 已提交
384

385
		if (pipeb_stats & 0x8000ffff) {
386 387
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
				DRM_DEBUG("pipe b underrun\n");
388
			I915_WRITE(PIPEBSTAT, pipeb_stats);
389
			irq_received = 1;
390
		}
391 392 393 394 395 396
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
397

398 399 400 401 402 403 404 405 406 407 408 409 410 411
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				schedule_work(&dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) {
			u32 eir = I915_READ(EIR);

			i915_capture_error_state(dev);

			printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
			       eir);
			if (eir & I915_ERROR_PAGE_TABLE) {
				u32 pgtbl_err = I915_READ(PGTBL_ER);
				printk(KERN_ERR "page table error\n");
				printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
				       pgtbl_err);
				I915_WRITE(PGTBL_ER, pgtbl_err);
				(void)I915_READ(PGTBL_ER);
			}
			if (eir & I915_ERROR_MEMORY_REFRESH) {
				printk(KERN_ERR "memory refresh error\n");
				printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
				       pipea_stats);
				printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
				       pipeb_stats);
				/* pipestat has already been acked */
			}
			if (eir & I915_ERROR_INSTRUCTION) {
				printk(KERN_ERR "instruction error\n");
				printk(KERN_ERR "  INSTPM: 0x%08x\n",
				       I915_READ(INSTPM));
				if (!IS_I965G(dev)) {
					u32 ipeir = I915_READ(IPEIR);

					printk(KERN_ERR "  IPEIR: 0x%08x\n",
					       I915_READ(IPEIR));
					printk(KERN_ERR "  IPEHR: 0x%08x\n",
						   I915_READ(IPEHR));
					printk(KERN_ERR "  INSTDONE: 0x%08x\n",
						   I915_READ(INSTDONE));
					printk(KERN_ERR "  ACTHD: 0x%08x\n",
						   I915_READ(ACTHD));
					I915_WRITE(IPEIR, ipeir);
					(void)I915_READ(IPEIR);
				} else {
					u32 ipeir = I915_READ(IPEIR_I965);

					printk(KERN_ERR "  IPEIR: 0x%08x\n",
					       I915_READ(IPEIR_I965));
					printk(KERN_ERR "  IPEHR: 0x%08x\n",
					       I915_READ(IPEHR_I965));
					printk(KERN_ERR "  INSTDONE: 0x%08x\n",
					       I915_READ(INSTDONE_I965));
					printk(KERN_ERR "  INSTPS: 0x%08x\n",
					       I915_READ(INSTPS));
					printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
					       I915_READ(INSTDONE1));
					printk(KERN_ERR "  ACTHD: 0x%08x\n",
					       I915_READ(ACTHD_I965));
					I915_WRITE(IPEIR_I965, ipeir);
					(void)I915_READ(IPEIR_I965);
				}
			}

			I915_WRITE(EIR, eir);
			(void)I915_READ(EIR);
			eir = I915_READ(EIR);
			if (eir) {
				/*
				 * some errors might have become stuck,
				 * mask them.
				 */
				DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
				I915_WRITE(EMR, I915_READ(EMR) | eir);
				I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
			}
		}

486 487
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
488

489 490 491 492 493 494
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
495

496 497 498 499
		if (iir & I915_USER_INTERRUPT) {
			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
			DRM_WAKEUP(&dev_priv->irq_queue);
		}
500

501
		if (pipea_stats & vblank_status) {
502 503 504
			vblank++;
			drm_handle_vblank(dev, 0);
		}
505

506
		if (pipeb_stats & vblank_status) {
507 508 509
			vblank++;
			drm_handle_vblank(dev, 1);
		}
510

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
531
	}
532

533
	return ret;
L
Linus Torvalds 已提交
534 535
}

536
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
537 538
{
	drm_i915_private_t *dev_priv = dev->dev_private;
539
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
540 541 542 543
	RING_LOCALS;

	i915_kernel_lost_context(dev);

544
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
545

546
	dev_priv->counter++;
547
	if (dev_priv->counter > 0x7FFFFFFFUL)
548
		dev_priv->counter = 1;
549 550
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
551

552
	BEGIN_LP_RING(4);
553
	OUT_RING(MI_STORE_DWORD_INDEX);
554
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
555
	OUT_RING(dev_priv->counter);
556
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
557
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
558

559
	return dev_priv->counter;
L
Linus Torvalds 已提交
560 561
}

562
void i915_user_irq_get(struct drm_device *dev)
563 564
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
565
	unsigned long irqflags;
566

567
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
568 569 570 571 572 573
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
		if (IS_IGDNG(dev))
			igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
574
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
575 576
}

577
void i915_user_irq_put(struct drm_device *dev)
578 579
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
580
	unsigned long irqflags;
581

582
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
583
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
584 585 586 587 588 589
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
		if (IS_IGDNG(dev))
			igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
590
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
591 592
}

593
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
594 595
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
596
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
597 598
	int ret = 0;

599
	DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
600 601
		  READ_BREADCRUMB(dev_priv));

602
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
603 604
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
605
		return 0;
606
	}
L
Linus Torvalds 已提交
607

608 609
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
610

611
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
612 613
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
614
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
615

E
Eric Anholt 已提交
616
	if (ret == -EBUSY) {
617
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
618 619 620
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

621 622 623
	return ret;
}

L
Linus Torvalds 已提交
624 625
/* Needs the lock as it touches the ring.
 */
626 627
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
628 629
{
	drm_i915_private_t *dev_priv = dev->dev_private;
630
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
631 632
	int result;

633
	if (!dev_priv || !dev_priv->ring.virtual_start) {
634
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
635
		return -EINVAL;
L
Linus Torvalds 已提交
636
	}
637 638 639

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

640
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
641
	result = i915_emit_irq(dev);
642
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
643

644
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
645
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
646
		return -EFAULT;
L
Linus Torvalds 已提交
647 648 649 650 651 652 653
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
654 655
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
656 657
{
	drm_i915_private_t *dev_priv = dev->dev_private;
658
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
659 660

	if (!dev_priv) {
661
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
662
		return -EINVAL;
L
Linus Torvalds 已提交
663 664
	}

665
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
666 667
}

668 669 670 671
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
672 673
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
674
	unsigned long irqflags;
675 676 677 678 679 680
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
681

682 683 684
	if (IS_IGDNG(dev))
		return 0;

685 686
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
	if (IS_I965G(dev))
687 688
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
689
	else
690 691
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
692
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
693 694 695
	return 0;
}

696 697 698 699
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
700 701
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702
	unsigned long irqflags;
703

704 705 706
	if (IS_IGDNG(dev))
		return;

707
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
708 709 710
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
711
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
712 713
}

J
Jesse Barnes 已提交
714 715 716
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
717 718 719

	if (!IS_IGDNG(dev))
		opregion_enable_asle(dev);
J
Jesse Barnes 已提交
720 721 722 723
	dev_priv->irq_enabled = 1;
}


724 725
/* Set the vblank monitor pipe
 */
726 727
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
728 729 730 731
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
732
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
733
		return -EINVAL;
734 735
	}

736
	return 0;
737 738
}

739 740
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
741 742
{
	drm_i915_private_t *dev_priv = dev->dev_private;
743
	drm_i915_vblank_pipe_t *pipe = data;
744 745

	if (!dev_priv) {
746
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
747
		return -EINVAL;
748 749
	}

750
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
751

752 753 754
	return 0;
}

755 756 757
/**
 * Schedule buffer swap at given vertical blank.
 */
758 759
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
760
{
761 762 763 764 765 766 767 768 769 770 771 772 773
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
774
	 */
775
	return -EINVAL;
776 777
}

L
Linus Torvalds 已提交
778 779
/* drm_dma.h hooks
*/
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
static void igdng_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
}

static int igdng_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
	u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */;
	u32 render_mask = GT_USER_INTERRUPT;

	dev_priv->irq_mask_reg = ~display_mask;
	dev_priv->de_irq_enable_reg = display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

	/* user interrupt should be enabled, but masked initial */
	dev_priv->gt_irq_mask_reg = 0xffffffff;
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

	return 0;
}

826
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
827 828 829
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
830 831
	atomic_set(&dev_priv->irq_received, 0);

832 833 834 835 836 837 838
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);

	if (IS_IGDNG(dev)) {
		igdng_irq_preinstall(dev);
		return;
	}

839 840 841 842 843
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

844
	I915_WRITE(HWSTAM, 0xeffe);
845 846
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
847
	I915_WRITE(IMR, 0xffffffff);
848
	I915_WRITE(IER, 0x0);
849
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
850 851
}

852
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
853 854
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
855
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
856
	u32 error_mask;
857

858 859
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);

860 861
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

862 863 864
	if (IS_IGDNG(dev))
		return igdng_irq_postinstall(dev);

865 866 867 868 869 870
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Leave other bits alone */
		hotplug_en |= HOTPLUG_EN_MASK;
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
			TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
			SDVOB_HOTPLUG_INT_STATUS;
		if (IS_G4X(dev)) {
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS |
				HDMIC_HOTPLUG_INT_STATUS |
				HDMID_HOTPLUG_INT_STATUS;
		}
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

908 909 910 911 912
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
913

914
	I915_WRITE(IER, enable_mask);
915
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
916 917
	(void) I915_READ(IER);

918
	opregion_enable_asle(dev);
919 920

	return 0;
L
Linus Torvalds 已提交
921 922
}

923 924 925 926 927 928 929 930 931 932 933 934 935 936
static void igdng_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

937
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
938 939
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
940

L
Linus Torvalds 已提交
941 942 943
	if (!dev_priv)
		return;

944 945
	dev_priv->vblank_pipe = 0;

946 947 948 949 950
	if (IS_IGDNG(dev)) {
		igdng_irq_uninstall(dev);
		return;
	}

951 952 953 954 955
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

956
	I915_WRITE(HWSTAM, 0xffffffff);
957 958
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
959
	I915_WRITE(IMR, 0xffffffff);
960
	I915_WRITE(IER, 0x0);
961

962 963 964
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
965
}