irq_comm.c 9.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * irq_comm.c: Common API for in kernel interrupt controller
 * Copyright (c) 2007, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 * Authors:
 *   Yaozu (Eddie) Dong <Eddie.dong@intel.com>
 *
N
Nicolas Kaiser 已提交
20
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
21 22 23
 */

#include <linux/kvm_host.h>
24
#include <linux/slab.h>
25
#include <linux/export.h>
26
#include <trace/events/kvm.h>
S
Sheng Yang 已提交
27 28 29

#include <asm/msidef.h>

30 31 32 33
#include "irq.h"

#include "ioapic.h"

34
static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
35 36
			   struct kvm *kvm, int irq_source_id, int level,
			   bool line_status)
37
{
38
	struct kvm_pic *pic = pic_irqchip(kvm);
39
	return kvm_pic_set_irq(pic, e->irqchip.pin, irq_source_id, level);
40 41
}

42
static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
43 44
			      struct kvm *kvm, int irq_source_id, int level,
			      bool line_status)
45
{
46
	struct kvm_ioapic *ioapic = kvm->arch.vioapic;
47 48
	return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, irq_source_id, level,
				line_status);
49 50
}

51
inline static bool kvm_is_dm_lowest_prio(struct kvm_lapic_irq *irq)
52
{
53 54
	return irq->delivery_mode == APIC_DM_LOWEST;
}
55

56
int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
57
		struct kvm_lapic_irq *irq, unsigned long *dest_map)
58 59 60 61 62
{
	int i, r = -1;
	struct kvm_vcpu *vcpu, *lowest = NULL;

	if (irq->dest_mode == 0 && irq->dest_id == 0xff &&
63
			kvm_is_dm_lowest_prio(irq)) {
64
		printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
65 66 67
		irq->delivery_mode = APIC_DM_FIXED;
	}

68
	if (kvm_irq_delivery_to_apic_fast(kvm, src, irq, &r, dest_map))
69
		return r;
70

71 72
	kvm_for_each_vcpu(i, vcpu, kvm) {
		if (!kvm_apic_present(vcpu))
73 74
			continue;

75 76
		if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
					irq->dest_id, irq->dest_mode))
77 78
			continue;

79 80 81
		if (!kvm_is_dm_lowest_prio(irq)) {
			if (r < 0)
				r = 0;
82
			r += kvm_apic_set_irq(vcpu, irq, dest_map);
83
		} else if (kvm_lapic_enabled(vcpu)) {
84 85 86 87
			if (!lowest)
				lowest = vcpu;
			else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
				lowest = vcpu;
88
		}
89 90
	}

91
	if (lowest)
92
		r = kvm_apic_set_irq(lowest, irq, dest_map);
93 94

	return r;
95 96
}

M
Michael S. Tsirkin 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
static inline void kvm_set_msi_irq(struct kvm_kernel_irq_routing_entry *e,
				   struct kvm_lapic_irq *irq)
{
	trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data);

	irq->dest_id = (e->msi.address_lo &
			MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
	irq->vector = (e->msi.data &
			MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
	irq->dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo;
	irq->trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
	irq->delivery_mode = e->msi.data & 0x700;
	irq->level = 1;
	irq->shorthand = 0;
	/* TODO Deal with RH bit of MSI message address */
}

114
int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
115
		struct kvm *kvm, int irq_source_id, int level, bool line_status)
S
Sheng Yang 已提交
116
{
117
	struct kvm_lapic_irq irq;
S
Sheng Yang 已提交
118

119 120 121
	if (!level)
		return -1;

M
Michael S. Tsirkin 已提交
122
	kvm_set_msi_irq(e, &irq);
123

124
	return kvm_irq_delivery_to_apic(kvm, NULL, &irq, NULL);
S
Sheng Yang 已提交
125 126
}

M
Michael S. Tsirkin 已提交
127 128 129 130 131 132 133 134 135

static int kvm_set_msi_inatomic(struct kvm_kernel_irq_routing_entry *e,
			 struct kvm *kvm)
{
	struct kvm_lapic_irq irq;
	int r;

	kvm_set_msi_irq(e, &irq);

136
	if (kvm_irq_delivery_to_apic_fast(kvm, NULL, &irq, &r, NULL))
M
Michael S. Tsirkin 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150
		return r;
	else
		return -EWOULDBLOCK;
}

/*
 * Deliver an IRQ in an atomic context if we can, or return a failure,
 * user can retry in a process context.
 * Return value:
 *  -EWOULDBLOCK - Can't deliver in atomic context: retry in a process context.
 *  Other values - No need to retry.
 */
int kvm_set_irq_inatomic(struct kvm *kvm, int irq_source_id, u32 irq, int level)
{
151
	struct kvm_kernel_irq_routing_entry entries[KVM_NR_IRQCHIPS];
M
Michael S. Tsirkin 已提交
152 153
	struct kvm_kernel_irq_routing_entry *e;
	int ret = -EINVAL;
154
	int idx;
M
Michael S. Tsirkin 已提交
155 156 157 158 159 160 161 162 163 164 165

	trace_kvm_set_irq(irq, level, irq_source_id);

	/*
	 * Injection into either PIC or IOAPIC might need to scan all CPUs,
	 * which would need to be retried from thread context;  when same GSI
	 * is connected to both PIC and IOAPIC, we'd have to report a
	 * partial failure here.
	 * Since there's no easy way to do this, we only support injecting MSI
	 * which is limited to 1:1 GSI mapping.
	 */
166
	idx = srcu_read_lock(&kvm->irq_srcu);
167
	if (kvm_irq_map_gsi(kvm, entries, irq) > 0) {
168 169 170 171 172 173
		e = &entries[0];
		if (likely(e->type == KVM_IRQ_ROUTING_MSI))
			ret = kvm_set_msi_inatomic(e, kvm);
		else
			ret = -EWOULDBLOCK;
	}
174
	srcu_read_unlock(&kvm->irq_srcu, idx);
M
Michael S. Tsirkin 已提交
175 176 177
	return ret;
}

178 179 180
int kvm_request_irq_source_id(struct kvm *kvm)
{
	unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
181 182 183
	int irq_source_id;

	mutex_lock(&kvm->irq_lock);
184
	irq_source_id = find_first_zero_bit(bitmap, BITS_PER_LONG);
185

186
	if (irq_source_id >= BITS_PER_LONG) {
187
		printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
188 189
		irq_source_id = -EFAULT;
		goto unlock;
190 191 192
	}

	ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
193
	ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
194
	set_bit(irq_source_id, bitmap);
195
unlock:
196
	mutex_unlock(&kvm->irq_lock);
197

198 199 200 201 202
	return irq_source_id;
}

void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
{
203
	ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
204
	ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
205

206
	mutex_lock(&kvm->irq_lock);
207
	if (irq_source_id < 0 ||
208
	    irq_source_id >= BITS_PER_LONG) {
209
		printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
210
		goto unlock;
211
	}
212 213 214 215
	clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
	if (!irqchip_in_kernel(kvm))
		goto unlock;

216 217
	kvm_ioapic_clear_all(kvm->arch.vioapic, irq_source_id);
	kvm_pic_clear_all(pic_irqchip(kvm), irq_source_id);
218
unlock:
219
	mutex_unlock(&kvm->irq_lock);
220
}
221 222 223 224

void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
				    struct kvm_irq_mask_notifier *kimn)
{
225
	mutex_lock(&kvm->irq_lock);
226
	kimn->irq = irq;
227
	hlist_add_head_rcu(&kimn->link, &kvm->arch.mask_notifier_list);
228
	mutex_unlock(&kvm->irq_lock);
229 230 231 232 233
}

void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
				      struct kvm_irq_mask_notifier *kimn)
{
234
	mutex_lock(&kvm->irq_lock);
235
	hlist_del_rcu(&kimn->link);
236
	mutex_unlock(&kvm->irq_lock);
237
	synchronize_srcu(&kvm->irq_srcu);
238 239
}

240 241
void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
			     bool mask)
242 243
{
	struct kvm_irq_mask_notifier *kimn;
244
	int idx, gsi;
245

246
	idx = srcu_read_lock(&kvm->irq_srcu);
247
	gsi = kvm_irq_map_chip_pin(kvm, irqchip, pin);
248
	if (gsi != -1)
249
		hlist_for_each_entry_rcu(kimn, &kvm->arch.mask_notifier_list, link)
250 251
			if (kimn->irq == gsi)
				kimn->func(kimn, mask);
252
	srcu_read_unlock(&kvm->irq_srcu, idx);
253 254
}

255
int kvm_set_routing_entry(struct kvm_kernel_irq_routing_entry *e,
256
			  const struct kvm_irq_routing_entry *ue)
257 258 259
{
	int r = -EINVAL;
	int delta;
260
	unsigned max_pin;
261

262 263 264 265 266 267
	switch (ue->type) {
	case KVM_IRQ_ROUTING_IRQCHIP:
		delta = 0;
		switch (ue->u.irqchip.irqchip) {
		case KVM_IRQCHIP_PIC_MASTER:
			e->set = kvm_set_pic_irq;
268
			max_pin = PIC_NUM_PINS;
269 270
			break;
		case KVM_IRQCHIP_PIC_SLAVE:
271
			e->set = kvm_set_pic_irq;
272
			max_pin = PIC_NUM_PINS;
273 274 275
			delta = 8;
			break;
		case KVM_IRQCHIP_IOAPIC:
276
			max_pin = KVM_IOAPIC_NUM_PINS;
277
			e->set = kvm_set_ioapic_irq;
278 279 280 281 282 283
			break;
		default:
			goto out;
		}
		e->irqchip.irqchip = ue->u.irqchip.irqchip;
		e->irqchip.pin = ue->u.irqchip.pin + delta;
284
		if (e->irqchip.pin >= max_pin)
285
			goto out;
286
		break;
S
Sheng Yang 已提交
287 288 289 290 291 292
	case KVM_IRQ_ROUTING_MSI:
		e->set = kvm_set_msi;
		e->msi.address_lo = ue->u.msi.address_lo;
		e->msi.address_hi = ue->u.msi.address_hi;
		e->msi.data = ue->u.msi.data;
		break;
293 294 295
	default:
		goto out;
	}
296

297 298 299 300 301 302 303
	r = 0;
out:
	return r;
}

#define IOAPIC_ROUTING_ENTRY(irq) \
	{ .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP,	\
304
	  .u.irqchip = { .irqchip = KVM_IRQCHIP_IOAPIC, .pin = (irq) } }
305 306
#define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)

307
#define PIC_ROUTING_ENTRY(irq) \
308
	{ .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP,	\
309
	  .u.irqchip = { .irqchip = SELECT_PIC(irq), .pin = (irq) % 8 } }
310
#define ROUTING_ENTRY2(irq) \
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)

static const struct kvm_irq_routing_entry default_routing[] = {
	ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
	ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
	ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
	ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
	ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
	ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
	ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
	ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
	ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
	ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
	ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
	ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
};

int kvm_setup_default_irq_routing(struct kvm *kvm)
{
	return kvm_set_irq_routing(kvm, default_routing,
				   ARRAY_SIZE(default_routing), 0);
}