timer.c 3.6 KB
Newer Older
1 2 3 4
/*
 *  linux/arch/arm/mach-nomadik/timer.c
 *
 * Copyright (C) 2008 STMicroelectronics
5
 * Copyright (C) 2010 Alessandro Rubini
6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2, as
 * published by the Free Software Foundation.
 */
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/io.h>
#include <linux/clockchips.h>
#include <linux/jiffies.h>
#include <asm/mach/time.h>

19
#include <plat/mtu.h>
20

21
void __iomem *mtu_base; /* ssigned by machine code */
22

23
/* clocksource: MTU decrements, so we negate the value being read. */
24 25
static cycle_t nmdk_read_timer(struct clocksource *cs)
{
26
	return -readl(mtu_base + MTU_VAL(0));
27 28 29 30
}

static struct clocksource nmdk_clksrc = {
	.name		= "mtu_0",
31
	.rating		= 200,
32
	.read		= nmdk_read_timer,
33
	.mask		= CLOCKSOURCE_MASK(32),
34 35 36 37
	.shift		= 20,
	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
};

38
/* Clockevent device: use one-shot mode */
39 40 41
static void nmdk_clkevt_mode(enum clock_event_mode mode,
			     struct clock_event_device *dev)
{
42 43
	u32 cr;

44 45
	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
46
		pr_err("%s: periodic mode not supported\n", __func__);
47 48
		break;
	case CLOCK_EVT_MODE_ONESHOT:
49 50 51 52 53 54
		/* Load highest value, enable device, enable interrupts */
		cr = readl(mtu_base + MTU_CR(1));
		writel(0, mtu_base + MTU_LR(1));
		writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(1));
		writel(0x2, mtu_base + MTU_IMSC);
		break;
55 56
	case CLOCK_EVT_MODE_SHUTDOWN:
	case CLOCK_EVT_MODE_UNUSED:
57 58
		/* disable irq */
		writel(0, mtu_base + MTU_IMSC);
59 60 61 62 63 64
		break;
	case CLOCK_EVT_MODE_RESUME:
		break;
	}
}

65 66 67 68 69 70 71
static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev)
{
	/* writing the value has immediate effect */
	writel(evt, mtu_base + MTU_LR(1));
	return 0;
}

72
static struct clock_event_device nmdk_clkevt = {
73 74
	.name		= "mtu_1",
	.features	= CLOCK_EVT_FEAT_ONESHOT,
75
	.shift		= 32,
76
	.rating		= 200,
77
	.set_mode	= nmdk_clkevt_mode,
78
	.set_next_event	= nmdk_clkevt_next,
79 80 81
};

/*
82
 * IRQ Handler for timer 1 of the MTU block.
83 84 85
 */
static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id)
{
86
	struct clock_event_device *evdev = dev_id;
87

88 89
	writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */
	evdev->event_handler(evdev);
90 91 92 93 94 95 96
	return IRQ_HANDLED;
}

static struct irqaction nmdk_timer_irq = {
	.name		= "Nomadik Timer Tick",
	.flags		= IRQF_DISABLED | IRQF_TIMER,
	.handler	= nmdk_timer_interrupt,
97
	.dev_id		= &nmdk_clkevt,
98 99
};

100
void __init nmdk_timer_init(void)
101 102
{
	unsigned long rate;
103 104 105 106 107 108 109 110 111 112 113 114 115
	u32 cr = MTU_CRn_32BITS;;

	/*
	 * Tick rate is 2.4MHz for Nomadik and 110MHz for ux500:
	 * use a divide-by-16 counter if it's more than 16MHz
	 */
	rate = CLOCK_TICK_RATE;
	if (rate > 16 << 20) {
		rate /= 16;
		cr |= MTU_CRn_PRESCALE_16;
	} else {
		cr |= MTU_CRn_PRESCALE_1;
	}
116

117 118 119 120 121
	/* Timer 0 is the free running clocksource */
	writel(cr, mtu_base + MTU_CR(0));
	writel(0, mtu_base + MTU_LR(0));
	writel(0, mtu_base + MTU_BGLR(0));
	writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(0));
122 123 124

	nmdk_clksrc.mult = clocksource_hz2mult(rate, nmdk_clksrc.shift);

125
	if (clocksource_register(&nmdk_clksrc))
126 127 128 129 130 131 132 133 134 135 136
		pr_err("timer: failed to initialize clock source %s\n",
		       nmdk_clksrc.name);

	/* Timer 1 is used for events, fix according to rate */
	writel(cr | MTU_CRn_ONESHOT, mtu_base + MTU_CR(1)); /* off, currently */
	nmdk_clkevt.mult = div_sc(rate, NSEC_PER_SEC, nmdk_clkevt.shift);
	nmdk_clkevt.max_delta_ns =
		clockevent_delta2ns(0xffffffff, &nmdk_clkevt);
	nmdk_clkevt.min_delta_ns =
		clockevent_delta2ns(0x00000002, &nmdk_clkevt);
	nmdk_clkevt.cpumask	= cpumask_of(0);
137 138 139 140 141

	/* Register irq and clockevents */
	setup_irq(IRQ_MTU0, &nmdk_timer_irq);
	clockevents_register_device(&nmdk_clkevt);
}