tda998x_drv.c 46.5 KB
Newer Older
R
Rob Clark 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (C) 2012 Texas Instruments
 * Author: Rob Clark <robdclark@gmail.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

18
#include <linux/component.h>
19
#include <linux/hdmi.h>
R
Rob Clark 已提交
20
#include <linux/module.h>
21
#include <linux/irq.h>
22
#include <sound/asoundef.h>
R
Rob Clark 已提交
23 24 25 26

#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
27
#include <drm/drm_of.h>
28
#include <drm/i2c/tda998x.h>
R
Rob Clark 已提交
29 30 31 32 33

#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)

struct tda998x_priv {
	struct i2c_client *cec;
34
	struct i2c_client *hdmi;
35
	struct mutex mutex;
36 37
	u16 rev;
	u8 current_page;
R
Rob Clark 已提交
38
	int dpms;
39
	bool is_hdmi_sink;
40 41 42
	u8 vip_cntrl_0;
	u8 vip_cntrl_1;
	u8 vip_cntrl_2;
43
	struct tda998x_encoder_params params;
44 45 46

	wait_queue_head_t wq_edid;
	volatile int wq_edid_wait;
47 48 49 50 51

	struct work_struct detect_work;
	struct timer_list edid_delay_timer;
	wait_queue_head_t edid_delay_waitq;
	bool edid_delay_active;
52 53

	struct drm_encoder encoder;
54
	struct drm_connector connector;
R
Rob Clark 已提交
55 56
};

57 58 59 60 61 62
#define conn_to_tda998x_priv(x) \
	container_of(x, struct tda998x_priv, connector)

#define enc_to_tda998x_priv(x) \
	container_of(x, struct tda998x_priv, encoder)

R
Rob Clark 已提交
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
/* The TDA9988 series of devices use a paged register scheme.. to simplify
 * things we encode the page # in upper bits of the register #.  To read/
 * write a given register, we need to make sure CURPAGE register is set
 * appropriately.  Which implies reads/writes are not atomic.  Fun!
 */

#define REG(page, addr) (((page) << 8) | (addr))
#define REG2ADDR(reg)   ((reg) & 0xff)
#define REG2PAGE(reg)   (((reg) >> 8) & 0xff)

#define REG_CURPAGE               0xff                /* write */


/* Page 00h: General Control */
#define REG_VERSION_LSB           REG(0x00, 0x00)     /* read */
#define REG_MAIN_CNTRL0           REG(0x00, 0x01)     /* read/write */
# define MAIN_CNTRL0_SR           (1 << 0)
# define MAIN_CNTRL0_DECS         (1 << 1)
# define MAIN_CNTRL0_DEHS         (1 << 2)
# define MAIN_CNTRL0_CECS         (1 << 3)
# define MAIN_CNTRL0_CEHS         (1 << 4)
# define MAIN_CNTRL0_SCALER       (1 << 7)
#define REG_VERSION_MSB           REG(0x00, 0x02)     /* read */
#define REG_SOFTRESET             REG(0x00, 0x0a)     /* write */
# define SOFTRESET_AUDIO          (1 << 0)
# define SOFTRESET_I2C_MASTER     (1 << 1)
#define REG_DDC_DISABLE           REG(0x00, 0x0b)     /* read/write */
#define REG_CCLK_ON               REG(0x00, 0x0c)     /* read/write */
#define REG_I2C_MASTER            REG(0x00, 0x0d)     /* read/write */
# define I2C_MASTER_DIS_MM        (1 << 0)
# define I2C_MASTER_DIS_FILT      (1 << 1)
# define I2C_MASTER_APP_STRT_LAT  (1 << 2)
95 96
#define REG_FEAT_POWERDOWN        REG(0x00, 0x0e)     /* read/write */
# define FEAT_POWERDOWN_SPDIF     (1 << 3)
R
Rob Clark 已提交
97 98 99 100
#define REG_INT_FLAGS_0           REG(0x00, 0x0f)     /* read/write */
#define REG_INT_FLAGS_1           REG(0x00, 0x10)     /* read/write */
#define REG_INT_FLAGS_2           REG(0x00, 0x11)     /* read/write */
# define INT_FLAGS_2_EDID_BLK_RD  (1 << 1)
101
#define REG_ENA_ACLK              REG(0x00, 0x16)     /* read/write */
R
Rob Clark 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
#define REG_ENA_VP_0              REG(0x00, 0x18)     /* read/write */
#define REG_ENA_VP_1              REG(0x00, 0x19)     /* read/write */
#define REG_ENA_VP_2              REG(0x00, 0x1a)     /* read/write */
#define REG_ENA_AP                REG(0x00, 0x1e)     /* read/write */
#define REG_VIP_CNTRL_0           REG(0x00, 0x20)     /* write */
# define VIP_CNTRL_0_MIRR_A       (1 << 7)
# define VIP_CNTRL_0_SWAP_A(x)    (((x) & 7) << 4)
# define VIP_CNTRL_0_MIRR_B       (1 << 3)
# define VIP_CNTRL_0_SWAP_B(x)    (((x) & 7) << 0)
#define REG_VIP_CNTRL_1           REG(0x00, 0x21)     /* write */
# define VIP_CNTRL_1_MIRR_C       (1 << 7)
# define VIP_CNTRL_1_SWAP_C(x)    (((x) & 7) << 4)
# define VIP_CNTRL_1_MIRR_D       (1 << 3)
# define VIP_CNTRL_1_SWAP_D(x)    (((x) & 7) << 0)
#define REG_VIP_CNTRL_2           REG(0x00, 0x22)     /* write */
# define VIP_CNTRL_2_MIRR_E       (1 << 7)
# define VIP_CNTRL_2_SWAP_E(x)    (((x) & 7) << 4)
# define VIP_CNTRL_2_MIRR_F       (1 << 3)
# define VIP_CNTRL_2_SWAP_F(x)    (((x) & 7) << 0)
#define REG_VIP_CNTRL_3           REG(0x00, 0x23)     /* write */
# define VIP_CNTRL_3_X_TGL        (1 << 0)
# define VIP_CNTRL_3_H_TGL        (1 << 1)
# define VIP_CNTRL_3_V_TGL        (1 << 2)
# define VIP_CNTRL_3_EMB          (1 << 3)
# define VIP_CNTRL_3_SYNC_DE      (1 << 4)
# define VIP_CNTRL_3_SYNC_HS      (1 << 5)
# define VIP_CNTRL_3_DE_INT       (1 << 6)
# define VIP_CNTRL_3_EDGE         (1 << 7)
#define REG_VIP_CNTRL_4           REG(0x00, 0x24)     /* write */
# define VIP_CNTRL_4_BLC(x)       (((x) & 3) << 0)
# define VIP_CNTRL_4_BLANKIT(x)   (((x) & 3) << 2)
# define VIP_CNTRL_4_CCIR656      (1 << 4)
# define VIP_CNTRL_4_656_ALT      (1 << 5)
# define VIP_CNTRL_4_TST_656      (1 << 6)
# define VIP_CNTRL_4_TST_PAT      (1 << 7)
#define REG_VIP_CNTRL_5           REG(0x00, 0x25)     /* write */
# define VIP_CNTRL_5_CKCASE       (1 << 0)
# define VIP_CNTRL_5_SP_CNT(x)    (((x) & 3) << 1)
140
#define REG_MUX_AP                REG(0x00, 0x26)     /* read/write */
141 142
# define MUX_AP_SELECT_I2S	  0x64
# define MUX_AP_SELECT_SPDIF	  0x40
143
#define REG_MUX_VP_VIP_OUT        REG(0x00, 0x27)     /* read/write */
R
Rob Clark 已提交
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
#define REG_MAT_CONTRL            REG(0x00, 0x80)     /* write */
# define MAT_CONTRL_MAT_SC(x)     (((x) & 3) << 0)
# define MAT_CONTRL_MAT_BP        (1 << 2)
#define REG_VIDFORMAT             REG(0x00, 0xa0)     /* write */
#define REG_REFPIX_MSB            REG(0x00, 0xa1)     /* write */
#define REG_REFPIX_LSB            REG(0x00, 0xa2)     /* write */
#define REG_REFLINE_MSB           REG(0x00, 0xa3)     /* write */
#define REG_REFLINE_LSB           REG(0x00, 0xa4)     /* write */
#define REG_NPIX_MSB              REG(0x00, 0xa5)     /* write */
#define REG_NPIX_LSB              REG(0x00, 0xa6)     /* write */
#define REG_NLINE_MSB             REG(0x00, 0xa7)     /* write */
#define REG_NLINE_LSB             REG(0x00, 0xa8)     /* write */
#define REG_VS_LINE_STRT_1_MSB    REG(0x00, 0xa9)     /* write */
#define REG_VS_LINE_STRT_1_LSB    REG(0x00, 0xaa)     /* write */
#define REG_VS_PIX_STRT_1_MSB     REG(0x00, 0xab)     /* write */
#define REG_VS_PIX_STRT_1_LSB     REG(0x00, 0xac)     /* write */
#define REG_VS_LINE_END_1_MSB     REG(0x00, 0xad)     /* write */
#define REG_VS_LINE_END_1_LSB     REG(0x00, 0xae)     /* write */
#define REG_VS_PIX_END_1_MSB      REG(0x00, 0xaf)     /* write */
#define REG_VS_PIX_END_1_LSB      REG(0x00, 0xb0)     /* write */
164 165
#define REG_VS_LINE_STRT_2_MSB    REG(0x00, 0xb1)     /* write */
#define REG_VS_LINE_STRT_2_LSB    REG(0x00, 0xb2)     /* write */
R
Rob Clark 已提交
166 167
#define REG_VS_PIX_STRT_2_MSB     REG(0x00, 0xb3)     /* write */
#define REG_VS_PIX_STRT_2_LSB     REG(0x00, 0xb4)     /* write */
168 169
#define REG_VS_LINE_END_2_MSB     REG(0x00, 0xb5)     /* write */
#define REG_VS_LINE_END_2_LSB     REG(0x00, 0xb6)     /* write */
R
Rob Clark 已提交
170 171 172 173 174 175 176 177 178 179
#define REG_VS_PIX_END_2_MSB      REG(0x00, 0xb7)     /* write */
#define REG_VS_PIX_END_2_LSB      REG(0x00, 0xb8)     /* write */
#define REG_HS_PIX_START_MSB      REG(0x00, 0xb9)     /* write */
#define REG_HS_PIX_START_LSB      REG(0x00, 0xba)     /* write */
#define REG_HS_PIX_STOP_MSB       REG(0x00, 0xbb)     /* write */
#define REG_HS_PIX_STOP_LSB       REG(0x00, 0xbc)     /* write */
#define REG_VWIN_START_1_MSB      REG(0x00, 0xbd)     /* write */
#define REG_VWIN_START_1_LSB      REG(0x00, 0xbe)     /* write */
#define REG_VWIN_END_1_MSB        REG(0x00, 0xbf)     /* write */
#define REG_VWIN_END_1_LSB        REG(0x00, 0xc0)     /* write */
180 181 182 183
#define REG_VWIN_START_2_MSB      REG(0x00, 0xc1)     /* write */
#define REG_VWIN_START_2_LSB      REG(0x00, 0xc2)     /* write */
#define REG_VWIN_END_2_MSB        REG(0x00, 0xc3)     /* write */
#define REG_VWIN_END_2_LSB        REG(0x00, 0xc4)     /* write */
R
Rob Clark 已提交
184 185 186 187 188
#define REG_DE_START_MSB          REG(0x00, 0xc5)     /* write */
#define REG_DE_START_LSB          REG(0x00, 0xc6)     /* write */
#define REG_DE_STOP_MSB           REG(0x00, 0xc7)     /* write */
#define REG_DE_STOP_LSB           REG(0x00, 0xc8)     /* write */
#define REG_TBG_CNTRL_0           REG(0x00, 0xca)     /* write */
189 190 191 192
# define TBG_CNTRL_0_TOP_TGL      (1 << 0)
# define TBG_CNTRL_0_TOP_SEL      (1 << 1)
# define TBG_CNTRL_0_DE_EXT       (1 << 2)
# define TBG_CNTRL_0_TOP_EXT      (1 << 3)
R
Rob Clark 已提交
193 194 195 196
# define TBG_CNTRL_0_FRAME_DIS    (1 << 5)
# define TBG_CNTRL_0_SYNC_MTHD    (1 << 6)
# define TBG_CNTRL_0_SYNC_ONCE    (1 << 7)
#define REG_TBG_CNTRL_1           REG(0x00, 0xcb)     /* write */
197 198 199 200 201 202
# define TBG_CNTRL_1_H_TGL        (1 << 0)
# define TBG_CNTRL_1_V_TGL        (1 << 1)
# define TBG_CNTRL_1_TGL_EN       (1 << 2)
# define TBG_CNTRL_1_X_EXT        (1 << 3)
# define TBG_CNTRL_1_H_EXT        (1 << 4)
# define TBG_CNTRL_1_V_EXT        (1 << 5)
R
Rob Clark 已提交
203 204 205 206 207 208 209 210 211 212 213 214 215 216
# define TBG_CNTRL_1_DWIN_DIS     (1 << 6)
#define REG_ENABLE_SPACE          REG(0x00, 0xd6)     /* write */
#define REG_HVF_CNTRL_0           REG(0x00, 0xe4)     /* write */
# define HVF_CNTRL_0_SM           (1 << 7)
# define HVF_CNTRL_0_RWB          (1 << 6)
# define HVF_CNTRL_0_PREFIL(x)    (((x) & 3) << 2)
# define HVF_CNTRL_0_INTPOL(x)    (((x) & 3) << 0)
#define REG_HVF_CNTRL_1           REG(0x00, 0xe5)     /* write */
# define HVF_CNTRL_1_FOR          (1 << 0)
# define HVF_CNTRL_1_YUVBLK       (1 << 1)
# define HVF_CNTRL_1_VQR(x)       (((x) & 3) << 2)
# define HVF_CNTRL_1_PAD(x)       (((x) & 3) << 4)
# define HVF_CNTRL_1_SEMI_PLANAR  (1 << 6)
#define REG_RPT_CNTRL             REG(0x00, 0xf0)     /* write */
217 218 219
#define REG_I2S_FORMAT            REG(0x00, 0xfc)     /* read/write */
# define I2S_FORMAT(x)            (((x) & 3) << 0)
#define REG_AIP_CLKSEL            REG(0x00, 0xfd)     /* write */
220 221 222 223 224
# define AIP_CLKSEL_AIP_SPDIF	  (0 << 3)
# define AIP_CLKSEL_AIP_I2S	  (1 << 3)
# define AIP_CLKSEL_FS_ACLK	  (0 << 0)
# define AIP_CLKSEL_FS_MCLK	  (1 << 0)
# define AIP_CLKSEL_FS_FS64SPDIF  (2 << 0)
R
Rob Clark 已提交
225 226 227 228 229 230 231

/* Page 02h: PLL settings */
#define REG_PLL_SERIAL_1          REG(0x02, 0x00)     /* read/write */
# define PLL_SERIAL_1_SRL_FDN     (1 << 0)
# define PLL_SERIAL_1_SRL_IZ(x)   (((x) & 3) << 1)
# define PLL_SERIAL_1_SRL_MAN_IZ  (1 << 6)
#define REG_PLL_SERIAL_2          REG(0x02, 0x01)     /* read/write */
232
# define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
R
Rob Clark 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246
# define PLL_SERIAL_2_SRL_PR(x)   (((x) & 0xf) << 4)
#define REG_PLL_SERIAL_3          REG(0x02, 0x02)     /* read/write */
# define PLL_SERIAL_3_SRL_CCIR    (1 << 0)
# define PLL_SERIAL_3_SRL_DE      (1 << 2)
# define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
#define REG_SERIALIZER            REG(0x02, 0x03)     /* read/write */
#define REG_BUFFER_OUT            REG(0x02, 0x04)     /* read/write */
#define REG_PLL_SCG1              REG(0x02, 0x05)     /* read/write */
#define REG_PLL_SCG2              REG(0x02, 0x06)     /* read/write */
#define REG_PLL_SCGN1             REG(0x02, 0x07)     /* read/write */
#define REG_PLL_SCGN2             REG(0x02, 0x08)     /* read/write */
#define REG_PLL_SCGR1             REG(0x02, 0x09)     /* read/write */
#define REG_PLL_SCGR2             REG(0x02, 0x0a)     /* read/write */
#define REG_AUDIO_DIV             REG(0x02, 0x0e)     /* read/write */
247 248 249 250 251 252
# define AUDIO_DIV_SERCLK_1       0
# define AUDIO_DIV_SERCLK_2       1
# define AUDIO_DIV_SERCLK_4       2
# define AUDIO_DIV_SERCLK_8       3
# define AUDIO_DIV_SERCLK_16      4
# define AUDIO_DIV_SERCLK_32      5
R
Rob Clark 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
#define REG_SEL_CLK               REG(0x02, 0x11)     /* read/write */
# define SEL_CLK_SEL_CLK1         (1 << 0)
# define SEL_CLK_SEL_VRF_CLK(x)   (((x) & 3) << 1)
# define SEL_CLK_ENA_SC_CLK       (1 << 3)
#define REG_ANA_GENERAL           REG(0x02, 0x12)     /* read/write */


/* Page 09h: EDID Control */
#define REG_EDID_DATA_0           REG(0x09, 0x00)     /* read */
/* next 127 successive registers are the EDID block */
#define REG_EDID_CTRL             REG(0x09, 0xfa)     /* read/write */
#define REG_DDC_ADDR              REG(0x09, 0xfb)     /* read/write */
#define REG_DDC_OFFS              REG(0x09, 0xfc)     /* read/write */
#define REG_DDC_SEGM_ADDR         REG(0x09, 0xfd)     /* read/write */
#define REG_DDC_SEGM              REG(0x09, 0xfe)     /* read/write */


/* Page 10h: information frames and packets */
271 272 273 274 275
#define REG_IF1_HB0               REG(0x10, 0x20)     /* read/write */
#define REG_IF2_HB0               REG(0x10, 0x40)     /* read/write */
#define REG_IF3_HB0               REG(0x10, 0x60)     /* read/write */
#define REG_IF4_HB0               REG(0x10, 0x80)     /* read/write */
#define REG_IF5_HB0               REG(0x10, 0xa0)     /* read/write */
R
Rob Clark 已提交
276 277 278 279 280 281 282 283 284


/* Page 11h: audio settings and content info packets */
#define REG_AIP_CNTRL_0           REG(0x11, 0x00)     /* read/write */
# define AIP_CNTRL_0_RST_FIFO     (1 << 0)
# define AIP_CNTRL_0_SWAP         (1 << 1)
# define AIP_CNTRL_0_LAYOUT       (1 << 2)
# define AIP_CNTRL_0_ACR_MAN      (1 << 5)
# define AIP_CNTRL_0_RST_CTS      (1 << 6)
285 286 287 288 289 290 291 292 293 294 295 296 297
#define REG_CA_I2S                REG(0x11, 0x01)     /* read/write */
# define CA_I2S_CA_I2S(x)         (((x) & 31) << 0)
# define CA_I2S_HBR_CHSTAT        (1 << 6)
#define REG_LATENCY_RD            REG(0x11, 0x04)     /* read/write */
#define REG_ACR_CTS_0             REG(0x11, 0x05)     /* read/write */
#define REG_ACR_CTS_1             REG(0x11, 0x06)     /* read/write */
#define REG_ACR_CTS_2             REG(0x11, 0x07)     /* read/write */
#define REG_ACR_N_0               REG(0x11, 0x08)     /* read/write */
#define REG_ACR_N_1               REG(0x11, 0x09)     /* read/write */
#define REG_ACR_N_2               REG(0x11, 0x0a)     /* read/write */
#define REG_CTS_N                 REG(0x11, 0x0c)     /* read/write */
# define CTS_N_K(x)               (((x) & 7) << 0)
# define CTS_N_M(x)               (((x) & 3) << 4)
R
Rob Clark 已提交
298 299 300 301
#define REG_ENC_CNTRL             REG(0x11, 0x0d)     /* read/write */
# define ENC_CNTRL_RST_ENC        (1 << 0)
# define ENC_CNTRL_RST_SEL        (1 << 1)
# define ENC_CNTRL_CTL_CODE(x)    (((x) & 3) << 2)
302 303 304 305 306 307 308 309 310 311
#define REG_DIP_FLAGS             REG(0x11, 0x0e)     /* read/write */
# define DIP_FLAGS_ACR            (1 << 0)
# define DIP_FLAGS_GC             (1 << 1)
#define REG_DIP_IF_FLAGS          REG(0x11, 0x0f)     /* read/write */
# define DIP_IF_FLAGS_IF1         (1 << 1)
# define DIP_IF_FLAGS_IF2         (1 << 2)
# define DIP_IF_FLAGS_IF3         (1 << 3)
# define DIP_IF_FLAGS_IF4         (1 << 4)
# define DIP_IF_FLAGS_IF5         (1 << 5)
#define REG_CH_STAT_B(x)          REG(0x11, 0x14 + (x)) /* read/write */
R
Rob Clark 已提交
312 313 314 315


/* Page 12h: HDCP and OTP */
#define REG_TX3                   REG(0x12, 0x9a)     /* read/write */
316 317
#define REG_TX4                   REG(0x12, 0x9b)     /* read/write */
# define TX4_PD_RAM               (1 << 1)
R
Rob Clark 已提交
318 319 320 321 322 323 324 325 326 327
#define REG_TX33                  REG(0x12, 0xb8)     /* read/write */
# define TX33_HDMI                (1 << 1)


/* Page 13h: Gamut related metadata packets */



/* CEC registers: (not paged)
 */
328 329 330
#define REG_CEC_INTSTATUS	  0xee		      /* read */
# define CEC_INTSTATUS_CEC	  (1 << 0)
# define CEC_INTSTATUS_HDMI	  (1 << 1)
R
Rob Clark 已提交
331 332 333 334 335
#define REG_CEC_FRO_IM_CLK_CTRL   0xfb                /* read/write */
# define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
# define CEC_FRO_IM_CLK_CTRL_ENA_OTP   (1 << 6)
# define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
# define CEC_FRO_IM_CLK_CTRL_FRO_DIV   (1 << 0)
336 337
#define REG_CEC_RXSHPDINTENA	  0xfc		      /* read/write */
#define REG_CEC_RXSHPDINT	  0xfd		      /* read */
338 339
# define CEC_RXSHPDINT_RXSENS     BIT(0)
# define CEC_RXSHPDINT_HPD        BIT(1)
R
Rob Clark 已提交
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
#define REG_CEC_RXSHPDLEV         0xfe                /* read */
# define CEC_RXSHPDLEV_RXSENS     (1 << 0)
# define CEC_RXSHPDLEV_HPD        (1 << 1)

#define REG_CEC_ENAMODS           0xff                /* read/write */
# define CEC_ENAMODS_DIS_FRO      (1 << 6)
# define CEC_ENAMODS_DIS_CCLK     (1 << 5)
# define CEC_ENAMODS_EN_RXSENS    (1 << 2)
# define CEC_ENAMODS_EN_HDMI      (1 << 1)
# define CEC_ENAMODS_EN_CEC       (1 << 0)


/* Device versions: */
#define TDA9989N2                 0x0101
#define TDA19989                  0x0201
#define TDA19989N2                0x0202
#define TDA19988                  0x0301

static void
359
cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
R
Rob Clark 已提交
360
{
361
	struct i2c_client *client = priv->cec;
362
	u8 buf[] = {addr, val};
R
Rob Clark 已提交
363 364
	int ret;

365
	ret = i2c_master_send(client, buf, sizeof(buf));
R
Rob Clark 已提交
366 367 368 369
	if (ret < 0)
		dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
}

370 371
static u8
cec_read(struct tda998x_priv *priv, u8 addr)
R
Rob Clark 已提交
372
{
373
	struct i2c_client *client = priv->cec;
374
	u8 val;
R
Rob Clark 已提交
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
	int ret;

	ret = i2c_master_send(client, &addr, sizeof(addr));
	if (ret < 0)
		goto fail;

	ret = i2c_master_recv(client, &val, sizeof(val));
	if (ret < 0)
		goto fail;

	return val;

fail:
	dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
	return 0;
}

392
static int
393
set_page(struct tda998x_priv *priv, u16 reg)
R
Rob Clark 已提交
394 395
{
	if (REG2PAGE(reg) != priv->current_page) {
396
		struct i2c_client *client = priv->hdmi;
397
		u8 buf[] = {
R
Rob Clark 已提交
398 399 400
				REG_CURPAGE, REG2PAGE(reg)
		};
		int ret = i2c_master_send(client, buf, sizeof(buf));
401
		if (ret < 0) {
402
			dev_err(&client->dev, "%s %04x err %d\n", __func__,
403
					reg, ret);
404 405
			return ret;
		}
R
Rob Clark 已提交
406 407 408

		priv->current_page = REG2PAGE(reg);
	}
409
	return 0;
R
Rob Clark 已提交
410 411 412
}

static int
413
reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
R
Rob Clark 已提交
414
{
415
	struct i2c_client *client = priv->hdmi;
416
	u8 addr = REG2ADDR(reg);
R
Rob Clark 已提交
417 418
	int ret;

419
	mutex_lock(&priv->mutex);
420 421
	ret = set_page(priv, reg);
	if (ret < 0)
422
		goto out;
R
Rob Clark 已提交
423 424 425 426 427 428 429 430 431

	ret = i2c_master_send(client, &addr, sizeof(addr));
	if (ret < 0)
		goto fail;

	ret = i2c_master_recv(client, buf, cnt);
	if (ret < 0)
		goto fail;

432
	goto out;
R
Rob Clark 已提交
433 434 435

fail:
	dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
436 437
out:
	mutex_unlock(&priv->mutex);
R
Rob Clark 已提交
438 439 440
	return ret;
}

441
static void
442
reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
443
{
444
	struct i2c_client *client = priv->hdmi;
445
	u8 buf[cnt+1];
446 447 448 449 450
	int ret;

	buf[0] = REG2ADDR(reg);
	memcpy(&buf[1], p, cnt);

451
	mutex_lock(&priv->mutex);
452 453
	ret = set_page(priv, reg);
	if (ret < 0)
454
		goto out;
455 456 457 458

	ret = i2c_master_send(client, buf, cnt + 1);
	if (ret < 0)
		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
459 460
out:
	mutex_unlock(&priv->mutex);
461 462
}

463
static int
464
reg_read(struct tda998x_priv *priv, u16 reg)
R
Rob Clark 已提交
465
{
466
	u8 val = 0;
467 468 469 470 471
	int ret;

	ret = reg_read_range(priv, reg, &val, sizeof(val));
	if (ret < 0)
		return ret;
R
Rob Clark 已提交
472 473 474 475
	return val;
}

static void
476
reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
R
Rob Clark 已提交
477
{
478
	struct i2c_client *client = priv->hdmi;
479
	u8 buf[] = {REG2ADDR(reg), val};
R
Rob Clark 已提交
480 481
	int ret;

482
	mutex_lock(&priv->mutex);
483 484
	ret = set_page(priv, reg);
	if (ret < 0)
485
		goto out;
R
Rob Clark 已提交
486

487
	ret = i2c_master_send(client, buf, sizeof(buf));
R
Rob Clark 已提交
488 489
	if (ret < 0)
		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
490 491
out:
	mutex_unlock(&priv->mutex);
R
Rob Clark 已提交
492 493 494
}

static void
495
reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
R
Rob Clark 已提交
496
{
497
	struct i2c_client *client = priv->hdmi;
498
	u8 buf[] = {REG2ADDR(reg), val >> 8, val};
R
Rob Clark 已提交
499 500
	int ret;

501
	mutex_lock(&priv->mutex);
502 503
	ret = set_page(priv, reg);
	if (ret < 0)
504
		goto out;
R
Rob Clark 已提交
505

506
	ret = i2c_master_send(client, buf, sizeof(buf));
R
Rob Clark 已提交
507 508
	if (ret < 0)
		dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
509 510
out:
	mutex_unlock(&priv->mutex);
R
Rob Clark 已提交
511 512 513
}

static void
514
reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
R
Rob Clark 已提交
515
{
516 517 518 519 520
	int old_val;

	old_val = reg_read(priv, reg);
	if (old_val >= 0)
		reg_write(priv, reg, old_val | val);
R
Rob Clark 已提交
521 522 523
}

static void
524
reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
R
Rob Clark 已提交
525
{
526 527 528 529 530
	int old_val;

	old_val = reg_read(priv, reg);
	if (old_val >= 0)
		reg_write(priv, reg, old_val & ~val);
R
Rob Clark 已提交
531 532 533
}

static void
534
tda998x_reset(struct tda998x_priv *priv)
R
Rob Clark 已提交
535 536
{
	/* reset audio and i2c master: */
537
	reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
R
Rob Clark 已提交
538
	msleep(50);
539
	reg_write(priv, REG_SOFTRESET, 0);
R
Rob Clark 已提交
540 541 542
	msleep(50);

	/* reset transmitter: */
543 544
	reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
	reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
R
Rob Clark 已提交
545 546

	/* PLL registers common configuration */
547 548 549 550 551 552 553 554 555 556 557 558 559
	reg_write(priv, REG_PLL_SERIAL_1, 0x00);
	reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
	reg_write(priv, REG_PLL_SERIAL_3, 0x00);
	reg_write(priv, REG_SERIALIZER,   0x00);
	reg_write(priv, REG_BUFFER_OUT,   0x00);
	reg_write(priv, REG_PLL_SCG1,     0x00);
	reg_write(priv, REG_AUDIO_DIV,    AUDIO_DIV_SERCLK_8);
	reg_write(priv, REG_SEL_CLK,      SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
	reg_write(priv, REG_PLL_SCGN1,    0xfa);
	reg_write(priv, REG_PLL_SCGN2,    0x00);
	reg_write(priv, REG_PLL_SCGR1,    0x5b);
	reg_write(priv, REG_PLL_SCGR2,    0x00);
	reg_write(priv, REG_PLL_SCG2,     0x10);
560 561

	/* Write the default value MUX register */
562
	reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
R
Rob Clark 已提交
563 564
}

565 566 567 568 569 570
/*
 * The TDA998x has a problem when trying to read the EDID close to a
 * HPD assertion: it needs a delay of 100ms to avoid timing out while
 * trying to read EDID data.
 *
 * However, tda998x_encoder_get_modes() may be called at any moment
571
 * after tda998x_connector_detect() indicates that we are connected, so
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
 * we need to delay probing modes in tda998x_encoder_get_modes() after
 * we have seen a HPD inactive->active transition.  This code implements
 * that delay.
 */
static void tda998x_edid_delay_done(unsigned long data)
{
	struct tda998x_priv *priv = (struct tda998x_priv *)data;

	priv->edid_delay_active = false;
	wake_up(&priv->edid_delay_waitq);
	schedule_work(&priv->detect_work);
}

static void tda998x_edid_delay_start(struct tda998x_priv *priv)
{
	priv->edid_delay_active = true;
	mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
}

static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
{
	return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
}

/*
 * We need to run the KMS hotplug event helper outside of our threaded
 * interrupt routine as this can call back into our get_modes method,
 * which will want to make use of interrupts.
 */
static void tda998x_detect_work(struct work_struct *work)
602 603
{
	struct tda998x_priv *priv =
604
		container_of(work, struct tda998x_priv, detect_work);
605
	struct drm_device *dev = priv->encoder.dev;
606

607 608
	if (dev)
		drm_kms_helper_hotplug_event(dev);
609 610
}

611 612 613 614 615 616 617
/*
 * only 2 interrupts may occur: screen plug/unplug and EDID read
 */
static irqreturn_t tda998x_irq_thread(int irq, void *data)
{
	struct tda998x_priv *priv = data;
	u8 sta, cec, lvl, flag0, flag1, flag2;
618
	bool handled = false;
619 620 621 622 623 624 625 626 627 628

	sta = cec_read(priv, REG_CEC_INTSTATUS);
	cec = cec_read(priv, REG_CEC_RXSHPDINT);
	lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
	flag0 = reg_read(priv, REG_INT_FLAGS_0);
	flag1 = reg_read(priv, REG_INT_FLAGS_1);
	flag2 = reg_read(priv, REG_INT_FLAGS_2);
	DRM_DEBUG_DRIVER(
		"tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
		sta, cec, lvl, flag0, flag1, flag2);
629 630

	if (cec & CEC_RXSHPDINT_HPD) {
631 632 633 634 635
		if (lvl & CEC_RXSHPDLEV_HPD)
			tda998x_edid_delay_start(priv);
		else
			schedule_work(&priv->detect_work);

636
		handled = true;
637
	}
638 639 640 641 642 643 644

	if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
		priv->wq_edid_wait = 0;
		wake_up(&priv->wq_edid);
		handled = true;
	}

645
	return IRQ_RETVAL(handled);
646 647
}

648
static void
649
tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
650
		 union hdmi_infoframe *frame)
651
{
652 653 654 655 656 657 658 659 660 661 662
	u8 buf[32];
	ssize_t len;

	len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
	if (len < 0) {
		dev_err(&priv->hdmi->dev,
			"hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
			frame->any.type, len);
		return;
	}

663
	reg_clear(priv, REG_DIP_IF_FLAGS, bit);
664
	reg_write_range(priv, addr, buf, len);
665
	reg_set(priv, REG_DIP_IF_FLAGS, bit);
666 667 668
}

static void
669
tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
670
{
671 672 673
	union hdmi_infoframe frame;

	hdmi_audio_infoframe_init(&frame.audio);
674

675 676 677 678
	frame.audio.channels = p->audio_frame[1] & 0x07;
	frame.audio.channel_allocation = p->audio_frame[4];
	frame.audio.level_shift_value = (p->audio_frame[5] & 0x78) >> 3;
	frame.audio.downmix_inhibit = (p->audio_frame[5] & 0x80) >> 7;
679

680 681 682 683 684 685
	/*
	 * L-PCM and IEC61937 compressed audio shall always set sample
	 * frequency to "refer to stream".  For others, see the HDMI
	 * specification.
	 */
	frame.audio.sample_frequency = (p->audio_frame[2] & 0x1c) >> 2;
686

687
	tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
688 689 690
}

static void
691
tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
692
{
693
	union hdmi_infoframe frame;
694

695 696
	drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode);
	frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
697

698
	tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
699 700
}

701
static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
702 703
{
	if (on) {
704 705 706
		reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
		reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
		reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
707
	} else {
708
		reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
709 710 711 712
	}
}

static void
713
tda998x_configure_audio(struct tda998x_priv *priv,
714 715
		struct drm_display_mode *mode, struct tda998x_encoder_params *p)
{
716 717
	u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
	u32 n;
718 719

	/* Enable audio ports */
720 721
	reg_write(priv, REG_ENA_AP, p->audio_cfg);
	reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
722 723 724 725

	/* Set audio input source */
	switch (p->audio_format) {
	case AFMT_SPDIF:
726 727 728
		reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
		clksel_aip = AIP_CLKSEL_AIP_SPDIF;
		clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
729 730 731 732
		cts_n = CTS_N_M(3) | CTS_N_K(3);
		break;

	case AFMT_I2S:
733 734 735
		reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
		clksel_aip = AIP_CLKSEL_AIP_I2S;
		clksel_fs = AIP_CLKSEL_FS_ACLK;
736 737
		cts_n = CTS_N_M(3) | CTS_N_K(3);
		break;
738 739 740 741

	default:
		BUG();
		return;
742 743
	}

744
	reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
745 746
	reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
					AIP_CNTRL_0_ACR_MAN);	/* auto CTS */
747
	reg_write(priv, REG_CTS_N, cts_n);
748 749 750 751 752 753 754 755

	/*
	 * Audio input somehow depends on HDMI line rate which is
	 * related to pixclk. Testing showed that modes with pixclk
	 * >100MHz need a larger divider while <40MHz need the default.
	 * There is no detailed info in the datasheet, so we just
	 * assume 100MHz requires larger divider.
	 */
756
	adiv = AUDIO_DIV_SERCLK_8;
757
	if (mode->clock > 100000)
758 759 760 761 762 763
		adiv++;			/* AUDIO_DIV_SERCLK_16 */

	/* S/PDIF asks for a larger divider */
	if (p->audio_format == AFMT_SPDIF)
		adiv++;			/* AUDIO_DIV_SERCLK_16 or _32 */

764
	reg_write(priv, REG_AUDIO_DIV, adiv);
765 766 767 768 769 770 771 772 773 774 775 776 777 778

	/*
	 * This is the approximate value of N, which happens to be
	 * the recommended values for non-coherent clocks.
	 */
	n = 128 * p->audio_sample_rate / 1000;

	/* Write the CTS and N values */
	buf[0] = 0x44;
	buf[1] = 0x42;
	buf[2] = 0x01;
	buf[3] = n;
	buf[4] = n >> 8;
	buf[5] = n >> 16;
779
	reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
780 781

	/* Set CTS clock reference */
782
	reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
783 784

	/* Reset CTS generator */
785 786
	reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
	reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
787 788

	/* Write the channel status */
789
	buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
790
	buf[1] = 0x00;
791 792 793
	buf[2] = IEC958_AES3_CON_FS_NOTID;
	buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
			IEC958_AES4_CON_MAX_WORDLEN_24;
794
	reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
795

796
	tda998x_audio_mute(priv, true);
797
	msleep(20);
798
	tda998x_audio_mute(priv, false);
799 800

	/* Write the audio information packet */
801
	tda998x_write_aif(priv, p);
802 803
}

R
Rob Clark 已提交
804 805
/* DRM encoder functions */

806 807
static void tda998x_encoder_set_config(struct tda998x_priv *priv,
				       const struct tda998x_encoder_params *p)
R
Rob Clark 已提交
808
{
809 810 811 812 813 814 815 816 817 818 819 820 821 822
	priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
			    (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
			    VIP_CNTRL_0_SWAP_B(p->swap_b) |
			    (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
	priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
			    (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
			    VIP_CNTRL_1_SWAP_D(p->swap_d) |
			    (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
	priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
			    (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
			    VIP_CNTRL_2_SWAP_F(p->swap_f) |
			    (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);

	priv->params = *p;
R
Rob Clark 已提交
823 824
}

825
static void tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
R
Rob Clark 已提交
826
{
827 828
	struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);

R
Rob Clark 已提交
829 830 831 832 833 834 835 836 837
	/* we only care about on or off: */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;

	if (mode == priv->dpms)
		return;

	switch (mode) {
	case DRM_MODE_DPMS_ON:
838
		/* enable video ports, audio will be enabled later */
839 840 841
		reg_write(priv, REG_ENA_VP_0, 0xff);
		reg_write(priv, REG_ENA_VP_1, 0xff);
		reg_write(priv, REG_ENA_VP_2, 0xff);
R
Rob Clark 已提交
842
		/* set muxing after enabling ports: */
843 844 845
		reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
		reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
		reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
R
Rob Clark 已提交
846 847
		break;
	case DRM_MODE_DPMS_OFF:
848
		/* disable video ports */
849 850 851
		reg_write(priv, REG_ENA_VP_0, 0x00);
		reg_write(priv, REG_ENA_VP_1, 0x00);
		reg_write(priv, REG_ENA_VP_2, 0x00);
R
Rob Clark 已提交
852 853 854 855 856 857 858 859 860 861 862 863 864 865
		break;
	}

	priv->dpms = mode;
}

static bool
tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
			  const struct drm_display_mode *mode,
			  struct drm_display_mode *adjusted_mode)
{
	return true;
}

866 867
static int tda998x_connector_mode_valid(struct drm_connector *connector,
					struct drm_display_mode *mode)
R
Rob Clark 已提交
868
{
869 870 871 872 873 874
	if (mode->clock > 150000)
		return MODE_CLOCK_HIGH;
	if (mode->htotal >= BIT(13))
		return MODE_BAD_HVALUE;
	if (mode->vtotal >= BIT(11))
		return MODE_BAD_VVALUE;
R
Rob Clark 已提交
875 876 877 878
	return MODE_OK;
}

static void
879
tda998x_encoder_mode_set(struct drm_encoder *encoder,
880 881
			 struct drm_display_mode *mode,
			 struct drm_display_mode *adjusted_mode)
R
Rob Clark 已提交
882
{
883
	struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
884 885 886 887 888 889 890 891
	u16 ref_pix, ref_line, n_pix, n_line;
	u16 hs_pix_s, hs_pix_e;
	u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
	u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
	u16 vwin1_line_s, vwin1_line_e;
	u16 vwin2_line_s, vwin2_line_e;
	u16 de_pix_s, de_pix_e;
	u8 reg, div, rep;
R
Rob Clark 已提交
892

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
	/*
	 * Internally TDA998x is using ITU-R BT.656 style sync but
	 * we get VESA style sync. TDA998x is using a reference pixel
	 * relative to ITU to sync to the input frame and for output
	 * sync generation. Currently, we are using reference detection
	 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
	 * which is position of rising VS with coincident rising HS.
	 *
	 * Now there is some issues to take care of:
	 * - HDMI data islands require sync-before-active
	 * - TDA998x register values must be > 0 to be enabled
	 * - REFLINE needs an additional offset of +1
	 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
	 *
	 * So we add +1 to all horizontal and vertical register values,
	 * plus an additional +3 for REFPIX as we are using RGB input only.
R
Rob Clark 已提交
909
	 */
910 911 912 913 914 915 916 917 918
	n_pix        = mode->htotal;
	n_line       = mode->vtotal;

	hs_pix_e     = mode->hsync_end - mode->hdisplay;
	hs_pix_s     = mode->hsync_start - mode->hdisplay;
	de_pix_e     = mode->htotal;
	de_pix_s     = mode->htotal - mode->hdisplay;
	ref_pix      = 3 + hs_pix_s;

919 920 921 922 923 924 925 926
	/*
	 * Attached LCD controllers may generate broken sync. Allow
	 * those to adjust the position of the rising VS edge by adding
	 * HSKEW to ref_pix.
	 */
	if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
		ref_pix += adjusted_mode->hskew;

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
		ref_line     = 1 + mode->vsync_start - mode->vdisplay;
		vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
		vwin1_line_e = vwin1_line_s + mode->vdisplay;
		vs1_pix_s    = vs1_pix_e = hs_pix_s;
		vs1_line_s   = mode->vsync_start - mode->vdisplay;
		vs1_line_e   = vs1_line_s +
			       mode->vsync_end - mode->vsync_start;
		vwin2_line_s = vwin2_line_e = 0;
		vs2_pix_s    = vs2_pix_e  = 0;
		vs2_line_s   = vs2_line_e = 0;
	} else {
		ref_line     = 1 + (mode->vsync_start - mode->vdisplay)/2;
		vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
		vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
		vs1_pix_s    = vs1_pix_e = hs_pix_s;
		vs1_line_s   = (mode->vsync_start - mode->vdisplay)/2;
		vs1_line_e   = vs1_line_s +
			       (mode->vsync_end - mode->vsync_start)/2;
		vwin2_line_s = vwin1_line_s + mode->vtotal/2;
		vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
		vs2_pix_s    = vs2_pix_e = hs_pix_s + mode->htotal/2;
		vs2_line_s   = vs1_line_s + mode->vtotal/2 ;
		vs2_line_e   = vs2_line_s +
			       (mode->vsync_end - mode->vsync_start)/2;
	}
R
Rob Clark 已提交
953 954

	div = 148500 / mode->clock;
955 956 957 958 959
	if (div != 0) {
		div--;
		if (div > 3)
			div = 3;
	}
R
Rob Clark 已提交
960 961

	/* mute the audio FIFO: */
962
	reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
R
Rob Clark 已提交
963 964

	/* set HDMI HDCP mode off: */
965
	reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
966 967
	reg_clear(priv, REG_TX33, TX33_HDMI);
	reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
R
Rob Clark 已提交
968 969

	/* no pre-filter or interpolator: */
970
	reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
R
Rob Clark 已提交
971
			HVF_CNTRL_0_INTPOL(0));
972 973
	reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
	reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
R
Rob Clark 已提交
974 975
			VIP_CNTRL_4_BLC(0));

976
	reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
977 978
	reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
					  PLL_SERIAL_3_SRL_DE);
979 980
	reg_write(priv, REG_SERIALIZER, 0);
	reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
R
Rob Clark 已提交
981 982 983

	/* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
	rep = 0;
984 985
	reg_write(priv, REG_RPT_CNTRL, 0);
	reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
R
Rob Clark 已提交
986 987
			SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);

988
	reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
R
Rob Clark 已提交
989 990 991
			PLL_SERIAL_2_SRL_PR(rep));

	/* set color matrix bypass flag: */
992 993
	reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
				MAT_CONTRL_MAT_SC(1));
R
Rob Clark 已提交
994 995

	/* set BIAS tmds value: */
996
	reg_write(priv, REG_ANA_GENERAL, 0x09);
R
Rob Clark 已提交
997

998 999 1000
	/*
	 * Sync on rising HSYNC/VSYNC
	 */
1001
	reg = VIP_CNTRL_3_SYNC_HS;
1002 1003 1004 1005 1006 1007

	/*
	 * TDA19988 requires high-active sync at input stage,
	 * so invert low-active sync provided by master encoder here
	 */
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1008
		reg |= VIP_CNTRL_3_H_TGL;
R
Rob Clark 已提交
1009
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1010 1011
		reg |= VIP_CNTRL_3_V_TGL;
	reg_write(priv, REG_VIP_CNTRL_3, reg);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

	reg_write(priv, REG_VIDFORMAT, 0x00);
	reg_write16(priv, REG_REFPIX_MSB, ref_pix);
	reg_write16(priv, REG_REFLINE_MSB, ref_line);
	reg_write16(priv, REG_NPIX_MSB, n_pix);
	reg_write16(priv, REG_NLINE_MSB, n_line);
	reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
	reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
	reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
	reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
	reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
	reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
	reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
	reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
	reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
	reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
	reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
	reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
	reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
	reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
	reg_write16(priv, REG_DE_START_MSB, de_pix_s);
	reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
R
Rob Clark 已提交
1034 1035 1036

	if (priv->rev == TDA19988) {
		/* let incoming pixels fill the active space (if any) */
1037
		reg_write(priv, REG_ENABLE_SPACE, 0x00);
R
Rob Clark 已提交
1038 1039
	}

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	/*
	 * Always generate sync polarity relative to input sync and
	 * revert input stage toggled sync at output stage
	 */
	reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
		reg |= TBG_CNTRL_1_H_TGL;
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
		reg |= TBG_CNTRL_1_V_TGL;
	reg_write(priv, REG_TBG_CNTRL_1, reg);

R
Rob Clark 已提交
1051
	/* must be last register set: */
1052
	reg_write(priv, REG_TBG_CNTRL_0, 0);
1053 1054 1055 1056

	/* Only setup the info frames if the sink is HDMI */
	if (priv->is_hdmi_sink) {
		/* We need to turn HDMI HDCP stuff on to get audio through */
1057 1058
		reg &= ~TBG_CNTRL_1_DWIN_DIS;
		reg_write(priv, REG_TBG_CNTRL_1, reg);
1059 1060
		reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
		reg_set(priv, REG_TX33, TX33_HDMI);
1061

1062
		tda998x_write_avi(priv, adjusted_mode);
1063 1064

		if (priv->params.audio_cfg)
1065
			tda998x_configure_audio(priv, adjusted_mode,
1066 1067
						&priv->params);
	}
R
Rob Clark 已提交
1068 1069 1070
}

static enum drm_connector_status
1071
tda998x_connector_detect(struct drm_connector *connector, bool force)
R
Rob Clark 已提交
1072
{
1073
	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1074
	u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
1075

R
Rob Clark 已提交
1076 1077 1078 1079
	return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
			connector_status_disconnected;
}

1080
static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
R
Rob Clark 已提交
1081
{
1082
	struct tda998x_priv *priv = data;
1083
	u8 offset, segptr;
R
Rob Clark 已提交
1084 1085 1086 1087 1088
	int ret, i;

	offset = (blk & 1) ? 128 : 0;
	segptr = blk / 2;

1089 1090 1091 1092
	reg_write(priv, REG_DDC_ADDR, 0xa0);
	reg_write(priv, REG_DDC_OFFS, offset);
	reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
	reg_write(priv, REG_DDC_SEGM, segptr);
R
Rob Clark 已提交
1093 1094

	/* enable reading EDID: */
1095
	priv->wq_edid_wait = 1;
1096
	reg_write(priv, REG_EDID_CTRL, 0x1);
R
Rob Clark 已提交
1097 1098

	/* flag must be cleared by sw: */
1099
	reg_write(priv, REG_EDID_CTRL, 0x0);
R
Rob Clark 已提交
1100 1101

	/* wait for block read to complete: */
1102 1103 1104 1105 1106
	if (priv->hdmi->irq) {
		i = wait_event_timeout(priv->wq_edid,
					!priv->wq_edid_wait,
					msecs_to_jiffies(100));
		if (i < 0) {
1107
			dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
1108 1109 1110
			return i;
		}
	} else {
1111 1112
		for (i = 100; i > 0; i--) {
			msleep(1);
1113 1114 1115 1116 1117 1118
			ret = reg_read(priv, REG_INT_FLAGS_2);
			if (ret < 0)
				return ret;
			if (ret & INT_FLAGS_2_EDID_BLK_RD)
				break;
		}
R
Rob Clark 已提交
1119 1120
	}

1121
	if (i == 0) {
1122
		dev_err(&priv->hdmi->dev, "read edid timeout\n");
R
Rob Clark 已提交
1123
		return -ETIMEDOUT;
1124
	}
R
Rob Clark 已提交
1125

1126 1127
	ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
	if (ret != length) {
1128 1129
		dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
			blk, ret);
R
Rob Clark 已提交
1130 1131 1132 1133 1134 1135
		return ret;
	}

	return 0;
}

1136
static int tda998x_connector_get_modes(struct drm_connector *connector)
R
Rob Clark 已提交
1137
{
1138
	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1139 1140
	struct edid *edid;
	int n;
R
Rob Clark 已提交
1141

1142 1143 1144 1145 1146 1147 1148 1149
	/*
	 * If we get killed while waiting for the HPD timeout, return
	 * no modes found: we are not in a restartable path, so we
	 * can't handle signals gracefully.
	 */
	if (tda998x_edid_delay_wait(priv))
		return 0;

1150
	if (priv->rev == TDA19988)
1151
		reg_clear(priv, REG_TX4, TX4_PD_RAM);
1152

1153
	edid = drm_do_get_edid(connector, read_edid_block, priv);
R
Rob Clark 已提交
1154

1155
	if (priv->rev == TDA19988)
1156
		reg_set(priv, REG_TX4, TX4_PD_RAM);
1157

1158 1159 1160
	if (!edid) {
		dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
		return 0;
R
Rob Clark 已提交
1161 1162
	}

1163 1164 1165 1166 1167
	drm_mode_connector_update_edid_property(connector, edid);
	n = drm_add_edid_modes(connector, edid);
	priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
	kfree(edid);

R
Rob Clark 已提交
1168 1169 1170
	return n;
}

1171 1172
static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
					struct drm_connector *connector)
R
Rob Clark 已提交
1173
{
1174 1175 1176 1177 1178
	if (priv->hdmi->irq)
		connector->polled = DRM_CONNECTOR_POLL_HPD;
	else
		connector->polled = DRM_CONNECTOR_POLL_CONNECT |
			DRM_CONNECTOR_POLL_DISCONNECT;
R
Rob Clark 已提交
1179 1180
}

1181
static void tda998x_destroy(struct tda998x_priv *priv)
R
Rob Clark 已提交
1182
{
1183 1184 1185
	/* disable all IRQs and free the IRQ handler */
	cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
	reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1186 1187

	if (priv->hdmi->irq)
1188
		free_irq(priv->hdmi->irq, priv);
1189 1190 1191

	del_timer_sync(&priv->edid_delay_timer);
	cancel_work_sync(&priv->detect_work);
1192

1193
	i2c_unregister_device(priv->cec);
1194 1195
}

R
Rob Clark 已提交
1196 1197
/* I2C driver functions */

1198
static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
R
Rob Clark 已提交
1199
{
1200 1201
	struct device_node *np = client->dev.of_node;
	u32 video;
1202
	int rev_lo, rev_hi, ret;
1203
	unsigned short cec_addr;
R
Rob Clark 已提交
1204

1205 1206 1207 1208
	priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
	priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
	priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);

1209
	priv->current_page = 0xff;
1210
	priv->hdmi = client;
1211 1212 1213
	/* CEC I2C address bound to TDA998x I2C addr by configuration pins */
	cec_addr = 0x34 + (client->addr & 0x03);
	priv->cec = i2c_new_dummy(client->adapter, cec_addr);
1214
	if (!priv->cec)
1215
		return -ENODEV;
1216

R
Rob Clark 已提交
1217 1218
	priv->dpms = DRM_MODE_DPMS_OFF;

1219
	mutex_init(&priv->mutex);	/* protect the page access */
1220 1221 1222 1223
	init_waitqueue_head(&priv->edid_delay_waitq);
	setup_timer(&priv->edid_delay_timer, tda998x_edid_delay_done,
		    (unsigned long)priv);
	INIT_WORK(&priv->detect_work, tda998x_detect_work);
1224

R
Rob Clark 已提交
1225
	/* wake up the device: */
1226
	cec_write(priv, REG_CEC_ENAMODS,
R
Rob Clark 已提交
1227 1228
			CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);

1229
	tda998x_reset(priv);
R
Rob Clark 已提交
1230 1231

	/* read version: */
1232 1233 1234 1235
	rev_lo = reg_read(priv, REG_VERSION_LSB);
	rev_hi = reg_read(priv, REG_VERSION_MSB);
	if (rev_lo < 0 || rev_hi < 0) {
		ret = rev_lo < 0 ? rev_lo : rev_hi;
1236
		goto fail;
1237 1238 1239
	}

	priv->rev = rev_lo | rev_hi << 8;
R
Rob Clark 已提交
1240 1241 1242 1243 1244

	/* mask off feature bits: */
	priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */

	switch (priv->rev) {
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	case TDA9989N2:
		dev_info(&client->dev, "found TDA9989 n2");
		break;
	case TDA19989:
		dev_info(&client->dev, "found TDA19989");
		break;
	case TDA19989N2:
		dev_info(&client->dev, "found TDA19989 n2");
		break;
	case TDA19988:
		dev_info(&client->dev, "found TDA19988");
		break;
R
Rob Clark 已提交
1257
	default:
1258 1259
		dev_err(&client->dev, "found unsupported device: %04x\n",
			priv->rev);
R
Rob Clark 已提交
1260 1261 1262 1263
		goto fail;
	}

	/* after reset, enable DDC: */
1264
	reg_write(priv, REG_DDC_DISABLE, 0x00);
R
Rob Clark 已提交
1265 1266

	/* set clock on DDC channel: */
1267
	reg_write(priv, REG_TX3, 39);
R
Rob Clark 已提交
1268 1269 1270

	/* if necessary, disable multi-master: */
	if (priv->rev == TDA19989)
1271
		reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
R
Rob Clark 已提交
1272

1273
	cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
R
Rob Clark 已提交
1274 1275
			CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);

1276 1277 1278 1279
	/* initialize the optional IRQ */
	if (client->irq) {
		int irqf_trigger;

1280
		/* init read EDID waitqueue and HDP work */
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		init_waitqueue_head(&priv->wq_edid);

		/* clear pending interrupts */
		reg_read(priv, REG_INT_FLAGS_0);
		reg_read(priv, REG_INT_FLAGS_1);
		reg_read(priv, REG_INT_FLAGS_2);

		irqf_trigger =
			irqd_get_trigger_type(irq_get_irq_data(client->irq));
		ret = request_threaded_irq(client->irq, NULL,
					   tda998x_irq_thread,
					   irqf_trigger | IRQF_ONESHOT,
					   "tda998x", priv);
		if (ret) {
			dev_err(&client->dev,
				"failed to request IRQ#%u: %d\n",
				client->irq, ret);
			goto fail;
		}

		/* enable HPD irq */
		cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
	}

1305 1306 1307
	/* enable EDID read irq: */
	reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	if (!np)
		return 0;		/* non-DT */

	/* get the optional video properties */
	ret = of_property_read_u32(np, "video-ports", &video);
	if (ret == 0) {
		priv->vip_cntrl_0 = video >> 16;
		priv->vip_cntrl_1 = video >> 8;
		priv->vip_cntrl_2 = video;
	}

R
Rob Clark 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	return 0;

fail:
	/* if encoder_init fails, the encoder slave is never registered,
	 * so cleanup here:
	 */
	if (priv->cec)
		i2c_unregister_device(priv->cec);
	return -ENXIO;
}

1330 1331
static void tda998x_encoder_prepare(struct drm_encoder *encoder)
{
1332
	tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
1333 1334 1335 1336
}

static void tda998x_encoder_commit(struct drm_encoder *encoder)
{
1337
	tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1338 1339 1340
}

static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
1341
	.dpms = tda998x_encoder_dpms,
1342 1343 1344
	.mode_fixup = tda998x_encoder_mode_fixup,
	.prepare = tda998x_encoder_prepare,
	.commit = tda998x_encoder_commit,
1345
	.mode_set = tda998x_encoder_mode_set,
1346 1347 1348 1349
};

static void tda998x_encoder_destroy(struct drm_encoder *encoder)
{
1350
	struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
1351

1352
	tda998x_destroy(priv);
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	drm_encoder_cleanup(encoder);
}

static const struct drm_encoder_funcs tda998x_encoder_funcs = {
	.destroy = tda998x_encoder_destroy,
};

static struct drm_encoder *
tda998x_connector_best_encoder(struct drm_connector *connector)
{
1363
	struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1364

1365
	return &priv->encoder;
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
}

static
const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
	.get_modes = tda998x_connector_get_modes,
	.mode_valid = tda998x_connector_mode_valid,
	.best_encoder = tda998x_connector_best_encoder,
};

static void tda998x_connector_destroy(struct drm_connector *connector)
{
1377
	drm_connector_unregister(connector);
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	drm_connector_cleanup(connector);
}

static const struct drm_connector_funcs tda998x_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.detect = tda998x_connector_detect,
	.destroy = tda998x_connector_destroy,
};

static int tda998x_bind(struct device *dev, struct device *master, void *data)
{
	struct tda998x_encoder_params *params = dev->platform_data;
	struct i2c_client *client = to_i2c_client(dev);
	struct drm_device *drm = data;
1393
	struct tda998x_priv *priv;
1394
	u32 crtcs = 0;
1395 1396 1397 1398 1399 1400 1401 1402
	int ret;

	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;

	dev_set_drvdata(dev, priv);

1403 1404 1405 1406 1407 1408 1409 1410 1411
	if (dev->of_node)
		crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);

	/* If no CRTCs were found, fall back to our old behaviour */
	if (crtcs == 0) {
		dev_warn(dev, "Falling back to first CRTC\n");
		crtcs = 1 << 0;
	}

1412 1413
	priv->connector.interlace_allowed = 1;
	priv->encoder.possible_crtcs = crtcs;
1414

1415
	ret = tda998x_create(client, priv);
1416 1417 1418 1419
	if (ret)
		return ret;

	if (!dev->of_node && params)
1420
		tda998x_encoder_set_config(priv, params);
1421

1422
	tda998x_encoder_set_polling(priv, &priv->connector);
1423

1424 1425
	drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
	ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
1426 1427 1428 1429
			       DRM_MODE_ENCODER_TMDS);
	if (ret)
		goto err_encoder;

1430
	drm_connector_helper_add(&priv->connector,
1431
				 &tda998x_connector_helper_funcs);
1432
	ret = drm_connector_init(drm, &priv->connector,
1433 1434 1435 1436 1437
				 &tda998x_connector_funcs,
				 DRM_MODE_CONNECTOR_HDMIA);
	if (ret)
		goto err_connector;

1438
	ret = drm_connector_register(&priv->connector);
1439 1440 1441
	if (ret)
		goto err_sysfs;

1442 1443
	priv->connector.encoder = &priv->encoder;
	drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
1444 1445 1446 1447

	return 0;

err_sysfs:
1448
	drm_connector_cleanup(&priv->connector);
1449
err_connector:
1450
	drm_encoder_cleanup(&priv->encoder);
1451
err_encoder:
1452
	tda998x_destroy(priv);
1453 1454 1455 1456 1457 1458
	return ret;
}

static void tda998x_unbind(struct device *dev, struct device *master,
			   void *data)
{
1459
	struct tda998x_priv *priv = dev_get_drvdata(dev);
1460

1461 1462 1463
	drm_connector_cleanup(&priv->connector);
	drm_encoder_cleanup(&priv->encoder);
	tda998x_destroy(priv);
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
}

static const struct component_ops tda998x_ops = {
	.bind = tda998x_bind,
	.unbind = tda998x_unbind,
};

static int
tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
{
	return component_add(&client->dev, &tda998x_ops);
}

static int tda998x_remove(struct i2c_client *client)
{
	component_del(&client->dev, &tda998x_ops);
	return 0;
}

1483 1484 1485 1486 1487 1488 1489 1490
#ifdef CONFIG_OF
static const struct of_device_id tda998x_dt_ids[] = {
	{ .compatible = "nxp,tda998x", },
	{ }
};
MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
#endif

R
Rob Clark 已提交
1491 1492 1493 1494 1495 1496
static struct i2c_device_id tda998x_ids[] = {
	{ "tda998x", 0 },
	{ }
};
MODULE_DEVICE_TABLE(i2c, tda998x_ids);

1497 1498 1499 1500 1501 1502
static struct i2c_driver tda998x_driver = {
	.probe = tda998x_probe,
	.remove = tda998x_remove,
	.driver = {
		.name = "tda998x",
		.of_match_table = of_match_ptr(tda998x_dt_ids),
R
Rob Clark 已提交
1503
	},
1504
	.id_table = tda998x_ids,
R
Rob Clark 已提交
1505 1506
};

1507
module_i2c_driver(tda998x_driver);
R
Rob Clark 已提交
1508 1509 1510 1511

MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
MODULE_LICENSE("GPL");