irq-mips-gic.c 19.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
 * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
 */
9
#include <linux/bitmap.h>
10
#include <linux/clocksource.h>
11
#include <linux/init.h>
12
#include <linux/interrupt.h>
13
#include <linux/irq.h>
14
#include <linux/irqchip/mips-gic.h>
15
#include <linux/of_address.h>
16
#include <linux/sched.h>
17
#include <linux/smp.h>
18

19
#include <asm/mips-cm.h>
S
Steven J. Hill 已提交
20 21
#include <asm/setup.h>
#include <asm/traps.h>
22

23 24 25 26
#include <dt-bindings/interrupt-controller/mips-gic.h>

#include "irqchip.h"

27
unsigned int gic_present;
S
Steven J. Hill 已提交
28

29
struct gic_pcpu_mask {
30
	DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
31 32
};

33
static void __iomem *gic_base;
34
static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
35
static DEFINE_SPINLOCK(gic_lock);
36
static struct irq_domain *gic_irq_domain;
37
static int gic_shared_intrs;
38
static int gic_vpes;
39
static unsigned int gic_cpu_pin;
40
static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
41

42 43
static void __gic_irq_dispatch(void);

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
static inline unsigned int gic_read(unsigned int reg)
{
	return __raw_readl(gic_base + reg);
}

static inline void gic_write(unsigned int reg, unsigned int val)
{
	__raw_writel(val, gic_base + reg);
}

static inline void gic_update_bits(unsigned int reg, unsigned int mask,
				   unsigned int val)
{
	unsigned int regval;

	regval = gic_read(reg);
	regval &= ~mask;
	regval |= val;
	gic_write(reg, regval);
}

static inline void gic_reset_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
		  1 << GIC_INTR_BIT(intr));
}

static inline void gic_set_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
		  1 << GIC_INTR_BIT(intr));
}

static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
			GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
			pol << GIC_INTR_BIT(intr));
}

static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
			GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
			trig << GIC_INTR_BIT(intr));
}

static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
			1 << GIC_INTR_BIT(intr),
			dual << GIC_INTR_BIT(intr));
}

static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
{
	gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
		  GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
}

static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
{
	gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
		  GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
		  GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
}

111
#ifdef CONFIG_CLKSRC_MIPS_GIC
112 113 114 115 116
cycle_t gic_read_count(void)
{
	unsigned int hi, hi2, lo;

	do {
117 118 119
		hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
		lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
		hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
120 121 122 123
	} while (hi2 != hi);

	return (((cycle_t) hi) << 32) + lo;
}
124

125 126 127 128
unsigned int gic_get_count_width(void)
{
	unsigned int bits, config;

129
	config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
130 131 132 133 134 135
	bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
			 GIC_SH_CONFIG_COUNTBITS_SHF);

	return bits;
}

136 137
void gic_write_compare(cycle_t cnt)
{
138
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
139
				(int)(cnt >> 32));
140
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
141 142 143
				(int)(cnt & 0xffffffff));
}

144 145 146 147 148 149
void gic_write_cpu_compare(cycle_t cnt, int cpu)
{
	unsigned long flags;

	local_irq_save(flags);

150 151
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
	gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
152
				(int)(cnt >> 32));
153
	gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
154 155 156 157 158
				(int)(cnt & 0xffffffff));

	local_irq_restore(flags);
}

159 160 161 162
cycle_t gic_read_compare(void)
{
	unsigned int hi, lo;

163 164
	hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
	lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
165 166 167

	return (((cycle_t) hi) << 32) + lo;
}
168 169
#endif

170 171 172 173 174 175 176 177
static bool gic_local_irq_is_routable(int intr)
{
	u32 vpe_ctl;

	/* All local interrupts are routable in EIC mode. */
	if (cpu_has_veic)
		return true;

178
	vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	switch (intr) {
	case GIC_LOCAL_INT_TIMER:
		return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
	case GIC_LOCAL_INT_PERFCTR:
		return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
	case GIC_LOCAL_INT_FDC:
		return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
	case GIC_LOCAL_INT_SWINT0:
	case GIC_LOCAL_INT_SWINT1:
		return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
	default:
		return true;
	}
}

194
static void gic_bind_eic_interrupt(int irq, int set)
S
Steven J. Hill 已提交
195 196 197 198 199
{
	/* Convert irq vector # to hw int # */
	irq -= GIC_PIN_TO_VEC_OFFSET;

	/* Set irq to use shadow set */
200 201
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
		  GIC_VPE_EIC_SS(irq), set);
S
Steven J. Hill 已提交
202 203
}

204 205
void gic_send_ipi(unsigned int intr)
{
206
	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
207 208
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
int gic_get_c0_compare_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
		return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
}

int gic_get_c0_perfcount_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
		/* Is the erformance counter shared with the timer? */
		if (cp0_perfcount_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
	}
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
}

229
static unsigned int gic_get_int(void)
230 231
{
	unsigned int i;
232
	unsigned long *pcpu_mask;
233
	unsigned long pending_reg, intrmask_reg;
234 235
	DECLARE_BITMAP(pending, GIC_MAX_INTRS);
	DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
236 237 238 239

	/* Get per-cpu bitmaps */
	pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;

240 241
	pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
	intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
242

243
	for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
244 245 246 247
		pending[i] = gic_read(pending_reg);
		intrmask[i] = gic_read(intrmask_reg);
		pending_reg += 0x4;
		intrmask_reg += 0x4;
248 249
	}

250 251
	bitmap_and(pending, pending, intrmask, gic_shared_intrs);
	bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
252

253
	return find_first_bit(pending, gic_shared_intrs);
254 255
}

256
static void gic_mask_irq(struct irq_data *d)
257
{
258
	gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
259 260
}

261
static void gic_unmask_irq(struct irq_data *d)
262
{
263
	gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
264 265
}

266 267
static void gic_ack_irq(struct irq_data *d)
{
268
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
269

270
	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
271 272
}

273 274
static int gic_set_type(struct irq_data *d, unsigned int type)
{
275
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
276 277 278 279 280 281
	unsigned long flags;
	bool is_edge;

	spin_lock_irqsave(&gic_lock, flags);
	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_FALLING:
282 283 284
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
285 286 287
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_RISING:
288 289 290
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
291 292 293 294
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_BOTH:
		/* polarity is irrelevant in this case */
295 296
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
297 298 299
		is_edge = true;
		break;
	case IRQ_TYPE_LEVEL_LOW:
300 301 302
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
303 304 305 306
		is_edge = false;
		break;
	case IRQ_TYPE_LEVEL_HIGH:
	default:
307 308 309
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
310 311 312 313 314
		is_edge = false;
		break;
	}

	if (is_edge) {
315 316 317
		__irq_set_chip_handler_name_locked(d->irq,
						   &gic_edge_irq_controller,
						   handle_edge_irq, NULL);
318
	} else {
319 320 321
		__irq_set_chip_handler_name_locked(d->irq,
						   &gic_level_irq_controller,
						   handle_level_irq, NULL);
322 323
	}
	spin_unlock_irqrestore(&gic_lock, flags);
324

325 326 327 328
	return 0;
}

#ifdef CONFIG_SMP
329 330
static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
			    bool force)
331
{
332
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
333 334 335 336
	cpumask_t	tmp = CPU_MASK_NONE;
	unsigned long	flags;
	int		i;

337
	cpumask_and(&tmp, cpumask, cpu_online_mask);
338
	if (cpus_empty(tmp))
339
		return -EINVAL;
340 341 342 343

	/* Assumption : cpumask refers to a single CPU */
	spin_lock_irqsave(&gic_lock, flags);

344
	/* Re-route this IRQ */
345
	gic_map_to_vpe(irq, first_cpu(tmp));
346 347 348 349 350

	/* Update the pcpu_masks */
	for (i = 0; i < NR_CPUS; i++)
		clear_bit(irq, pcpu_masks[i].pcpu_mask);
	set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
351

352
	cpumask_copy(d->affinity, cpumask);
353 354
	spin_unlock_irqrestore(&gic_lock, flags);

355
	return IRQ_SET_MASK_OK_NOCOPY;
356 357 358
}
#endif

359 360 361 362 363 364 365 366 367 368 369
static struct irq_chip gic_level_irq_controller = {
	.name			=	"MIPS GIC",
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
	.irq_set_type		=	gic_set_type,
#ifdef CONFIG_SMP
	.irq_set_affinity	=	gic_set_affinity,
#endif
};

static struct irq_chip gic_edge_irq_controller = {
370
	.name			=	"MIPS GIC",
371
	.irq_ack		=	gic_ack_irq,
372 373
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
374
	.irq_set_type		=	gic_set_type,
375
#ifdef CONFIG_SMP
376
	.irq_set_affinity	=	gic_set_affinity,
377 378 379
#endif
};

380 381 382 383
static unsigned int gic_get_local_int(void)
{
	unsigned long pending, masked;

384 385
	pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
	masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
386 387 388 389 390 391 392 393 394 395

	bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);

	return find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
}

static void gic_mask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

396
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
397 398 399 400 401 402
}

static void gic_unmask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

403
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
}

static struct irq_chip gic_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq,
	.irq_unmask		=	gic_unmask_local_irq,
};

static void gic_mask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
420 421
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
		gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
422 423 424 425 426 427 428 429 430 431 432 433
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
434 435
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
		gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
436 437 438 439 440 441 442 443 444 445
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static struct irq_chip gic_all_vpes_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq_all_vpes,
	.irq_unmask		=	gic_unmask_local_irq_all_vpes,
};

446
static void __gic_irq_dispatch(void)
447
{
448
	unsigned int intr, virq;
J
Jeffrey Deans 已提交
449

450 451 452 453 454 455
	while ((intr = gic_get_local_int()) != GIC_NUM_LOCAL_INTRS) {
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_LOCAL_TO_HWIRQ(intr));
		do_IRQ(virq);
	}

456
	while ((intr = gic_get_int()) != gic_shared_intrs) {
457 458
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_SHARED_TO_HWIRQ(intr));
459
		do_IRQ(virq);
460
	}
461
}
462

463 464 465 466 467 468 469 470 471 472 473 474 475
static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
{
	__gic_irq_dispatch();
}

#ifdef CONFIG_MIPS_GIC_IPI
static int gic_resched_int_base;
static int gic_call_int_base;

unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
{
	return gic_resched_int_base + cpu;
}
476

477 478 479 480
unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
{
	return gic_call_int_base + cpu;
}
481

482 483 484 485 486 487 488 489 490 491 492 493 494
static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
{
	scheduler_ipi();

	return IRQ_HANDLED;
}

static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
{
	smp_call_function_interrupt();

	return IRQ_HANDLED;
}
J
Jeffrey Deans 已提交
495

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static struct irqaction irq_resched = {
	.handler	= ipi_resched_interrupt,
	.flags		= IRQF_PERCPU,
	.name		= "IPI resched"
};

static struct irqaction irq_call = {
	.handler	= ipi_call_interrupt,
	.flags		= IRQF_PERCPU,
	.name		= "IPI call"
};

static __init void gic_ipi_init_one(unsigned int intr, int cpu,
				    struct irqaction *action)
{
511 512
	int virq = irq_create_mapping(gic_irq_domain,
				      GIC_SHARED_TO_HWIRQ(intr));
513 514
	int i;

515
	gic_map_to_vpe(intr, cpu);
516 517
	for (i = 0; i < NR_CPUS; i++)
		clear_bit(intr, pcpu_masks[i].pcpu_mask);
J
Jeffrey Deans 已提交
518 519
	set_bit(intr, pcpu_masks[cpu].pcpu_mask);

520 521 522 523
	irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);

	irq_set_handler(virq, handle_percpu_irq);
	setup_irq(virq, action);
524 525
}

526
static __init void gic_ipi_init(void)
527
{
528 529 530
	int i;

	/* Use last 2 * NR_CPUS interrupts as IPIs */
531
	gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
532 533 534 535 536 537 538 539 540 541 542 543 544
	gic_call_int_base = gic_resched_int_base - nr_cpu_ids;

	for (i = 0; i < nr_cpu_ids; i++) {
		gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
		gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
	}
}
#else
static inline void gic_ipi_init(void)
{
}
#endif

545
static void __init gic_basic_init(void)
546 547
{
	unsigned int i;
S
Steven J. Hill 已提交
548 549

	board_bind_eic_interrupt = &gic_bind_eic_interrupt;
550 551

	/* Setup defaults */
552
	for (i = 0; i < gic_shared_intrs; i++) {
553 554 555
		gic_set_polarity(i, GIC_POL_POS);
		gic_set_trigger(i, GIC_TRIG_LEVEL);
		gic_reset_mask(i);
556 557
	}

558 559 560
	for (i = 0; i < gic_vpes; i++) {
		unsigned int j;

561
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
562 563 564
		for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
			if (!gic_local_irq_is_routable(j))
				continue;
565
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
566 567
		}
	}
568 569
}

570 571
static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
				    irq_hw_number_t hw)
572
{
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
	int intr = GIC_HWIRQ_TO_LOCAL(hw);
	int ret = 0;
	int i;
	unsigned long flags;

	if (!gic_local_irq_is_routable(intr))
		return -EPERM;

	/*
	 * HACK: These are all really percpu interrupts, but the rest
	 * of the MIPS kernel code does not use the percpu IRQ API for
	 * the CP0 timer and performance counter interrupts.
	 */
	if (intr != GIC_LOCAL_INT_TIMER && intr != GIC_LOCAL_INT_PERFCTR) {
		irq_set_chip_and_handler(virq,
					 &gic_local_irq_controller,
					 handle_percpu_devid_irq);
		irq_set_percpu_devid(virq);
	} else {
		irq_set_chip_and_handler(virq,
					 &gic_all_vpes_local_irq_controller,
					 handle_percpu_irq);
	}

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
		u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;

601
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
602 603 604

		switch (intr) {
		case GIC_LOCAL_INT_WD:
605
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
606 607
			break;
		case GIC_LOCAL_INT_COMPARE:
608
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
609 610
			break;
		case GIC_LOCAL_INT_TIMER:
611
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
612 613
			break;
		case GIC_LOCAL_INT_PERFCTR:
614
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
615 616
			break;
		case GIC_LOCAL_INT_SWINT0:
617
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
618 619
			break;
		case GIC_LOCAL_INT_SWINT1:
620
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
621 622
			break;
		case GIC_LOCAL_INT_FDC:
623
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
			break;
		default:
			pr_err("Invalid local IRQ %d\n", intr);
			ret = -EINVAL;
			break;
		}
	}
	spin_unlock_irqrestore(&gic_lock, flags);

	return ret;
}

static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
				     irq_hw_number_t hw)
{
	int intr = GIC_HWIRQ_TO_SHARED(hw);
640 641
	unsigned long flags;

642 643
	irq_set_chip_and_handler(virq, &gic_level_irq_controller,
				 handle_level_irq);
644 645

	spin_lock_irqsave(&gic_lock, flags);
646
	gic_map_to_pin(intr, gic_cpu_pin);
647
	/* Map to VPE 0 by default */
648
	gic_map_to_vpe(intr, 0);
649
	set_bit(intr, pcpu_masks[0].pcpu_mask);
650 651 652 653 654
	spin_unlock_irqrestore(&gic_lock, flags);

	return 0;
}

655 656 657 658 659 660 661 662
static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
			      irq_hw_number_t hw)
{
	if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
		return gic_local_irq_domain_map(d, virq, hw);
	return gic_shared_irq_domain_map(d, virq, hw);
}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	if (intsize != 3)
		return -EINVAL;

	if (intspec[0] == GIC_SHARED)
		*out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
	else if (intspec[0] == GIC_LOCAL)
		*out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
	else
		return -EINVAL;
	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;

	return 0;
}

682 683
static struct irq_domain_ops gic_irq_domain_ops = {
	.map = gic_irq_domain_map,
684
	.xlate = gic_irq_domain_xlate,
685 686
};

687 688 689 690
static void __init __gic_init(unsigned long gic_base_addr,
			      unsigned long gic_addrspace_size,
			      unsigned int cpu_vec, unsigned int irqbase,
			      struct device_node *node)
691 692 693
{
	unsigned int gicconfig;

694
	gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
695

696
	gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
697
	gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
698
		   GIC_SH_CONFIG_NUMINTRS_SHF;
699
	gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
700

701
	gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
702
		  GIC_SH_CONFIG_NUMVPES_SHF;
703
	gic_vpes = gic_vpes + 1;
704

705 706 707 708 709 710 711 712 713 714 715
	if (cpu_has_veic) {
		/* Always use vector 1 in EIC mode */
		gic_cpu_pin = 0;
		set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
			       __gic_irq_dispatch);
	} else {
		gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
		irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
					gic_irq_dispatch);
	}

716
	gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
717
					       gic_shared_intrs, irqbase,
718 719 720
					       &gic_irq_domain_ops, NULL);
	if (!gic_irq_domain)
		panic("Failed to add GIC IRQ domain");
721

722
	gic_basic_init();
723 724

	gic_ipi_init();
725
}
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781

void __init gic_init(unsigned long gic_base_addr,
		     unsigned long gic_addrspace_size,
		     unsigned int cpu_vec, unsigned int irqbase)
{
	__gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
}

static int __init gic_of_init(struct device_node *node,
			      struct device_node *parent)
{
	struct resource res;
	unsigned int cpu_vec, i = 0, reserved = 0;
	phys_addr_t gic_base;
	size_t gic_len;

	/* Find the first available CPU vector. */
	while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
					   i++, &cpu_vec))
		reserved |= BIT(cpu_vec);
	for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
		if (!(reserved & BIT(cpu_vec)))
			break;
	}
	if (cpu_vec == 8) {
		pr_err("No CPU vectors available for GIC\n");
		return -ENODEV;
	}

	if (of_address_to_resource(node, 0, &res)) {
		/*
		 * Probe the CM for the GIC base address if not specified
		 * in the device-tree.
		 */
		if (mips_cm_present()) {
			gic_base = read_gcr_gic_base() &
				~CM_GCR_GIC_BASE_GICEN_MSK;
			gic_len = 0x20000;
		} else {
			pr_err("Failed to get GIC memory range\n");
			return -ENODEV;
		}
	} else {
		gic_base = res.start;
		gic_len = resource_size(&res);
	}

	if (mips_cm_present())
		write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
	gic_present = true;

	__gic_init(gic_base, gic_len, cpu_vec, 0, node);

	return 0;
}
IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);