pci-vr41xx.c 8.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  pci-vr41xx.c, PCI Control Unit routines for the NEC VR4100 series.
 *
 *  Copyright (C) 2001-2003 MontaVista Software Inc.
5 6
 *    Author: Yoichi Yuasa <source@mvista.com>
 *  Copyright (C) 2004-2008  Yoichi Yuasa <yuasa@linux-mips.org>
7
 *  Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software
 *  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
/*
 * Changes:
25
 *  MontaVista Software Inc. <source@mvista.com>
L
Linus Torvalds 已提交
26 27 28 29 30 31 32 33
 *  - New creation, NEC VR4122 and VR4131 are supported.
 */
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/types.h>

#include <asm/cpu.h>
#include <asm/io.h>
34
#include <asm/vr41xx/pci.h>
L
Linus Torvalds 已提交
35 36 37 38 39 40
#include <asm/vr41xx/vr41xx.h>

#include "pci-vr41xx.h"

extern struct pci_ops vr41xx_pci_ops;

41 42 43 44 45
static void __iomem *pciu_base;

#define pciu_read(offset)		readl(pciu_base + (offset))
#define pciu_write(offset, value)	writel((value), pciu_base + (offset))

L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
static struct pci_master_address_conversion pci_master_memory1 = {
	.bus_base_address	= PCI_MASTER_MEM1_BUS_BASE_ADDRESS,
	.address_mask		= PCI_MASTER_MEM1_ADDRESS_MASK,
	.pci_base_address	= PCI_MASTER_MEM1_PCI_BASE_ADDRESS,
};

static struct pci_target_address_conversion pci_target_memory1 = {
	.address_mask		= PCI_TARGET_MEM1_ADDRESS_MASK,
	.bus_base_address	= PCI_TARGET_MEM1_BUS_BASE_ADDRESS,
};

static struct pci_master_address_conversion pci_master_io = {
	.bus_base_address	= PCI_MASTER_IO_BUS_BASE_ADDRESS,
	.address_mask		= PCI_MASTER_IO_ADDRESS_MASK,
	.pci_base_address	= PCI_MASTER_IO_PCI_BASE_ADDRESS,
};

static struct pci_mailbox_address pci_mailbox = {
	.base_address		= PCI_MAILBOX_BASE_ADDRESS,
};

static struct pci_target_address_window pci_target_window1 = {
	.base_address		= PCI_TARGET_WINDOW1_BASE_ADDRESS,
};

static struct resource pci_mem_resource = {
	.name   = "PCI Memory resources",
	.start  = PCI_MEM_RESOURCE_START,
	.end    = PCI_MEM_RESOURCE_END,
	.flags  = IORESOURCE_MEM,
};

static struct resource pci_io_resource = {
	.name   = "PCI I/O resources",
	.start  = PCI_IO_RESOURCE_START,
	.end    = PCI_IO_RESOURCE_END,
	.flags  = IORESOURCE_IO,
};

static struct pci_controller_unit_setup vr41xx_pci_controller_unit_setup = {
	.master_memory1				= &pci_master_memory1,
	.target_memory1				= &pci_target_memory1,
	.master_io				= &pci_master_io,
	.exclusive_access			= CANNOT_LOCK_FROM_DEVICE,
	.wait_time_limit_from_irdy_to_trdy	= 0,
	.mailbox				= &pci_mailbox,
	.target_window1				= &pci_target_window1,
	.master_latency_timer			= 0x80,
	.retry_limit				= 0,
	.arbiter_priority_control		= PCI_ARBITRATION_MODE_FAIR,
	.take_away_gnt_mode			= PCI_TAKE_AWAY_GNT_DISABLE,
};

static struct pci_controller vr41xx_pci_controller = {
	.pci_ops        = &vr41xx_pci_ops,
	.mem_resource	= &pci_mem_resource,
	.io_resource	= &pci_io_resource,
};

void __init vr41xx_pciu_setup(struct pci_controller_unit_setup *setup)
{
	vr41xx_pci_controller_unit_setup = *setup;
}

static int __init vr41xx_pciu_init(void)
{
	struct pci_controller_unit_setup *setup;
	struct pci_master_address_conversion *master;
	struct pci_target_address_conversion *target;
	struct pci_mailbox_address *mailbox;
	struct pci_target_address_window *window;
	unsigned long vtclock, pci_clock_max;
	uint32_t val;

	setup = &vr41xx_pci_controller_unit_setup;

122 123 124 125 126 127 128 129 130
	if (request_mem_region(PCIU_BASE, PCIU_SIZE, "PCIU") == NULL)
		return -EBUSY;

	pciu_base = ioremap(PCIU_BASE, PCIU_SIZE);
	if (pciu_base == NULL) {
		release_mem_region(PCIU_BASE, PCIU_SIZE);
		return -EBUSY;
	}

L
Linus Torvalds 已提交
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
	/* Disable PCI interrupt */
	vr41xx_disable_pciint();

	/* Supply VTClock to PCIU */
	vr41xx_supply_clock(PCIU_CLOCK);

	/* Dummy write, waiting for supply of VTClock. */
	vr41xx_disable_pciint();

	/* Select PCI clock */
	if (setup->pci_clock_max != 0)
		pci_clock_max = setup->pci_clock_max;
	else
		pci_clock_max = PCI_CLOCK_MAX;
	vtclock = vr41xx_get_vtclock_frequency();
	if (vtclock < pci_clock_max)
147
		pciu_write(PCICLKSELREG, EQUAL_VTCLOCK);
L
Linus Torvalds 已提交
148
	else if ((vtclock / 2) < pci_clock_max)
149
		pciu_write(PCICLKSELREG, HALF_VTCLOCK);
L
Linus Torvalds 已提交
150 151
	else if (current_cpu_data.processor_id >= PRID_VR4131_REV2_1 &&
	         (vtclock / 3) < pci_clock_max)
152
		pciu_write(PCICLKSELREG, ONE_THIRD_VTCLOCK);
L
Linus Torvalds 已提交
153
	else if ((vtclock / 4) < pci_clock_max)
154
		pciu_write(PCICLKSELREG, QUARTER_VTCLOCK);
L
Linus Torvalds 已提交
155 156
	else {
		printk(KERN_ERR "PCI Clock is over 33MHz.\n");
157
		iounmap(pciu_base);
L
Linus Torvalds 已提交
158 159 160 161 162 163 164 165 166 167 168 169
		return -EINVAL;
	}

	/* Supply PCI clock by PCI bus */
	vr41xx_supply_clock(PCI_CLOCK);

	if (setup->master_memory1 != NULL) {
		master = setup->master_memory1;
		val = IBA(master->bus_base_address) |
		      MASTER_MSK(master->address_mask) |
		      WINEN |
		      PCIA(master->pci_base_address);
170
		pciu_write(PCIMMAW1REG, val);
L
Linus Torvalds 已提交
171
	} else {
172
		val = pciu_read(PCIMMAW1REG);
L
Linus Torvalds 已提交
173
		val &= ~WINEN;
174
		pciu_write(PCIMMAW1REG, val);
L
Linus Torvalds 已提交
175 176 177 178 179 180 181 182
	}

	if (setup->master_memory2 != NULL) {
		master = setup->master_memory2;
		val = IBA(master->bus_base_address) |
		      MASTER_MSK(master->address_mask) |
		      WINEN |
		      PCIA(master->pci_base_address);
183
		pciu_write(PCIMMAW2REG, val);
L
Linus Torvalds 已提交
184
	} else {
185
		val = pciu_read(PCIMMAW2REG);
L
Linus Torvalds 已提交
186
		val &= ~WINEN;
187
		pciu_write(PCIMMAW2REG, val);
L
Linus Torvalds 已提交
188 189 190 191 192 193 194
	}

	if (setup->target_memory1 != NULL) {
		target = setup->target_memory1;
		val = TARGET_MSK(target->address_mask) |
		      WINEN |
		      ITA(target->bus_base_address);
195
		pciu_write(PCITAW1REG, val);
L
Linus Torvalds 已提交
196
	} else {
197
		val = pciu_read(PCITAW1REG);
L
Linus Torvalds 已提交
198
		val &= ~WINEN;
199
		pciu_write(PCITAW1REG, val);
L
Linus Torvalds 已提交
200 201 202 203 204 205 206
	}

	if (setup->target_memory2 != NULL) {
		target = setup->target_memory2;
		val = TARGET_MSK(target->address_mask) |
		      WINEN |
		      ITA(target->bus_base_address);
207
		pciu_write(PCITAW2REG, val);
L
Linus Torvalds 已提交
208
	} else {
209
		val = pciu_read(PCITAW2REG);
L
Linus Torvalds 已提交
210
		val &= ~WINEN;
211
		pciu_write(PCITAW2REG, val);
L
Linus Torvalds 已提交
212 213 214 215 216 217 218 219
	}

	if (setup->master_io != NULL) {
		master = setup->master_io;
		val = IBA(master->bus_base_address) |
		      MASTER_MSK(master->address_mask) |
		      WINEN |
		      PCIIA(master->pci_base_address);
220
		pciu_write(PCIMIOAWREG, val);
L
Linus Torvalds 已提交
221
	} else {
222
		val = pciu_read(PCIMIOAWREG);
L
Linus Torvalds 已提交
223
		val &= ~WINEN;
224
		pciu_write(PCIMIOAWREG, val);
L
Linus Torvalds 已提交
225 226 227
	}

	if (setup->exclusive_access == CANNOT_LOCK_FROM_DEVICE)
228
		pciu_write(PCIEXACCREG, UNLOCK);
L
Linus Torvalds 已提交
229
	else
230
		pciu_write(PCIEXACCREG, 0);
L
Linus Torvalds 已提交
231

232
	if (current_cpu_type() == CPU_VR4122)
233
		pciu_write(PCITRDYVREG, TRDYV(setup->wait_time_limit_from_irdy_to_trdy));
L
Linus Torvalds 已提交
234

235
	pciu_write(LATTIMEREG, MLTIM(setup->master_latency_timer));
L
Linus Torvalds 已提交
236 237 238 239 240

	if (setup->mailbox != NULL) {
		mailbox = setup->mailbox;
		val = MBADD(mailbox->base_address) | TYPE_32BITSPACE |
		      MSI_MEMORY | PREF_APPROVAL;
241
		pciu_write(MAILBAREG, val);
L
Linus Torvalds 已提交
242 243 244 245 246 247
	}

	if (setup->target_window1) {
		window = setup->target_window1;
		val = PMBA(window->base_address) | TYPE_32BITSPACE |
		      MSI_MEMORY | PREF_APPROVAL;
248
		pciu_write(PCIMBA1REG, val);
L
Linus Torvalds 已提交
249 250 251 252 253 254
	}

	if (setup->target_window2) {
		window = setup->target_window2;
		val = PMBA(window->base_address) | TYPE_32BITSPACE |
		      MSI_MEMORY | PREF_APPROVAL;
255
		pciu_write(PCIMBA2REG, val);
L
Linus Torvalds 已提交
256 257
	}

258
	val = pciu_read(RETVALREG);
L
Linus Torvalds 已提交
259 260
	val &= ~RTYVAL_MASK;
	val |= RTYVAL(setup->retry_limit);
261
	pciu_write(RETVALREG, val);
L
Linus Torvalds 已提交
262

263
	val = pciu_read(PCIAPCNTREG);
L
Linus Torvalds 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	val &= ~(TKYGNT | PAPC);

	switch (setup->arbiter_priority_control) {
	case PCI_ARBITRATION_MODE_ALTERNATE_0:
		val |= PAPC_ALTERNATE_0;
		break;
	case PCI_ARBITRATION_MODE_ALTERNATE_B:
		val |= PAPC_ALTERNATE_B;
		break;
	default:
		val |= PAPC_FAIR;
		break;
	}

	if (setup->take_away_gnt_mode == PCI_TAKE_AWAY_GNT_ENABLE)
		val |= TKYGNT_ENABLE;

281
	pciu_write(PCIAPCNTREG, val);
L
Linus Torvalds 已提交
282

283 284 285
	pciu_write(COMMANDREG, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
	                       PCI_COMMAND_MASTER | PCI_COMMAND_PARITY |
			       PCI_COMMAND_SERR);
L
Linus Torvalds 已提交
286 287

	/* Clear bus error */
288
	pciu_read(BUSERRADREG);
L
Linus Torvalds 已提交
289

290
	pciu_write(PCIENREG, PCIU_CONFIG_DONE);
L
Linus Torvalds 已提交
291 292 293 294 295 296 297 298 299 300 301 302

	if (setup->mem_resource != NULL)
		vr41xx_pci_controller.mem_resource = setup->mem_resource;

	if (setup->io_resource != NULL) {
		vr41xx_pci_controller.io_resource = setup->io_resource;
	} else {
		set_io_port_base(IO_PORT_BASE);
		ioport_resource.start = IO_PORT_RESOURCE_START;
		ioport_resource.end = IO_PORT_RESOURCE_END;
	}

303 304 305 306 307 308 309 310 311 312 313 314
	if (setup->master_io) {
		void __iomem *io_map_base;
		struct resource *res = vr41xx_pci_controller.io_resource;
		master = setup->master_io;
		io_map_base = ioremap(master->bus_base_address,
				      res->end - res->start + 1);
		if (!io_map_base)
			return -EBUSY;

		vr41xx_pci_controller.io_map_base = (unsigned long)io_map_base;
	}

L
Linus Torvalds 已提交
315 316 317 318 319 320
	register_pci_controller(&vr41xx_pci_controller);

	return 0;
}

arch_initcall(vr41xx_pciu_init);