core.c 13.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 *  linux/arch/arm/mach-realview/core.c
 *
 *  Copyright (C) 1999 - 2003 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#include <linux/init.h>
22
#include <linux/platform_device.h>
23 24 25
#include <linux/dma-mapping.h>
#include <linux/sysdev.h>
#include <linux/interrupt.h>
26 27
#include <linux/amba/bus.h>
#include <linux/amba/clcd.h>
28
#include <linux/io.h>
29
#include <linux/smsc911x.h>
30
#include <linux/ata_platform.h>
31
#include <linux/amba/mmci.h>
32
#include <linux/gfp.h>
33
#include <linux/clkdev.h>
34 35

#include <asm/system.h>
36
#include <mach/hardware.h>
37 38
#include <asm/irq.h>
#include <asm/leds.h>
39
#include <asm/mach-types.h>
40
#include <asm/hardware/arm_timer.h>
41
#include <asm/hardware/icst.h>
42 43 44 45 46 47 48 49

#include <asm/mach/arch.h>
#include <asm/mach/flash.h>
#include <asm/mach/irq.h>
#include <asm/mach/map.h>

#include <asm/hardware/gic.h>

50 51
#include <mach/platform.h>
#include <mach/irqs.h>
52
#include <asm/hardware/timer-sp.h>
53

54
#include <plat/clcd.h>
55 56
#include <plat/sched_clock.h>

57 58
#include "core.h"

59 60 61 62
#ifdef CONFIG_ZONE_DMA
/*
 * Adjust the zones if there are restrictions for DMA access.
 */
63
void __init realview_adjust_zones(unsigned long *size, unsigned long *hole)
64 65 66
{
	unsigned long dma_size = SZ_256M >> PAGE_SHIFT;

67
	if (!machine_is_realview_pbx() || size[0] <= dma_size)
68 69 70 71 72 73 74 75 76
		return;

	size[ZONE_NORMAL] = size[0] - dma_size;
	size[ZONE_DMA] = dma_size;
	hole[ZONE_NORMAL] = hole[0];
	hole[ZONE_DMA] = 0;
}
#endif

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

#define REALVIEW_FLASHCTRL    (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)

static int realview_flash_init(void)
{
	u32 val;

	val = __raw_readl(REALVIEW_FLASHCTRL);
	val &= ~REALVIEW_FLASHPROG_FLVPPEN;
	__raw_writel(val, REALVIEW_FLASHCTRL);

	return 0;
}

static void realview_flash_exit(void)
{
	u32 val;

	val = __raw_readl(REALVIEW_FLASHCTRL);
	val &= ~REALVIEW_FLASHPROG_FLVPPEN;
	__raw_writel(val, REALVIEW_FLASHCTRL);
}

static void realview_flash_set_vpp(int on)
{
	u32 val;

	val = __raw_readl(REALVIEW_FLASHCTRL);
	if (on)
		val |= REALVIEW_FLASHPROG_FLVPPEN;
	else
		val &= ~REALVIEW_FLASHPROG_FLVPPEN;
	__raw_writel(val, REALVIEW_FLASHCTRL);
}

static struct flash_platform_data realview_flash_data = {
	.map_name		= "cfi_probe",
	.width			= 4,
	.init			= realview_flash_init,
	.exit			= realview_flash_exit,
	.set_vpp		= realview_flash_set_vpp,
};

struct platform_device realview_flash_device = {
	.name			= "armflash",
	.id			= 0,
	.dev			= {
		.platform_data	= &realview_flash_data,
	},
};

128 129 130 131 132 133 134
int realview_flash_register(struct resource *res, u32 num)
{
	realview_flash_device.resource = res;
	realview_flash_device.num_resources = num;
	return platform_device_register(&realview_flash_device);
}

135 136 137 138 139
static struct smsc911x_platform_config smsc911x_config = {
	.flags		= SMSC911X_USE_32BIT,
	.irq_polarity	= SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
	.irq_type	= SMSC911X_IRQ_TYPE_PUSH_PULL,
	.phy_interface	= PHY_INTERFACE_MODE_MII,
140 141
};

142
static struct platform_device realview_eth_device = {
143
	.name		= "smsc911x",
144 145 146 147 148 149 150 151 152
	.id		= 0,
	.num_resources	= 2,
};

int realview_eth_register(const char *name, struct resource *res)
{
	if (name)
		realview_eth_device.name = name;
	realview_eth_device.resource = res;
153 154
	if (strcmp(realview_eth_device.name, "smsc911x") == 0)
		realview_eth_device.dev.platform_data = &smsc911x_config;
155 156

	return platform_device_register(&realview_eth_device);
157 158 159 160 161 162 163 164 165 166 167
}

struct platform_device realview_usb_device = {
	.name			= "isp1760",
	.num_resources		= 2,
};

int realview_usb_register(struct resource *res)
{
	realview_usb_device.resource = res;
	return platform_device_register(&realview_usb_device);
168 169
}

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
static struct pata_platform_info pata_platform_data = {
	.ioport_shift		= 1,
};

static struct resource pata_resources[] = {
	[0] = {
		.start		= REALVIEW_CF_BASE,
		.end		= REALVIEW_CF_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	},
	[1] = {
		.start		= REALVIEW_CF_BASE + 0x100,
		.end		= REALVIEW_CF_BASE + SZ_4K - 1,
		.flags		= IORESOURCE_MEM,
	},
};

struct platform_device realview_cf_device = {
	.name			= "pata_platform",
	.id			= -1,
	.num_resources		= ARRAY_SIZE(pata_resources),
	.resource		= pata_resources,
	.dev			= {
		.platform_data	= &pata_platform_data,
	},
};

197 198 199 200 201 202 203 204
static struct resource realview_i2c_resource = {
	.start		= REALVIEW_I2C_BASE,
	.end		= REALVIEW_I2C_BASE + SZ_4K - 1,
	.flags		= IORESOURCE_MEM,
};

struct platform_device realview_i2c_device = {
	.name		= "versatile-i2c",
205
	.id		= 0,
206 207 208 209
	.num_resources	= 1,
	.resource	= &realview_i2c_resource,
};

210 211
static struct i2c_board_info realview_i2c_board_info[] = {
	{
212
		I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
213 214 215 216 217 218 219 220 221 222
	},
};

static int __init realview_i2c_init(void)
{
	return i2c_register_board_info(0, realview_i2c_board_info,
				       ARRAY_SIZE(realview_i2c_board_info));
}
arch_initcall(realview_i2c_init);

223 224
#define REALVIEW_SYSMCI	(__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)

225 226 227
/*
 * This is only used if GPIOLIB support is disabled
 */
228 229 230 231 232
static unsigned int realview_mmc_status(struct device *dev)
{
	struct amba_device *adev = container_of(dev, struct amba_device, dev);
	u32 mask;

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	if (machine_is_realview_pb1176()) {
		static bool inserted = false;

		/*
		 * The PB1176 does not have the status register,
		 * assume it is inserted at startup, then invert
		 * for each call so card insertion/removal will
		 * be detected anyway. This will not be called if
		 * GPIO on PL061 is active, which is the proper
		 * way to do this on the PB1176.
		 */
		inserted = !inserted;
		return inserted ? 0 : 1;
	}

248 249 250 251 252
	if (adev->res.start == REALVIEW_MMCI0_BASE)
		mask = 1;
	else
		mask = 2;

253
	return readl(REALVIEW_SYSMCI) & mask;
254 255
}

256
struct mmci_platform_data realview_mmc0_plat_data = {
257 258
	.ocr_mask	= MMC_VDD_32_33|MMC_VDD_33_34,
	.status		= realview_mmc_status,
259 260
	.gpio_wp	= 17,
	.gpio_cd	= 16,
261
	.cd_invert	= true,
262 263
};

264
struct mmci_platform_data realview_mmc1_plat_data = {
265 266
	.ocr_mask	= MMC_VDD_32_33|MMC_VDD_33_34,
	.status		= realview_mmc_status,
267 268
	.gpio_wp	= 19,
	.gpio_cd	= 18,
269
	.cd_invert	= true,
270 271 272 273 274
};

/*
 * Clock handling
 */
275
static const struct icst_params realview_oscvco_params = {
R
Russell King 已提交
276
	.ref		= 24000000,
277
	.vco_max	= ICST307_VCO_MAX,
278
	.vco_min	= ICST307_VCO_MIN,
279 280 281 282
	.vd_min		= 4 + 8,
	.vd_max		= 511 + 8,
	.rd_min		= 1 + 2,
	.rd_max		= 127 + 2,
283 284
	.s2div		= icst307_s2div,
	.idx2s		= icst307_idx2s,
285 286
};

287
static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
288 289 290 291
{
	void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
	u32 val;

292
	val = readl(clk->vcoreg) & ~0x7ffff;
293 294 295
	val |= vco.v | (vco.r << 9) | (vco.s << 16);

	writel(0xa05f, sys_lock);
296
	writel(val, clk->vcoreg);
297 298 299
	writel(0, sys_lock);
}

300 301 302 303 304 305
static const struct clk_ops oscvco_clk_ops = {
	.round	= icst_clk_round,
	.set	= icst_clk_set,
	.setvco	= realview_oscvco_set,
};

306
static struct clk oscvco_clk = {
307
	.ops	= &oscvco_clk_ops,
308 309 310
	.params	= &realview_oscvco_params,
};

311 312 313 314 315 316 317
/*
 * These are fixed clocks.
 */
static struct clk ref24_clk = {
	.rate	= 24000000,
};

318 319
static struct clk dummy_apb_pclk;

320
static struct clk_lookup lookups[] = {
321 322 323 324
	{	/* Bus clock */
		.con_id		= "apb_pclk",
		.clk		= &dummy_apb_pclk,
	}, {	/* UART0 */
325
		.dev_id		= "dev:uart0",
326 327
		.clk		= &ref24_clk,
	}, {	/* UART1 */
328
		.dev_id		= "dev:uart1",
329 330
		.clk		= &ref24_clk,
	}, {	/* UART2 */
331
		.dev_id		= "dev:uart2",
332 333
		.clk		= &ref24_clk,
	}, {	/* UART3 */
334
		.dev_id		= "fpga:uart3",
335
		.clk		= &ref24_clk,
336 337 338 339 340 341
	}, {	/* UART3 is on the dev chip in PB1176 */
		.dev_id		= "dev:uart3",
		.clk		= &ref24_clk,
	}, {	/* UART4 only exists in PB1176 */
		.dev_id		= "fpga:uart4",
		.clk		= &ref24_clk,
342
	}, {	/* KMI0 */
343
		.dev_id		= "fpga:kmi0",
344 345
		.clk		= &ref24_clk,
	}, {	/* KMI1 */
346
		.dev_id		= "fpga:kmi1",
347 348
		.clk		= &ref24_clk,
	}, {	/* MMC0 */
349
		.dev_id		= "fpga:mmc0",
350
		.clk		= &ref24_clk,
351
	}, {	/* CLCD is in the PB1176 and EB DevChip */
352
		.dev_id		= "dev:clcd",
353 354
		.clk		= &oscvco_clk,
	}, {	/* PB:CLCD */
355
		.dev_id		= "issp:clcd",
356
		.clk		= &oscvco_clk,
357 358 359
	}, {	/* SSP */
		.dev_id		= "dev:ssp0",
		.clk		= &ref24_clk,
360 361 362 363 364
	}
};

static int __init clk_init(void)
{
365 366 367 368 369
	if (machine_is_realview_pb1176())
		oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
	else
		oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;

370
	clkdev_add_table(lookups, ARRAY_SIZE(lookups));
371

372 373
	return 0;
}
374
core_initcall(clk_init);
375

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/*
 * CLCD support.
 */
#define SYS_CLCD_NLCDIOON	(1 << 2)
#define SYS_CLCD_VDDPOSSWITCH	(1 << 3)
#define SYS_CLCD_PWR3V5SWITCH	(1 << 4)
#define SYS_CLCD_ID_MASK	(0x1f << 8)
#define SYS_CLCD_ID_SANYO_3_8	(0x00 << 8)
#define SYS_CLCD_ID_UNKNOWN_8_4	(0x01 << 8)
#define SYS_CLCD_ID_EPSON_2_2	(0x02 << 8)
#define SYS_CLCD_ID_SANYO_2_5	(0x07 << 8)
#define SYS_CLCD_ID_VGA		(0x1f << 8)

/*
 * Disable all display connectors on the interface module.
 */
static void realview_clcd_disable(struct clcd_fb *fb)
{
	void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
	u32 val;

	val = readl(sys_clcd);
	val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
	writel(val, sys_clcd);
}

/*
 * Enable the relevant connector on the interface module.
 */
static void realview_clcd_enable(struct clcd_fb *fb)
{
	void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
	u32 val;

	/*
411
	 * Enable the PSUs
412
	 */
413
	val = readl(sys_clcd);
414 415 416 417
	val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
	writel(val, sys_clcd);
}

418 419 420 421 422 423
/*
 * Detect which LCD panel is connected, and return the appropriate
 * clcd_panel structure.  Note: we do not have any information on
 * the required timings for the 8.4in panel, so we presently assume
 * VGA timings.
 */
424 425
static int realview_clcd_setup(struct clcd_fb *fb)
{
426 427
	void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
	const char *panel_name, *vga_panel_name;
428
	unsigned long framesize;
429
	u32 val;
430

431
	if (machine_is_realview_eb()) {
432 433
		/* VGA, 16bpp */
		framesize = 640 * 480 * 2;
434 435
		vga_panel_name = "VGA";
	} else {
436 437
		/* XVGA, 16bpp */
		framesize = 1024 * 768 * 2;
438
		vga_panel_name = "XVGA";
439 440
	}

441 442 443 444 445 446 447 448 449 450 451 452 453
	val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
	if (val == SYS_CLCD_ID_SANYO_3_8)
		panel_name = "Sanyo TM38QV67A02A";
	else if (val == SYS_CLCD_ID_SANYO_2_5)
		panel_name = "Sanyo QVGA Portrait";
	else if (val == SYS_CLCD_ID_EPSON_2_2)
		panel_name = "Epson L2F50113T00";
	else if (val == SYS_CLCD_ID_VGA)
		panel_name = vga_panel_name;
	else {
		pr_err("CLCD: unknown LCD panel ID 0x%08x, using VGA\n", val);
		panel_name = vga_panel_name;
	}
454

455 456 457
	fb->panel = versatile_clcd_get_panel(panel_name);
	if (!fb->panel)
		return -EINVAL;
458

459
	return versatile_clcd_setup_dma(fb, framesize);
460 461 462 463
}

struct clcd_board clcd_plat_data = {
	.name		= "RealView",
464
	.caps		= CLCD_CAP_ALL,
465 466 467 468 469
	.check		= clcdfb_check,
	.decode		= clcdfb_decode,
	.disable	= realview_clcd_disable,
	.enable		= realview_clcd_enable,
	.setup		= realview_clcd_setup,
470 471
	.mmap		= versatile_clcd_mmap_dma,
	.remove		= versatile_clcd_remove_dma,
472 473 474 475 476 477 478 479 480
};

#ifdef CONFIG_LEDS
#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)

void realview_leds_event(led_event_t ledevt)
{
	unsigned long flags;
	u32 val;
481
	u32 led = 1 << smp_processor_id();
482 483 484 485 486 487

	local_irq_save(flags);
	val = readl(VA_LEDS_BASE);

	switch (ledevt) {
	case led_idle_start:
488
		val = val & ~led;
489 490 491
		break;

	case led_idle_end:
492
		val = val | led;
493 494 495
		break;

	case led_timer:
496
		val = val ^ REALVIEW_SYS_LED7;
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		break;

	case led_halted:
		val = 0;
		break;

	default:
		break;
	}

	writel(val, VA_LEDS_BASE);
	local_irq_restore(flags);
}
#endif	/* CONFIG_LEDS */

512 513 514 515 516 517
/*
 * The sched_clock counter
 */
#define REFCOUNTER		(__io_address(REALVIEW_SYS_BASE) + \
				 REALVIEW_SYS_24MHz_OFFSET)

518 519 520
/*
 * Where is the timer (VA)?
 */
521 522 523 524
void __iomem *timer0_va_base;
void __iomem *timer1_va_base;
void __iomem *timer2_va_base;
void __iomem *timer3_va_base;
525 526

/*
527
 * Set up the clock source and clock events devices
528
 */
529
void __init realview_timer_init(unsigned int timer_irq)
530 531 532
{
	u32 val;

533 534
	versatile_sched_clock_init(REFCOUNTER, 24000000);

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
	/* 
	 * set clock frequency: 
	 *	REALVIEW_REFCLK is 32KHz
	 *	REALVIEW_TIMCLK is 1MHz
	 */
	val = readl(__io_address(REALVIEW_SCTL_BASE));
	writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
	       (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) | 
	       (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
	       (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
	       __io_address(REALVIEW_SCTL_BASE));

	/*
	 * Initialise to a known state (all timers off)
	 */
550 551 552 553
	writel(0, timer0_va_base + TIMER_CTRL);
	writel(0, timer1_va_base + TIMER_CTRL);
	writel(0, timer2_va_base + TIMER_CTRL);
	writel(0, timer3_va_base + TIMER_CTRL);
554

555 556
	sp804_clocksource_init(timer3_va_base);
	sp804_clockevents_init(timer0_va_base, timer_irq);
557
}
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

/*
 * Setup the memory banks.
 */
void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
		    struct meminfo *meminfo)
{
	/*
	 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
	 * Half of this is mirrored at 0.
	 */
#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
	meminfo->bank[0].start = 0x70000000;
	meminfo->bank[0].size = SZ_512M;
	meminfo->nr_banks = 1;
#else
	meminfo->bank[0].start = 0;
	meminfo->bank[0].size = SZ_256M;
	meminfo->nr_banks = 1;
#endif
}