pata_pdc202xx_old.c 10.2 KB
Newer Older
1 2 3 4
/*
 * pata_pdc202xx_old.c 	- Promise PDC202xx PATA for new ATA layer
 *			  (C) 2005 Red Hat Inc
 *			  Alan Cox <alan@redhat.com>
5
 *			  (C) 2007 Bartlomiej Zolnierkiewicz
6 7 8 9 10 11
 *
 * Based in part on linux/drivers/ide/pci/pdc202xx_old.c
 *
 * First cut with LBA48/ATAPI
 *
 * TODO:
12
 *	Channel interlock/reset on both required
13
 */
14

15 16 17 18 19 20 21 22 23 24
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME "pata_pdc202xx_old"
25
#define DRV_VERSION "0.4.2"
26

27
static int pdc2026x_cable_detect(struct ata_port *ap)
28 29 30
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u16 cis;
31

32 33
	pci_read_config_word(pdev, 0x50, &cis);
	if (cis & (1 << (10 + ap->port_no)))
34 35
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
36 37 38
}

/**
39
 *	pdc202xx_configure_piomode	-	set chip PIO timing
40 41 42 43 44 45 46 47
 *	@ap: ATA interface
 *	@adev: ATA device
 *	@pio: PIO mode
 *
 *	Called to do the PIO mode setup. Our timing registers are shared
 *	so a configure_dmamode call will undo any work we do here and vice
 *	versa
 */
48

49
static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
50 51
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
52
	int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
53 54 55 56 57 58 59 60
	static u16 pio_timing[5] = {
		0x0913, 0x050C , 0x0308, 0x0206, 0x0104
	};
	u8 r_ap, r_bp;

	pci_read_config_byte(pdev, port, &r_ap);
	pci_read_config_byte(pdev, port + 1, &r_bp);
	r_ap &= ~0x3F;	/* Preserve ERRDY_EN, SYNC_IN */
61
	r_bp &= ~0x1F;
62 63
	r_ap |= (pio_timing[pio] >> 8);
	r_bp |= (pio_timing[pio] & 0xFF);
64

65 66 67 68 69 70 71 72 73
	if (ata_pio_need_iordy(adev))
		r_ap |= 0x20;	/* IORDY enable */
	if (adev->class == ATA_DEV_ATA)
		r_ap |= 0x10;	/* FIFO enable */
	pci_write_config_byte(pdev, port, r_ap);
	pci_write_config_byte(pdev, port + 1, r_bp);
}

/**
74
 *	pdc202xx_set_piomode	-	set initial PIO mode data
75 76 77 78 79 80
 *	@ap: ATA interface
 *	@adev: ATA device
 *
 *	Called to do the PIO mode setup. Our timing registers are shared
 *	but we want to set the PIO timing by default.
 */
81

82
static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev)
83
{
84
	pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
85 86 87
}

/**
88
 *	pdc202xx_configure_dmamode	-	set DMA mode in chip
89 90 91 92 93 94
 *	@ap: ATA interface
 *	@adev: ATA device
 *
 *	Load DMA cycle times into the chip ready for a DMA transfer
 *	to occur.
 */
95

96
static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev)
97 98
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
99
	int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
100 101 102 103 104 105
	static u8 udma_timing[6][2] = {
		{ 0x60, 0x03 },	/* 33 Mhz Clock */
		{ 0x40, 0x02 },
		{ 0x20, 0x01 },
		{ 0x40, 0x02 },	/* 66 Mhz Clock */
		{ 0x20, 0x01 },
106
		{ 0x20, 0x01 }
107
	};
108 109 110 111 112
	static u8 mdma_timing[3][2] = {
		{ 0x60, 0x03 },
		{ 0x60, 0x04 },
		{ 0xe0, 0x0f },
	};
113
	u8 r_bp, r_cp;
114

115 116
	pci_read_config_byte(pdev, port + 1, &r_bp);
	pci_read_config_byte(pdev, port + 2, &r_cp);
117

118
	r_bp &= ~0xE0;
119
	r_cp &= ~0x0F;
120

121 122 123 124
	if (adev->dma_mode >= XFER_UDMA_0) {
		int speed = adev->dma_mode - XFER_UDMA_0;
		r_bp |= udma_timing[speed][0];
		r_cp |= udma_timing[speed][1];
125

126 127
	} else {
		int speed = adev->dma_mode - XFER_MW_DMA_0;
128 129
		r_bp |= mdma_timing[speed][0];
		r_cp |= mdma_timing[speed][1];
130 131 132
	}
	pci_write_config_byte(pdev, port + 1, r_bp);
	pci_write_config_byte(pdev, port + 2, r_cp);
133

134 135 136 137 138 139 140 141 142
}

/**
 *	pdc2026x_bmdma_start		-	DMA engine begin
 *	@qc: ATA command
 *
 *	In UDMA3 or higher we have to clock switch for the duration of the
 *	DMA transfer sequence.
 */
143

144 145 146 147 148 149 150
static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ata_device *adev = qc->dev;
	struct ata_taskfile *tf = &qc->tf;
	int sel66 = ap->port_no ? 0x08: 0x02;

T
Tejun Heo 已提交
151 152 153
	void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
	void __iomem *clock = master + 0x11;
	void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
154

155
	u32 len;
156

157 158
	/* Check we keep host level locking here */
	if (adev->dma_mode >= XFER_UDMA_2)
T
Tejun Heo 已提交
159
		iowrite8(ioread8(clock) | sel66, clock);
160
	else
T
Tejun Heo 已提交
161
		iowrite8(ioread8(clock) & ~sel66, clock);
162

163
	/* The DMA clocks may have been trashed by a reset. FIXME: make conditional
164
	   and move to qc_issue ? */
165
	pdc202xx_set_dmamode(ap, qc->dev);
166 167 168 169

	/* Cases the state machine will not complete correctly without help */
	if ((tf->flags & ATA_TFLAG_LBA48) ||  tf->protocol == ATA_PROT_ATAPI_DMA)
	{
A
Alan Cox 已提交
170
		len = qc->nbytes / 2;
171

172 173 174 175
		if (tf->flags & ATA_TFLAG_WRITE)
			len |= 0x06000000;
		else
			len |= 0x05000000;
176

T
Tejun Heo 已提交
177
		iowrite32(len, atapi_reg);
178
	}
179 180

	/* Activate DMA */
181 182 183 184 185 186 187 188 189 190
	ata_bmdma_start(qc);
}

/**
 *	pdc2026x_bmdma_end		-	DMA engine stop
 *	@qc: ATA command
 *
 *	After a DMA completes we need to put the clock back to 33MHz for
 *	PIO timings.
 */
191

192 193 194 195 196
static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ata_device *adev = qc->dev;
	struct ata_taskfile *tf = &qc->tf;
197

198 199
	int sel66 = ap->port_no ? 0x08: 0x02;
	/* The clock bits are in the same register for both channels */
T
Tejun Heo 已提交
200 201 202
	void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
	void __iomem *clock = master + 0x11;
	void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
203

204 205
	/* Cases the state machine will not complete correctly */
	if (tf->protocol == ATA_PROT_ATAPI_DMA || ( tf->flags & ATA_TFLAG_LBA48)) {
T
Tejun Heo 已提交
206 207
		iowrite32(0, atapi_reg);
		iowrite8(ioread8(clock) & ~sel66, clock);
208 209 210 211
	}
	/* Check we keep host level locking here */
	/* Flip back to 33Mhz for PIO */
	if (adev->dma_mode >= XFER_UDMA_2)
T
Tejun Heo 已提交
212
		iowrite8(ioread8(clock) & ~sel66, clock);
213 214 215 216 217 218 219 220 221 222 223 224

	ata_bmdma_stop(qc);
}

/**
 *	pdc2026x_dev_config	-	device setup hook
 *	@adev: newly found device
 *
 *	Perform chip specific early setup. We need to lock the transfer
 *	sizes to 8bit to avoid making the state engine on the 2026x cards
 *	barf.
 */
225

226
static void pdc2026x_dev_config(struct ata_device *adev)
227 228 229 230
{
	adev->max_sectors = 256;
}

231
static struct scsi_host_template pdc202xx_sht = {
232 233 234 235 236 237 238 239 240 241 242 243 244
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
245
	.slave_destroy		= ata_scsi_slave_destroy,
246 247 248 249
	.bios_param		= ata_std_bios_param,
};

static struct ata_port_operations pdc2024x_port_ops = {
250 251
	.set_piomode	= pdc202xx_set_piomode,
	.set_dmamode	= pdc202xx_set_dmamode,
252 253 254 255 256 257 258 259 260
	.mode_filter	= ata_pci_default_filter,
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
261
	.error_handler	= ata_bmdma_error_handler,
262
	.post_internal_cmd = ata_bmdma_post_internal_cmd,
263
	.cable_detect	= ata_cable_40wire,
264 265 266 267 268 269 270 271

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= ata_bmdma_start,
	.bmdma_stop	= ata_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
T
Tejun Heo 已提交
272
	.data_xfer	= ata_data_xfer,
273 274 275

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
276
	.irq_on		= ata_irq_on,
277

278
	.port_start	= ata_port_start,
279
};
280 281

static struct ata_port_operations pdc2026x_port_ops = {
282 283
	.set_piomode	= pdc202xx_set_piomode,
	.set_dmamode	= pdc202xx_set_dmamode,
284 285 286 287 288 289 290 291 292 293
	.mode_filter	= ata_pci_default_filter,
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,
	.dev_config	= pdc2026x_dev_config,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
294
	.error_handler	= ata_bmdma_error_handler,
295
	.post_internal_cmd = ata_bmdma_post_internal_cmd,
296
	.cable_detect	= pdc2026x_cable_detect,
297 298 299 300 301 302 303 304

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= pdc2026x_bmdma_start,
	.bmdma_stop	= pdc2026x_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
T
Tejun Heo 已提交
305
	.data_xfer	= ata_data_xfer,
306 307 308

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
309
	.irq_on		= ata_irq_on,
310

311
	.port_start	= ata_port_start,
312
};
313

314
static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
315
{
T
Tejun Heo 已提交
316
	static const struct ata_port_info info[3] = {
317
		{
318
			.sht = &pdc202xx_sht,
319
			.flags = ATA_FLAG_SLAVE_POSS,
320 321 322 323
			.pio_mask = 0x1f,
			.mwdma_mask = 0x07,
			.udma_mask = ATA_UDMA2,
			.port_ops = &pdc2024x_port_ops
324
		},
325
		{
326
			.sht = &pdc202xx_sht,
327
			.flags = ATA_FLAG_SLAVE_POSS,
328 329 330 331 332 333
			.pio_mask = 0x1f,
			.mwdma_mask = 0x07,
			.udma_mask = ATA_UDMA4,
			.port_ops = &pdc2026x_port_ops
		},
		{
334
			.sht = &pdc202xx_sht,
335
			.flags = ATA_FLAG_SLAVE_POSS,
336 337 338 339 340
			.pio_mask = 0x1f,
			.mwdma_mask = 0x07,
			.udma_mask = ATA_UDMA5,
			.port_ops = &pdc2026x_port_ops
		}
341

342
	};
T
Tejun Heo 已提交
343
	const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
344

345 346 347 348 349 350 351 352 353 354
	if (dev->device == PCI_DEVICE_ID_PROMISE_20265) {
		struct pci_dev *bridge = dev->bus->self;
		/* Don't grab anything behind a Promise I2O RAID */
		if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) {
			if( bridge->device == PCI_DEVICE_ID_INTEL_I960)
				return -ENODEV;
			if( bridge->device == PCI_DEVICE_ID_INTEL_I960RM)
				return -ENODEV;
		}
	}
T
Tejun Heo 已提交
355
	return ata_pci_init_one(dev, ppi);
356 357
}

358
static const struct pci_device_id pdc202xx[] = {
359 360 361 362 363 364 365
	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 },
	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 },
	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 },

	{ },
366 367
};

368
static struct pci_driver pdc202xx_pci_driver = {
369
	.name 		= DRV_NAME,
370 371
	.id_table	= pdc202xx,
	.probe 		= pdc202xx_init_one,
372
	.remove		= ata_pci_remove_one,
373
#ifdef CONFIG_PM
374 375
	.suspend	= ata_pci_device_suspend,
	.resume		= ata_pci_device_resume,
376
#endif
377 378
};

379
static int __init pdc202xx_init(void)
380
{
381
	return pci_register_driver(&pdc202xx_pci_driver);
382 383
}

384
static void __exit pdc202xx_exit(void)
385
{
386
	pci_unregister_driver(&pdc202xx_pci_driver);
387 388 389 390 391
}

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267");
MODULE_LICENSE("GPL");
392
MODULE_DEVICE_TABLE(pci, pdc202xx);
393 394
MODULE_VERSION(DRV_VERSION);

395 396
module_init(pdc202xx_init);
module_exit(pdc202xx_exit);