s5p_mfc.c 42.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung S5P Multi Format Codec v 5.1
 *
 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
 * Kamil Debski, <k.debski@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/sched.h>
#include <linux/slab.h>
#include <linux/videodev2.h>
22
#include <media/v4l2-event.h>
23
#include <linux/workqueue.h>
24
#include <linux/of.h>
25
#include <media/videobuf2-core.h>
26
#include "s5p_mfc_common.h"
27 28 29 30 31
#include "s5p_mfc_ctrl.h"
#include "s5p_mfc_debug.h"
#include "s5p_mfc_dec.h"
#include "s5p_mfc_enc.h"
#include "s5p_mfc_intr.h"
32 33
#include "s5p_mfc_opr.h"
#include "s5p_mfc_cmd.h"
34 35 36 37 38 39
#include "s5p_mfc_pm.h"

#define S5P_MFC_NAME		"s5p-mfc"
#define S5P_MFC_DEC_NAME	"s5p-mfc-dec"
#define S5P_MFC_ENC_NAME	"s5p-mfc-enc"

40 41
int mfc_debug_level;
module_param_named(debug, mfc_debug_level, int, S_IRUGO | S_IWUSR);
42 43 44
MODULE_PARM_DESC(debug, "Debug level - higher value produces more verbose messages");

/* Helper functions for interrupt processing */
45

46
/* Remove from hw execution round robin */
47
void clear_work_bit(struct s5p_mfc_ctx *ctx)
48 49 50 51
{
	struct s5p_mfc_dev *dev = ctx->dev;

	spin_lock(&dev->condlock);
52
	__clear_bit(ctx->num, &dev->ctx_work_bits);
53 54 55
	spin_unlock(&dev->condlock);
}

56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* Add to hw execution round robin */
void set_work_bit(struct s5p_mfc_ctx *ctx)
{
	struct s5p_mfc_dev *dev = ctx->dev;

	spin_lock(&dev->condlock);
	__set_bit(ctx->num, &dev->ctx_work_bits);
	spin_unlock(&dev->condlock);
}

/* Remove from hw execution round robin */
void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	unsigned long flags;

	spin_lock_irqsave(&dev->condlock, flags);
	__clear_bit(ctx->num, &dev->ctx_work_bits);
	spin_unlock_irqrestore(&dev->condlock, flags);
}

/* Add to hw execution round robin */
void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	unsigned long flags;

	spin_lock_irqsave(&dev->condlock, flags);
	__set_bit(ctx->num, &dev->ctx_work_bits);
	spin_unlock_irqrestore(&dev->condlock, flags);
}

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/* Wake up context wait_queue */
static void wake_up_ctx(struct s5p_mfc_ctx *ctx, unsigned int reason,
			unsigned int err)
{
	ctx->int_cond = 1;
	ctx->int_type = reason;
	ctx->int_err = err;
	wake_up(&ctx->queue);
}

/* Wake up device wait_queue */
static void wake_up_dev(struct s5p_mfc_dev *dev, unsigned int reason,
			unsigned int err)
{
	dev->int_cond = 1;
	dev->int_type = reason;
	dev->int_err = err;
	wake_up(&dev->queue);
}

108
static void s5p_mfc_watchdog(unsigned long arg)
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
{
	struct s5p_mfc_dev *dev = (struct s5p_mfc_dev *)arg;

	if (test_bit(0, &dev->hw_lock))
		atomic_inc(&dev->watchdog_cnt);
	if (atomic_read(&dev->watchdog_cnt) >= MFC_WATCHDOG_CNT) {
		/* This means that hw is busy and no interrupts were
		 * generated by hw for the Nth time of running this
		 * watchdog timer. This usually means a serious hw
		 * error. Now it is time to kill all instances and
		 * reset the MFC. */
		mfc_err("Time out during waiting for HW\n");
		queue_work(dev->watchdog_workqueue, &dev->watchdog_work);
	}
	dev->watchdog_timer.expires = jiffies +
					msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
	add_timer(&dev->watchdog_timer);
}

static void s5p_mfc_watchdog_worker(struct work_struct *work)
{
	struct s5p_mfc_dev *dev;
	struct s5p_mfc_ctx *ctx;
	unsigned long flags;
	int mutex_locked;
	int i, ret;

	dev = container_of(work, struct s5p_mfc_dev, watchdog_work);

	mfc_err("Driver timeout error handling\n");
	/* Lock the mutex that protects open and release.
	 * This is necessary as they may load and unload firmware. */
	mutex_locked = mutex_trylock(&dev->mfc_mutex);
	if (!mutex_locked)
		mfc_err("Error: some instance may be closing/opening\n");
	spin_lock_irqsave(&dev->irqlock, flags);

	s5p_mfc_clock_off();

	for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
		ctx = dev->ctx[i];
		if (!ctx)
			continue;
		ctx->state = MFCINST_ERROR;
153 154 155 156
		s5p_mfc_hw_call_void(dev->mfc_ops, cleanup_queue,
						&ctx->dst_queue, &ctx->vq_dst);
		s5p_mfc_hw_call_void(dev->mfc_ops, cleanup_queue,
						&ctx->src_queue, &ctx->vq_src);
157
		clear_work_bit(ctx);
158
		wake_up_ctx(ctx, S5P_MFC_R2H_CMD_ERR_RET, 0);
159 160 161
	}
	clear_bit(0, &dev->hw_lock);
	spin_unlock_irqrestore(&dev->irqlock, flags);
162 163 164 165

	/* De-init MFC */
	s5p_mfc_deinit_hw(dev);

166 167 168
	/* Double check if there is at least one instance running.
	 * If no instance is in memory than no firmware should be present */
	if (dev->num_inst > 0) {
169
		ret = s5p_mfc_load_firmware(dev);
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
		if (ret) {
			mfc_err("Failed to reload FW\n");
			goto unlock;
		}
		s5p_mfc_clock_on();
		ret = s5p_mfc_init_hw(dev);
		if (ret)
			mfc_err("Failed to reinit FW\n");
	}
unlock:
	if (mutex_locked)
		mutex_unlock(&dev->mfc_mutex);
}

static void s5p_mfc_clear_int_flags(struct s5p_mfc_dev *dev)
{
	mfc_write(dev, 0, S5P_FIMV_RISC_HOST_INT);
	mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
	mfc_write(dev, 0xffff, S5P_FIMV_SI_RTN_CHID);
}

static void s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx *ctx)
{
	struct s5p_mfc_buf *dst_buf;
194
	struct s5p_mfc_dev *dev = ctx->dev;
195 196 197 198 199 200 201 202 203 204 205 206 207 208

	ctx->state = MFCINST_FINISHED;
	ctx->sequence++;
	while (!list_empty(&ctx->dst_queue)) {
		dst_buf = list_entry(ctx->dst_queue.next,
				     struct s5p_mfc_buf, list);
		mfc_debug(2, "Cleaning up buffer: %d\n",
					  dst_buf->b->v4l2_buf.index);
		vb2_set_plane_payload(dst_buf->b, 0, 0);
		vb2_set_plane_payload(dst_buf->b, 1, 0);
		list_del(&dst_buf->list);
		ctx->dst_queue_cnt--;
		dst_buf->b->v4l2_buf.sequence = (ctx->sequence++);

209 210
		if (s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_top, ctx) ==
			s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_bot, ctx))
211 212 213
			dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
		else
			dst_buf->b->v4l2_buf.field = V4L2_FIELD_INTERLACED;
214
		dst_buf->b->v4l2_buf.flags |= V4L2_BUF_FLAG_LAST;
215 216 217 218 219 220 221 222 223 224

		ctx->dec_dst_flag &= ~(1 << dst_buf->b->v4l2_buf.index);
		vb2_buffer_done(dst_buf->b, VB2_BUF_STATE_DONE);
	}
}

static void s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx *ctx)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	struct s5p_mfc_buf  *dst_buf, *src_buf;
225 226 227
	size_t dec_y_addr;
	unsigned int frame_type;

228
	/* Make sure we actually have a new frame before continuing. */
229
	frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
230 231 232
	if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED)
		return;
	dec_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dec_y_adr, dev);
233 234

	/* Copy timestamp / timecode from decoded src to dst and set
235
	   appropriate flags. */
236 237
	src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
	list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
238
		if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dec_y_addr) {
239 240 241 242
			dst_buf->b->v4l2_buf.timecode =
						src_buf->b->v4l2_buf.timecode;
			dst_buf->b->v4l2_buf.timestamp =
						src_buf->b->v4l2_buf.timestamp;
243 244 245 246 247
			dst_buf->b->v4l2_buf.flags &=
				~V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
			dst_buf->b->v4l2_buf.flags |=
				src_buf->b->v4l2_buf.flags
				& V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
248 249 250 251 252 253 254 255 256 257 258 259 260
			switch (frame_type) {
			case S5P_FIMV_DECODE_FRAME_I_FRAME:
				dst_buf->b->v4l2_buf.flags |=
						V4L2_BUF_FLAG_KEYFRAME;
				break;
			case S5P_FIMV_DECODE_FRAME_P_FRAME:
				dst_buf->b->v4l2_buf.flags |=
						V4L2_BUF_FLAG_PFRAME;
				break;
			case S5P_FIMV_DECODE_FRAME_B_FRAME:
				dst_buf->b->v4l2_buf.flags |=
						V4L2_BUF_FLAG_BFRAME;
				break;
261 262 263 264 265
			default:
				/* Don't know how to handle
				   S5P_FIMV_DECODE_FRAME_OTHER_FRAME. */
				mfc_debug(2, "Unexpected frame type: %d\n",
						frame_type);
266 267 268 269 270 271 272 273 274 275
			}
			break;
		}
	}
}

static void s5p_mfc_handle_frame_new(struct s5p_mfc_ctx *ctx, unsigned int err)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	struct s5p_mfc_buf  *dst_buf;
276 277
	size_t dspl_y_addr;
	unsigned int frame_type;
278

279
	dspl_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_y_adr, dev);
280 281 282 283 284 285
	if (IS_MFCV6_PLUS(dev))
		frame_type = s5p_mfc_hw_call(dev->mfc_ops,
			get_disp_frame_type, ctx);
	else
		frame_type = s5p_mfc_hw_call(dev->mfc_ops,
			get_dec_frame_type, dev);
286

287 288 289 290 291 292 293 294 295 296 297 298
	/* If frame is same as previous then skip and do not dequeue */
	if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED) {
		if (!ctx->after_packed_pb)
			ctx->sequence++;
		ctx->after_packed_pb = 0;
		return;
	}
	ctx->sequence++;
	/* The MFC returns address of the buffer, now we have to
	 * check which videobuf does it correspond to */
	list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
		/* Check if this is the buffer we're looking for */
299
		if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dspl_y_addr) {
300 301 302
			list_del(&dst_buf->list);
			ctx->dst_queue_cnt--;
			dst_buf->b->v4l2_buf.sequence = ctx->sequence;
303 304 305 306
			if (s5p_mfc_hw_call(dev->mfc_ops,
					get_pic_type_top, ctx) ==
				s5p_mfc_hw_call(dev->mfc_ops,
					get_pic_type_bot, ctx))
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
				dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
			else
				dst_buf->b->v4l2_buf.field =
							V4L2_FIELD_INTERLACED;
			vb2_set_plane_payload(dst_buf->b, 0, ctx->luma_size);
			vb2_set_plane_payload(dst_buf->b, 1, ctx->chroma_size);
			clear_bit(dst_buf->b->v4l2_buf.index,
							&ctx->dec_dst_flag);

			vb2_buffer_done(dst_buf->b,
				err ? VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);

			break;
		}
	}
}

/* Handle frame decoding interrupt */
static void s5p_mfc_handle_frame(struct s5p_mfc_ctx *ctx,
					unsigned int reason, unsigned int err)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	unsigned int dst_frame_status;
330
	unsigned int dec_frame_status;
331 332 333 334
	struct s5p_mfc_buf *src_buf;
	unsigned long flags;
	unsigned int res_change;

335
	dst_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
336
				& S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
337 338
	dec_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dec_status, dev)
				& S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
339 340 341
	res_change = (s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
				& S5P_FIMV_DEC_STATUS_RESOLUTION_MASK)
				>> S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT;
342 343 344
	mfc_debug(2, "Frame Status: %x\n", dst_frame_status);
	if (ctx->state == MFCINST_RES_CHANGE_INIT)
		ctx->state = MFCINST_RES_CHANGE_FLUSH;
345 346
	if (res_change == S5P_FIMV_RES_INCREASE ||
		res_change == S5P_FIMV_RES_DECREASE) {
347
		ctx->state = MFCINST_RES_CHANGE_INIT;
348
		s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
349
		wake_up_ctx(ctx, reason, err);
350
		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
351
		s5p_mfc_clock_off();
352
		s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
353 354 355 356 357 358 359 360 361
		return;
	}
	if (ctx->dpb_flush_flag)
		ctx->dpb_flush_flag = 0;

	spin_lock_irqsave(&dev->irqlock, flags);
	/* All frames remaining in the buffer have been extracted  */
	if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_EMPTY) {
		if (ctx->state == MFCINST_RES_CHANGE_FLUSH) {
362 363 364 365 366 367
			static const struct v4l2_event ev_src_ch = {
				.type = V4L2_EVENT_SOURCE_CHANGE,
				.u.src_change.changes =
					V4L2_EVENT_SRC_CH_RESOLUTION,
			};

368 369
			s5p_mfc_handle_frame_all_extracted(ctx);
			ctx->state = MFCINST_RES_CHANGE_END;
370 371
			v4l2_event_queue_fh(&ctx->fh, &ev_src_ch);

372 373 374 375 376 377
			goto leave_handle_frame;
		} else {
			s5p_mfc_handle_frame_all_extracted(ctx);
		}
	}

378
	if (dec_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY)
379 380 381 382 383 384 385 386 387 388 389 390 391 392
		s5p_mfc_handle_frame_copy_time(ctx);

	/* A frame has been decoded and is in the buffer  */
	if (dst_frame_status == S5P_FIMV_DEC_STATUS_DISPLAY_ONLY ||
	    dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY) {
		s5p_mfc_handle_frame_new(ctx, err);
	} else {
		mfc_debug(2, "No frame decode\n");
	}
	/* Mark source buffer as complete */
	if (dst_frame_status != S5P_FIMV_DEC_STATUS_DISPLAY_ONLY
		&& !list_empty(&ctx->src_queue)) {
		src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf,
								list);
393 394 395
		ctx->consumed_stream += s5p_mfc_hw_call(dev->mfc_ops,
						get_consumed_stream, dev);
		if (ctx->codec_mode != S5P_MFC_CODEC_H264_DEC &&
396
			ctx->codec_mode != S5P_MFC_CODEC_VP8_DEC &&
397 398
			ctx->consumed_stream + STUFF_BYTE <
			src_buf->b->v4l2_planes[0].bytesused) {
399 400 401 402 403 404
			/* Run MFC again on the same buffer */
			mfc_debug(2, "Running again the same buffer\n");
			ctx->after_packed_pb = 1;
		} else {
			mfc_debug(2, "MFC needs next buffer\n");
			ctx->consumed_stream = 0;
405 406
			if (src_buf->flags & MFC_BUF_FLAG_EOS)
				ctx->state = MFCINST_FINISHING;
407 408
			list_del(&src_buf->list);
			ctx->src_queue_cnt--;
409
			if (s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) > 0)
410 411 412 413 414 415 416 417
				vb2_buffer_done(src_buf->b, VB2_BUF_STATE_ERROR);
			else
				vb2_buffer_done(src_buf->b, VB2_BUF_STATE_DONE);
		}
	}
leave_handle_frame:
	spin_unlock_irqrestore(&dev->irqlock, flags);
	if ((ctx->src_queue_cnt == 0 && ctx->state != MFCINST_FINISHING)
418
				    || ctx->dst_queue_cnt < ctx->pb_count)
419
		clear_work_bit(ctx);
420
	s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
421
	wake_up_ctx(ctx, reason, err);
422
	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
423
	s5p_mfc_clock_off();
424 425 426 427
	/* if suspending, wake up device and do not try_run again*/
	if (test_bit(0, &dev->enter_suspend))
		wake_up_dev(dev, reason, err);
	else
428
		s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
429 430 431
}

/* Error handling for interrupt */
432 433
static void s5p_mfc_handle_error(struct s5p_mfc_dev *dev,
		struct s5p_mfc_ctx *ctx, unsigned int reason, unsigned int err)
434 435 436 437 438
{
	unsigned long flags;

	mfc_err("Interrupt Error: %08x\n", err);

439 440 441 442 443 444 445 446 447
	if (ctx != NULL) {
		/* Error recovery is dependent on the state of context */
		switch (ctx->state) {
		case MFCINST_RES_CHANGE_INIT:
		case MFCINST_RES_CHANGE_FLUSH:
		case MFCINST_RES_CHANGE_END:
		case MFCINST_FINISHING:
		case MFCINST_FINISHED:
		case MFCINST_RUNNING:
448
			/* It is highly probable that an error occurred
449 450 451 452 453
			 * while decoding a frame */
			clear_work_bit(ctx);
			ctx->state = MFCINST_ERROR;
			/* Mark all dst buffers as having an error */
			spin_lock_irqsave(&dev->irqlock, flags);
454
			s5p_mfc_hw_call_void(dev->mfc_ops, cleanup_queue,
455 456
						&ctx->dst_queue, &ctx->vq_dst);
			/* Mark all src buffers as having an error */
457
			s5p_mfc_hw_call_void(dev->mfc_ops, cleanup_queue,
458 459 460 461 462 463 464 465 466 467
						&ctx->src_queue, &ctx->vq_src);
			spin_unlock_irqrestore(&dev->irqlock, flags);
			wake_up_ctx(ctx, reason, err);
			break;
		default:
			clear_work_bit(ctx);
			ctx->state = MFCINST_ERROR;
			wake_up_ctx(ctx, reason, err);
			break;
		}
468
	}
469
	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
470
	s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
471 472
	s5p_mfc_clock_off();
	wake_up_dev(dev, reason, err);
473 474 475 476 477 478 479 480 481
	return;
}

/* Header parsing interrupt handling */
static void s5p_mfc_handle_seq_done(struct s5p_mfc_ctx *ctx,
				 unsigned int reason, unsigned int err)
{
	struct s5p_mfc_dev *dev;

482
	if (ctx == NULL)
483 484 485 486 487 488
		return;
	dev = ctx->dev;
	if (ctx->c_ops->post_seq_start) {
		if (ctx->c_ops->post_seq_start(ctx))
			mfc_err("post_seq_start() failed\n");
	} else {
489 490 491 492
		ctx->img_width = s5p_mfc_hw_call(dev->mfc_ops, get_img_width,
				dev);
		ctx->img_height = s5p_mfc_hw_call(dev->mfc_ops, get_img_height,
				dev);
493

494
		s5p_mfc_hw_call_void(dev->mfc_ops, dec_calc_dpb_size, ctx);
495

496
		ctx->pb_count = s5p_mfc_hw_call(dev->mfc_ops, get_dpb_count,
497
				dev);
498 499
		ctx->mv_count = s5p_mfc_hw_call(dev->mfc_ops, get_mv_count,
				dev);
500
		if (ctx->img_width == 0 || ctx->img_height == 0)
501 502 503
			ctx->state = MFCINST_ERROR;
		else
			ctx->state = MFCINST_HEAD_PARSED;
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519

		if ((ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
			ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) &&
				!list_empty(&ctx->src_queue)) {
			struct s5p_mfc_buf *src_buf;
			src_buf = list_entry(ctx->src_queue.next,
					struct s5p_mfc_buf, list);
			if (s5p_mfc_hw_call(dev->mfc_ops, get_consumed_stream,
						dev) <
					src_buf->b->v4l2_planes[0].bytesused)
				ctx->head_processed = 0;
			else
				ctx->head_processed = 1;
		} else {
			ctx->head_processed = 1;
		}
520
	}
521
	s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
522
	clear_work_bit(ctx);
523
	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
524
	s5p_mfc_clock_off();
525
	s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
526 527 528 529 530 531 532 533 534 535 536
	wake_up_ctx(ctx, reason, err);
}

/* Header parsing interrupt handling */
static void s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx *ctx,
				 unsigned int reason, unsigned int err)
{
	struct s5p_mfc_buf *src_buf;
	struct s5p_mfc_dev *dev;
	unsigned long flags;

537
	if (ctx == NULL)
538 539
		return;
	dev = ctx->dev;
540
	s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
541 542 543
	ctx->int_type = reason;
	ctx->int_err = err;
	ctx->int_cond = 1;
544
	clear_work_bit(ctx);
545 546
	if (err == 0) {
		ctx->state = MFCINST_RUNNING;
547
		if (!ctx->dpb_flush_flag && ctx->head_processed) {
548 549 550 551 552 553 554 555 556 557 558 559 560
			spin_lock_irqsave(&dev->irqlock, flags);
			if (!list_empty(&ctx->src_queue)) {
				src_buf = list_entry(ctx->src_queue.next,
					     struct s5p_mfc_buf, list);
				list_del(&src_buf->list);
				ctx->src_queue_cnt--;
				vb2_buffer_done(src_buf->b,
						VB2_BUF_STATE_DONE);
			}
			spin_unlock_irqrestore(&dev->irqlock, flags);
		} else {
			ctx->dpb_flush_flag = 0;
		}
561
		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
562 563 564 565

		s5p_mfc_clock_off();

		wake_up(&ctx->queue);
566
		s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
567
	} else {
568
		WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
569 570 571 572 573 574 575

		s5p_mfc_clock_off();

		wake_up(&ctx->queue);
	}
}

576 577 578 579 580 581
static void s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx *ctx,
				 unsigned int reason, unsigned int err)
{
	struct s5p_mfc_dev *dev = ctx->dev;
	struct s5p_mfc_buf *mb_entry;

582
	mfc_debug(2, "Stream completed\n");
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

	s5p_mfc_clear_int_flags(dev);
	ctx->int_type = reason;
	ctx->int_err = err;
	ctx->state = MFCINST_FINISHED;

	spin_lock(&dev->irqlock);
	if (!list_empty(&ctx->dst_queue)) {
		mb_entry = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf,
									list);
		list_del(&mb_entry->list);
		ctx->dst_queue_cnt--;
		vb2_set_plane_payload(mb_entry->b, 0, 0);
		vb2_buffer_done(mb_entry->b, VB2_BUF_STATE_DONE);
	}
	spin_unlock(&dev->irqlock);

	clear_work_bit(ctx);

602
	WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
603 604 605

	s5p_mfc_clock_off();
	wake_up(&ctx->queue);
606
	s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621
/* Interrupt processing */
static irqreturn_t s5p_mfc_irq(int irq, void *priv)
{
	struct s5p_mfc_dev *dev = priv;
	struct s5p_mfc_ctx *ctx;
	unsigned int reason;
	unsigned int err;

	mfc_debug_enter();
	/* Reset the timeout watchdog */
	atomic_set(&dev->watchdog_cnt, 0);
	ctx = dev->ctx[dev->curr_ctx];
	/* Get the reason of interrupt and the error code */
622 623
	reason = s5p_mfc_hw_call(dev->mfc_ops, get_int_reason, dev);
	err = s5p_mfc_hw_call(dev->mfc_ops, get_int_err, dev);
624 625
	mfc_debug(1, "Int reason: %d (err: %08x)\n", reason, err);
	switch (reason) {
626
	case S5P_MFC_R2H_CMD_ERR_RET:
627
		/* An error has occurred */
628
		if (ctx->state == MFCINST_RUNNING &&
629 630
			s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) >=
				dev->warn_start)
631 632
			s5p_mfc_handle_frame(ctx, reason, err);
		else
633
			s5p_mfc_handle_error(dev, ctx, reason, err);
634 635 636
		clear_bit(0, &dev->enter_suspend);
		break;

637 638 639
	case S5P_MFC_R2H_CMD_SLICE_DONE_RET:
	case S5P_MFC_R2H_CMD_FIELD_DONE_RET:
	case S5P_MFC_R2H_CMD_FRAME_DONE_RET:
640 641 642
		if (ctx->c_ops->post_frame_start) {
			if (ctx->c_ops->post_frame_start(ctx))
				mfc_err("post_frame_start() failed\n");
643
			s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
644
			wake_up_ctx(ctx, reason, err);
645
			WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
646
			s5p_mfc_clock_off();
647
			s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
648 649 650 651 652
		} else {
			s5p_mfc_handle_frame(ctx, reason, err);
		}
		break;

653
	case S5P_MFC_R2H_CMD_SEQ_DONE_RET:
654 655 656
		s5p_mfc_handle_seq_done(ctx, reason, err);
		break;

657 658
	case S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET:
		ctx->inst_no = s5p_mfc_hw_call(dev->mfc_ops, get_inst_no, dev);
659 660 661 662 663
		ctx->state = MFCINST_GOT_INST;
		clear_work_bit(ctx);
		wake_up(&ctx->queue);
		goto irq_cleanup_hw;

664
	case S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET:
665
		clear_work_bit(ctx);
666
		ctx->inst_no = MFC_NO_INSTANCE_SET;
667 668 669 670
		ctx->state = MFCINST_FREE;
		wake_up(&ctx->queue);
		goto irq_cleanup_hw;

671 672 673 674
	case S5P_MFC_R2H_CMD_SYS_INIT_RET:
	case S5P_MFC_R2H_CMD_FW_STATUS_RET:
	case S5P_MFC_R2H_CMD_SLEEP_RET:
	case S5P_MFC_R2H_CMD_WAKEUP_RET:
675 676
		if (ctx)
			clear_work_bit(ctx);
677
		s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
678 679 680 681 682
		wake_up_dev(dev, reason, err);
		clear_bit(0, &dev->hw_lock);
		clear_bit(0, &dev->enter_suspend);
		break;

683
	case S5P_MFC_R2H_CMD_INIT_BUFFERS_RET:
684 685
		s5p_mfc_handle_init_buffers(ctx, reason, err);
		break;
686

687
	case S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET:
688 689 690
		s5p_mfc_handle_stream_complete(ctx, reason, err);
		break;

691 692 693 694 695 696
	case S5P_MFC_R2H_CMD_DPB_FLUSH_RET:
		clear_work_bit(ctx);
		ctx->state = MFCINST_RUNNING;
		wake_up(&ctx->queue);
		goto irq_cleanup_hw;

697 698
	default:
		mfc_debug(2, "Unknown int reason\n");
699
		s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
700 701 702 703
	}
	mfc_debug_leave();
	return IRQ_HANDLED;
irq_cleanup_hw:
704
	s5p_mfc_hw_call_void(dev->mfc_ops, clear_int_flags, dev);
705 706 707 708 709 710 711 712
	ctx->int_type = reason;
	ctx->int_err = err;
	ctx->int_cond = 1;
	if (test_and_clear_bit(0, &dev->hw_lock) == 0)
		mfc_err("Failed to unlock hw\n");

	s5p_mfc_clock_off();

713
	s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
714 715 716 717 718 719 720
	mfc_debug(2, "Exit via irq_cleanup_hw\n");
	return IRQ_HANDLED;
}

/* Open an MFC node */
static int s5p_mfc_open(struct file *file)
{
721
	struct video_device *vdev = video_devdata(file);
722 723 724 725 726 727
	struct s5p_mfc_dev *dev = video_drvdata(file);
	struct s5p_mfc_ctx *ctx = NULL;
	struct vb2_queue *q;
	int ret = 0;

	mfc_debug_enter();
728 729
	if (mutex_lock_interruptible(&dev->mfc_mutex))
		return -ERESTARTSYS;
730 731
	dev->num_inst++;	/* It is guarded by mfc_mutex in vfd */
	/* Allocate memory for context */
732
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
733 734 735 736 737
	if (!ctx) {
		mfc_err("Not enough memory\n");
		ret = -ENOMEM;
		goto err_alloc;
	}
738
	v4l2_fh_init(&ctx->fh, vdev);
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	file->private_data = &ctx->fh;
	v4l2_fh_add(&ctx->fh);
	ctx->dev = dev;
	INIT_LIST_HEAD(&ctx->src_queue);
	INIT_LIST_HEAD(&ctx->dst_queue);
	ctx->src_queue_cnt = 0;
	ctx->dst_queue_cnt = 0;
	/* Get context number */
	ctx->num = 0;
	while (dev->ctx[ctx->num]) {
		ctx->num++;
		if (ctx->num >= MFC_NUM_CONTEXTS) {
			mfc_err("Too many open contexts\n");
			ret = -EBUSY;
			goto err_no_ctx;
		}
	}
	/* Mark context as idle */
757
	clear_work_bit_irqsave(ctx);
758
	dev->ctx[ctx->num] = ctx;
759
	if (vdev == dev->vfd_dec) {
760 761
		ctx->type = MFCINST_DECODER;
		ctx->c_ops = get_dec_codec_ops();
762
		s5p_mfc_dec_init(ctx);
763 764 765 766 767 768
		/* Setup ctrl handler */
		ret = s5p_mfc_dec_ctrls_setup(ctx);
		if (ret) {
			mfc_err("Failed to setup mfc controls\n");
			goto err_ctrls_setup;
		}
769
	} else if (vdev == dev->vfd_enc) {
770 771 772 773 774
		ctx->type = MFCINST_ENCODER;
		ctx->c_ops = get_enc_codec_ops();
		/* only for encoder */
		INIT_LIST_HEAD(&ctx->ref_queue);
		ctx->ref_queue_cnt = 0;
775
		s5p_mfc_enc_init(ctx);
776 777 778 779 780 781 782 783 784 785 786
		/* Setup ctrl handler */
		ret = s5p_mfc_enc_ctrls_setup(ctx);
		if (ret) {
			mfc_err("Failed to setup mfc controls\n");
			goto err_ctrls_setup;
		}
	} else {
		ret = -ENOENT;
		goto err_bad_node;
	}
	ctx->fh.ctrl_handler = &ctx->ctrl_handler;
787
	ctx->inst_no = MFC_NO_INSTANCE_SET;
788 789 790 791 792 793 794 795 796 797 798
	/* Load firmware if this is the first instance */
	if (dev->num_inst == 1) {
		dev->watchdog_timer.expires = jiffies +
					msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
		add_timer(&dev->watchdog_timer);
		ret = s5p_mfc_power_on();
		if (ret < 0) {
			mfc_err("power on failed\n");
			goto err_pwr_enable;
		}
		s5p_mfc_clock_on();
799 800 801 802 803
		ret = s5p_mfc_load_firmware(dev);
		if (ret) {
			s5p_mfc_clock_off();
			goto err_load_fw;
		}
804 805
		/* Init the FW */
		ret = s5p_mfc_init_hw(dev);
806
		s5p_mfc_clock_off();
807 808 809 810 811 812 813
		if (ret)
			goto err_init_hw;
	}
	/* Init videobuf2 queue for CAPTURE */
	q = &ctx->vq_dst;
	q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	q->drv_priv = &ctx->fh;
814
	q->lock = &dev->mfc_mutex;
815
	if (vdev == dev->vfd_dec) {
816 817
		q->io_modes = VB2_MMAP;
		q->ops = get_dec_queue_ops();
818
	} else if (vdev == dev->vfd_enc) {
819 820 821 822 823 824
		q->io_modes = VB2_MMAP | VB2_USERPTR;
		q->ops = get_enc_queue_ops();
	} else {
		ret = -ENOENT;
		goto err_queue_init;
	}
825
	q->mem_ops = &vb2_dma_contig_memops;
826
	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
827 828 829 830 831 832 833 834 835 836
	ret = vb2_queue_init(q);
	if (ret) {
		mfc_err("Failed to initialize videobuf2 queue(capture)\n");
		goto err_queue_init;
	}
	/* Init videobuf2 queue for OUTPUT */
	q = &ctx->vq_src;
	q->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	q->io_modes = VB2_MMAP;
	q->drv_priv = &ctx->fh;
837
	q->lock = &dev->mfc_mutex;
838
	if (vdev == dev->vfd_dec) {
839 840
		q->io_modes = VB2_MMAP;
		q->ops = get_dec_queue_ops();
841
	} else if (vdev == dev->vfd_enc) {
842 843 844 845 846 847
		q->io_modes = VB2_MMAP | VB2_USERPTR;
		q->ops = get_enc_queue_ops();
	} else {
		ret = -ENOENT;
		goto err_queue_init;
	}
848 849 850 851 852 853 854
	/* One way to indicate end-of-stream for MFC is to set the
	 * bytesused == 0. However by default videobuf2 handles bytesused
	 * equal to 0 as a special case and changes its value to the size
	 * of the buffer. Set the allow_zero_bytesused flag so that videobuf2
	 * will keep the value of bytesused intact.
	 */
	q->allow_zero_bytesused = 1;
855
	q->mem_ops = &vb2_dma_contig_memops;
856
	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
857 858 859 860 861 862
	ret = vb2_queue_init(q);
	if (ret) {
		mfc_err("Failed to initialize videobuf2 queue(output)\n");
		goto err_queue_init;
	}
	init_waitqueue_head(&ctx->queue);
863
	mutex_unlock(&dev->mfc_mutex);
864 865
	mfc_debug_leave();
	return ret;
866
	/* Deinit when failure occurred */
867
err_queue_init:
868 869
	if (dev->num_inst == 1)
		s5p_mfc_deinit_hw(dev);
870
err_init_hw:
871
err_load_fw:
872 873 874 875
err_pwr_enable:
	if (dev->num_inst == 1) {
		if (s5p_mfc_power_off() < 0)
			mfc_err("power off failed\n");
876
		del_timer_sync(&dev->watchdog_timer);
877 878 879 880
	}
err_ctrls_setup:
	s5p_mfc_dec_ctrls_delete(ctx);
err_bad_node:
881
	dev->ctx[ctx->num] = NULL;
882 883 884 885 886 887
err_no_ctx:
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
	kfree(ctx);
err_alloc:
	dev->num_inst--;
888
	mutex_unlock(&dev->mfc_mutex);
889 890 891 892 893 894 895 896 897 898 899
	mfc_debug_leave();
	return ret;
}

/* Release MFC context */
static int s5p_mfc_release(struct file *file)
{
	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
	struct s5p_mfc_dev *dev = ctx->dev;

	mfc_debug_enter();
900
	mutex_lock(&dev->mfc_mutex);
901 902 903 904
	s5p_mfc_clock_on();
	vb2_queue_release(&ctx->vq_src);
	vb2_queue_release(&ctx->vq_dst);
	/* Mark context as idle */
905
	clear_work_bit_irqsave(ctx);
906
	/* If instance was initialised and not yet freed,
907
	 * return instance and free resources */
908
	if (ctx->state != MFCINST_FREE && ctx->state != MFCINST_INIT) {
909
		mfc_debug(2, "Has to free instance\n");
910
		s5p_mfc_close_mfc_inst(dev, ctx);
911 912 913 914 915 916
	}
	/* hardware locking scheme */
	if (dev->curr_ctx == ctx->num)
		clear_bit(0, &dev->hw_lock);
	dev->num_inst--;
	if (dev->num_inst == 0) {
917
		mfc_debug(2, "Last instance\n");
918
		s5p_mfc_deinit_hw(dev);
919 920 921 922 923 924
		del_timer_sync(&dev->watchdog_timer);
		if (s5p_mfc_power_off() < 0)
			mfc_err("Power off failed\n");
	}
	mfc_debug(2, "Shutting down clock\n");
	s5p_mfc_clock_off();
925
	dev->ctx[ctx->num] = NULL;
926 927 928 929 930
	s5p_mfc_dec_ctrls_delete(ctx);
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
	kfree(ctx);
	mfc_debug_leave();
931
	mutex_unlock(&dev->mfc_mutex);
932 933 934 935 936 937 938 939 940 941 942 943 944 945
	return 0;
}

/* Poll */
static unsigned int s5p_mfc_poll(struct file *file,
				 struct poll_table_struct *wait)
{
	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
	struct s5p_mfc_dev *dev = ctx->dev;
	struct vb2_queue *src_q, *dst_q;
	struct vb2_buffer *src_vb = NULL, *dst_vb = NULL;
	unsigned int rc = 0;
	unsigned long flags;

946
	mutex_lock(&dev->mfc_mutex);
947 948 949 950 951 952 953 954 955 956 957 958 959
	src_q = &ctx->vq_src;
	dst_q = &ctx->vq_dst;
	/*
	 * There has to be at least one buffer queued on each queued_list, which
	 * means either in driver already or waiting for driver to claim it
	 * and start processing.
	 */
	if ((!src_q->streaming || list_empty(&src_q->queued_list))
		&& (!dst_q->streaming || list_empty(&dst_q->queued_list))) {
		rc = POLLERR;
		goto end;
	}
	mutex_unlock(&dev->mfc_mutex);
960
	poll_wait(file, &ctx->fh.wait, wait);
961 962 963
	poll_wait(file, &src_q->done_wq, wait);
	poll_wait(file, &dst_q->done_wq, wait);
	mutex_lock(&dev->mfc_mutex);
964 965
	if (v4l2_event_pending(&ctx->fh))
		rc |= POLLPRI;
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
	spin_lock_irqsave(&src_q->done_lock, flags);
	if (!list_empty(&src_q->done_list))
		src_vb = list_first_entry(&src_q->done_list, struct vb2_buffer,
								done_entry);
	if (src_vb && (src_vb->state == VB2_BUF_STATE_DONE
				|| src_vb->state == VB2_BUF_STATE_ERROR))
		rc |= POLLOUT | POLLWRNORM;
	spin_unlock_irqrestore(&src_q->done_lock, flags);
	spin_lock_irqsave(&dst_q->done_lock, flags);
	if (!list_empty(&dst_q->done_list))
		dst_vb = list_first_entry(&dst_q->done_list, struct vb2_buffer,
								done_entry);
	if (dst_vb && (dst_vb->state == VB2_BUF_STATE_DONE
				|| dst_vb->state == VB2_BUF_STATE_ERROR))
		rc |= POLLIN | POLLRDNORM;
	spin_unlock_irqrestore(&dst_q->done_lock, flags);
end:
983
	mutex_unlock(&dev->mfc_mutex);
984 985 986 987 988 989 990
	return rc;
}

/* Mmap */
static int s5p_mfc_mmap(struct file *file, struct vm_area_struct *vma)
{
	struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
991
	struct s5p_mfc_dev *dev = ctx->dev;
992 993
	unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
	int ret;
994 995 996

	if (mutex_lock_interruptible(&dev->mfc_mutex))
		return -ERESTARTSYS;
997 998 999 1000 1001 1002 1003 1004
	if (offset < DST_QUEUE_OFF_BASE) {
		mfc_debug(2, "mmaping source\n");
		ret = vb2_mmap(&ctx->vq_src, vma);
	} else {		/* capture */
		mfc_debug(2, "mmaping destination\n");
		vma->vm_pgoff -= (DST_QUEUE_OFF_BASE >> PAGE_SHIFT);
		ret = vb2_mmap(&ctx->vq_dst, vma);
	}
1005
	mutex_unlock(&dev->mfc_mutex);
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	return ret;
}

/* v4l2 ops */
static const struct v4l2_file_operations s5p_mfc_fops = {
	.owner = THIS_MODULE,
	.open = s5p_mfc_open,
	.release = s5p_mfc_release,
	.poll = s5p_mfc_poll,
	.unlocked_ioctl = video_ioctl2,
	.mmap = s5p_mfc_mmap,
};

static int match_child(struct device *dev, void *data)
{
	if (!dev_name(dev))
		return 0;
	return !strcmp(dev_name(dev), (char *)data);
}

1026 1027
static void *mfc_get_drv_data(struct platform_device *pdev);

1028 1029
static int s5p_mfc_alloc_memdevs(struct s5p_mfc_dev *dev)
{
1030
	unsigned int mem_info[2] = { };
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

	dev->mem_dev_l = devm_kzalloc(&dev->plat_dev->dev,
			sizeof(struct device), GFP_KERNEL);
	if (!dev->mem_dev_l) {
		mfc_err("Not enough memory\n");
		return -ENOMEM;
	}
	device_initialize(dev->mem_dev_l);
	of_property_read_u32_array(dev->plat_dev->dev.of_node,
			"samsung,mfc-l", mem_info, 2);
	if (dma_declare_coherent_memory(dev->mem_dev_l, mem_info[0],
				mem_info[0], mem_info[1],
				DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
		mfc_err("Failed to declare coherent memory for\n"
		"MFC device\n");
		return -ENOMEM;
	}

	dev->mem_dev_r = devm_kzalloc(&dev->plat_dev->dev,
			sizeof(struct device), GFP_KERNEL);
	if (!dev->mem_dev_r) {
		mfc_err("Not enough memory\n");
		return -ENOMEM;
	}
	device_initialize(dev->mem_dev_r);
	of_property_read_u32_array(dev->plat_dev->dev.of_node,
			"samsung,mfc-r", mem_info, 2);
	if (dma_declare_coherent_memory(dev->mem_dev_r, mem_info[0],
				mem_info[0], mem_info[1],
				DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
		pr_err("Failed to declare coherent memory for\n"
		"MFC device\n");
		return -ENOMEM;
	}
	return 0;
}

1068
/* MFC probe function */
1069
static int s5p_mfc_probe(struct platform_device *pdev)
1070 1071 1072 1073 1074 1075 1076
{
	struct s5p_mfc_dev *dev;
	struct video_device *vfd;
	struct resource *res;
	int ret;

	pr_debug("%s++\n", __func__);
1077
	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	if (!dev) {
		dev_err(&pdev->dev, "Not enough memory for MFC device\n");
		return -ENOMEM;
	}

	spin_lock_init(&dev->irqlock);
	spin_lock_init(&dev->condlock);
	dev->plat_dev = pdev;
	if (!dev->plat_dev) {
		dev_err(&pdev->dev, "No platform data specified\n");
1088
		return -ENODEV;
1089 1090
	}

1091
	dev->variant = mfc_get_drv_data(pdev);
1092

1093 1094 1095
	ret = s5p_mfc_init_pm(dev);
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get mfc clock source\n");
1096
		return ret;
1097 1098 1099 1100
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1101 1102 1103
	dev->regs_base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(dev->regs_base))
		return PTR_ERR(dev->regs_base);
1104 1105 1106 1107 1108

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (res == NULL) {
		dev_err(&pdev->dev, "failed to get irq resource\n");
		ret = -ENOENT;
1109
		goto err_res;
1110 1111
	}
	dev->irq = res->start;
1112
	ret = devm_request_irq(&pdev->dev, dev->irq, s5p_mfc_irq,
1113
					0, pdev->name, dev);
1114 1115
	if (ret) {
		dev_err(&pdev->dev, "Failed to install irq (%d)\n", ret);
1116
		goto err_res;
1117 1118
	}

1119
	if (pdev->dev.of_node) {
1120 1121
		ret = s5p_mfc_alloc_memdevs(dev);
		if (ret < 0)
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
			goto err_res;
	} else {
		dev->mem_dev_l = device_find_child(&dev->plat_dev->dev,
				"s5p-mfc-l", match_child);
		if (!dev->mem_dev_l) {
			mfc_err("Mem child (L) device get failed\n");
			ret = -ENODEV;
			goto err_res;
		}
		dev->mem_dev_r = device_find_child(&dev->plat_dev->dev,
				"s5p-mfc-r", match_child);
		if (!dev->mem_dev_r) {
			mfc_err("Mem child (R) device get failed\n");
			ret = -ENODEV;
			goto err_res;
		}
1138 1139 1140
	}

	dev->alloc_ctx[0] = vb2_dma_contig_init_ctx(dev->mem_dev_l);
1141
	if (IS_ERR(dev->alloc_ctx[0])) {
1142
		ret = PTR_ERR(dev->alloc_ctx[0]);
1143
		goto err_res;
1144 1145
	}
	dev->alloc_ctx[1] = vb2_dma_contig_init_ctx(dev->mem_dev_r);
1146
	if (IS_ERR(dev->alloc_ctx[1])) {
1147 1148 1149 1150 1151 1152
		ret = PTR_ERR(dev->alloc_ctx[1]);
		goto err_mem_init_ctx_1;
	}

	mutex_init(&dev->mfc_mutex);

1153 1154 1155 1156
	ret = s5p_mfc_alloc_firmware(dev);
	if (ret)
		goto err_alloc_fw;

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
	if (ret)
		goto err_v4l2_dev_reg;
	init_waitqueue_head(&dev->queue);

	/* decoder */
	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
		ret = -ENOMEM;
		goto err_dec_alloc;
	}
1169
	vfd->fops	= &s5p_mfc_fops;
1170
	vfd->ioctl_ops	= get_dec_v4l2_ioctl_ops();
1171
	vfd->release	= video_device_release;
1172 1173
	vfd->lock	= &dev->mfc_mutex;
	vfd->v4l2_dev	= &dev->v4l2_dev;
1174
	vfd->vfl_dir	= VFL_DIR_M2M;
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_DEC_NAME);
	dev->vfd_dec	= vfd;
	ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
	if (ret) {
		v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
		video_device_release(vfd);
		goto err_dec_reg;
	}
	v4l2_info(&dev->v4l2_dev,
		  "decoder registered as /dev/video%d\n", vfd->num);
	video_set_drvdata(vfd, dev);

	/* encoder */
	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
		ret = -ENOMEM;
		goto err_enc_alloc;
	}
1194
	vfd->fops	= &s5p_mfc_fops;
1195
	vfd->ioctl_ops	= get_enc_v4l2_ioctl_ops();
1196
	vfd->release	= video_device_release;
1197 1198
	vfd->lock	= &dev->mfc_mutex;
	vfd->v4l2_dev	= &dev->v4l2_dev;
1199
	vfd->vfl_dir	= VFL_DIR_M2M;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_ENC_NAME);
	dev->vfd_enc	= vfd;
	ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
	if (ret) {
		v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
		video_device_release(vfd);
		goto err_enc_reg;
	}
	v4l2_info(&dev->v4l2_dev,
		  "encoder registered as /dev/video%d\n", vfd->num);
	video_set_drvdata(vfd, dev);
	platform_set_drvdata(pdev, dev);

	dev->hw_lock = 0;
	dev->watchdog_workqueue = create_singlethread_workqueue(S5P_MFC_NAME);
	INIT_WORK(&dev->watchdog_work, s5p_mfc_watchdog_worker);
	atomic_set(&dev->watchdog_cnt, 0);
	init_timer(&dev->watchdog_timer);
	dev->watchdog_timer.data = (unsigned long)dev;
	dev->watchdog_timer.function = s5p_mfc_watchdog;

1221 1222 1223
	/* Initialize HW ops and commands based on MFC version */
	s5p_mfc_init_hw_ops(dev);
	s5p_mfc_init_hw_cmds(dev);
1224
	s5p_mfc_init_regs(dev);
1225

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	pr_debug("%s--\n", __func__);
	return 0;

/* Deinit MFC if probe had failed */
err_enc_reg:
	video_device_release(dev->vfd_enc);
err_enc_alloc:
	video_unregister_device(dev->vfd_dec);
err_dec_reg:
	video_device_release(dev->vfd_dec);
err_dec_alloc:
	v4l2_device_unregister(&dev->v4l2_dev);
err_v4l2_dev_reg:
1239 1240
	s5p_mfc_release_firmware(dev);
err_alloc_fw:
1241 1242 1243 1244 1245
	vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
err_mem_init_ctx_1:
	vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
err_res:
	s5p_mfc_final_pm(dev);
1246

1247 1248 1249 1250 1251 1252
	pr_debug("%s-- with error\n", __func__);
	return ret;

}

/* Remove the driver */
1253
static int s5p_mfc_remove(struct platform_device *pdev)
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct s5p_mfc_dev *dev = platform_get_drvdata(pdev);

	v4l2_info(&dev->v4l2_dev, "Removing %s\n", pdev->name);

	del_timer_sync(&dev->watchdog_timer);
	flush_workqueue(dev->watchdog_workqueue);
	destroy_workqueue(dev->watchdog_workqueue);

	video_unregister_device(dev->vfd_enc);
	video_unregister_device(dev->vfd_dec);
	v4l2_device_unregister(&dev->v4l2_dev);
1266
	s5p_mfc_release_firmware(dev);
1267 1268
	vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
	vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
1269 1270 1271 1272
	if (pdev->dev.of_node) {
		put_device(dev->mem_dev_l);
		put_device(dev->mem_dev_r);
	}
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287

	s5p_mfc_final_pm(dev);
	return 0;
}

#ifdef CONFIG_PM_SLEEP

static int s5p_mfc_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
	int ret;

	if (m_dev->num_inst == 0)
		return 0;
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	if (test_and_set_bit(0, &m_dev->enter_suspend) != 0) {
		mfc_err("Error: going to suspend for a second time\n");
		return -EIO;
	}

	/* Check if we're processing then wait if it necessary. */
	while (test_and_set_bit(0, &m_dev->hw_lock) != 0) {
		/* Try and lock the HW */
		/* Wait on the interrupt waitqueue */
		ret = wait_event_interruptible_timeout(m_dev->queue,
1299
			m_dev->int_cond, msecs_to_jiffies(MFC_INT_TIMEOUT));
1300 1301
		if (ret == 0) {
			mfc_err("Waiting for hardware to finish timed out\n");
1302
			clear_bit(0, &m_dev->enter_suspend);
1303 1304 1305
			return -EIO;
		}
	}
1306

1307 1308 1309 1310 1311 1312
	ret = s5p_mfc_sleep(m_dev);
	if (ret) {
		clear_bit(0, &m_dev->enter_suspend);
		clear_bit(0, &m_dev->hw_lock);
	}
	return ret;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
}

static int s5p_mfc_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);

	if (m_dev->num_inst == 0)
		return 0;
	return s5p_mfc_wakeup(m_dev);
}
#endif

1326
#ifdef CONFIG_PM
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
static int s5p_mfc_runtime_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);

	atomic_set(&m_dev->pm.power, 0);
	return 0;
}

static int s5p_mfc_runtime_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);

	atomic_set(&m_dev->pm.power, 1);
	return 0;
}
#endif

/* Power management */
static const struct dev_pm_ops s5p_mfc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(s5p_mfc_suspend, s5p_mfc_resume)
	SET_RUNTIME_PM_OPS(s5p_mfc_runtime_suspend, s5p_mfc_runtime_resume,
			   NULL)
};

1353
static struct s5p_mfc_buf_size_v5 mfc_buf_size_v5 = {
1354 1355 1356 1357 1358 1359
	.h264_ctx	= MFC_H264_CTX_BUF_SIZE,
	.non_h264_ctx	= MFC_CTX_BUF_SIZE,
	.dsc		= DESC_BUF_SIZE,
	.shm		= SHARED_BUF_SIZE,
};

1360
static struct s5p_mfc_buf_size buf_size_v5 = {
1361 1362 1363 1364 1365
	.fw	= MAX_FW_SIZE,
	.cpb	= MAX_CPB_SIZE,
	.priv	= &mfc_buf_size_v5,
};

1366
static struct s5p_mfc_buf_align mfc_buf_align_v5 = {
1367 1368 1369 1370 1371
	.base = MFC_BASE_ALIGN_ORDER,
};

static struct s5p_mfc_variant mfc_drvdata_v5 = {
	.version	= MFC_VERSION,
1372
	.version_bit	= MFC_V5_BIT,
1373 1374 1375
	.port_num	= MFC_NUM_PORTS,
	.buf_size	= &buf_size_v5,
	.buf_align	= &mfc_buf_align_v5,
1376
	.fw_name[0]	= "s5p-mfc.fw",
1377 1378
};

1379
static struct s5p_mfc_buf_size_v6 mfc_buf_size_v6 = {
1380 1381 1382 1383 1384 1385 1386
	.dev_ctx	= MFC_CTX_BUF_SIZE_V6,
	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V6,
	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V6,
	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V6,
	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V6,
};

1387
static struct s5p_mfc_buf_size buf_size_v6 = {
1388 1389 1390 1391 1392
	.fw	= MAX_FW_SIZE_V6,
	.cpb	= MAX_CPB_SIZE_V6,
	.priv	= &mfc_buf_size_v6,
};

1393
static struct s5p_mfc_buf_align mfc_buf_align_v6 = {
1394 1395 1396 1397 1398
	.base = 0,
};

static struct s5p_mfc_variant mfc_drvdata_v6 = {
	.version	= MFC_VERSION_V6,
1399
	.version_bit	= MFC_V6_BIT,
1400 1401 1402
	.port_num	= MFC_NUM_PORTS_V6,
	.buf_size	= &buf_size_v6,
	.buf_align	= &mfc_buf_align_v6,
1403 1404 1405 1406 1407 1408
	.fw_name[0]     = "s5p-mfc-v6.fw",
	/*
	 * v6-v2 firmware contains bug fixes and interface change
	 * for init buffer command
	 */
	.fw_name[1]     = "s5p-mfc-v6-v2.fw",
1409 1410
};

1411
static struct s5p_mfc_buf_size_v6 mfc_buf_size_v7 = {
1412 1413 1414 1415 1416 1417 1418
	.dev_ctx	= MFC_CTX_BUF_SIZE_V7,
	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V7,
	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V7,
	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V7,
	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V7,
};

1419
static struct s5p_mfc_buf_size buf_size_v7 = {
1420 1421 1422 1423 1424
	.fw	= MAX_FW_SIZE_V7,
	.cpb	= MAX_CPB_SIZE_V7,
	.priv	= &mfc_buf_size_v7,
};

1425
static struct s5p_mfc_buf_align mfc_buf_align_v7 = {
1426 1427 1428 1429 1430
	.base = 0,
};

static struct s5p_mfc_variant mfc_drvdata_v7 = {
	.version	= MFC_VERSION_V7,
1431
	.version_bit	= MFC_V7_BIT,
1432 1433 1434
	.port_num	= MFC_NUM_PORTS_V7,
	.buf_size	= &buf_size_v7,
	.buf_align	= &mfc_buf_align_v7,
1435
	.fw_name[0]     = "s5p-mfc-v7.fw",
1436 1437
};

1438
static struct s5p_mfc_buf_size_v6 mfc_buf_size_v8 = {
1439 1440 1441
	.dev_ctx	= MFC_CTX_BUF_SIZE_V8,
	.h264_dec_ctx	= MFC_H264_DEC_CTX_BUF_SIZE_V8,
	.other_dec_ctx	= MFC_OTHER_DEC_CTX_BUF_SIZE_V8,
1442 1443
	.h264_enc_ctx	= MFC_H264_ENC_CTX_BUF_SIZE_V8,
	.other_enc_ctx	= MFC_OTHER_ENC_CTX_BUF_SIZE_V8,
1444 1445
};

1446
static struct s5p_mfc_buf_size buf_size_v8 = {
1447 1448 1449 1450 1451
	.fw	= MAX_FW_SIZE_V8,
	.cpb	= MAX_CPB_SIZE_V8,
	.priv	= &mfc_buf_size_v8,
};

1452
static struct s5p_mfc_buf_align mfc_buf_align_v8 = {
1453 1454 1455 1456 1457 1458 1459 1460 1461
	.base = 0,
};

static struct s5p_mfc_variant mfc_drvdata_v8 = {
	.version	= MFC_VERSION_V8,
	.version_bit	= MFC_V8_BIT,
	.port_num	= MFC_NUM_PORTS_V8,
	.buf_size	= &buf_size_v8,
	.buf_align	= &mfc_buf_align_v8,
1462
	.fw_name[0]     = "s5p-mfc-v8.fw",
1463 1464
};

1465
static const struct platform_device_id mfc_driver_ids[] = {
1466 1467 1468
	{
		.name = "s5p-mfc",
		.driver_data = (unsigned long)&mfc_drvdata_v5,
1469 1470 1471 1472 1473 1474
	}, {
		.name = "s5p-mfc-v5",
		.driver_data = (unsigned long)&mfc_drvdata_v5,
	}, {
		.name = "s5p-mfc-v6",
		.driver_data = (unsigned long)&mfc_drvdata_v6,
1475 1476 1477
	}, {
		.name = "s5p-mfc-v7",
		.driver_data = (unsigned long)&mfc_drvdata_v7,
1478 1479 1480
	}, {
		.name = "s5p-mfc-v8",
		.driver_data = (unsigned long)&mfc_drvdata_v8,
1481 1482 1483 1484 1485
	},
	{},
};
MODULE_DEVICE_TABLE(platform, mfc_driver_ids);

1486 1487 1488 1489 1490 1491 1492
static const struct of_device_id exynos_mfc_match[] = {
	{
		.compatible = "samsung,mfc-v5",
		.data = &mfc_drvdata_v5,
	}, {
		.compatible = "samsung,mfc-v6",
		.data = &mfc_drvdata_v6,
1493 1494 1495
	}, {
		.compatible = "samsung,mfc-v7",
		.data = &mfc_drvdata_v7,
1496 1497 1498
	}, {
		.compatible = "samsung,mfc-v8",
		.data = &mfc_drvdata_v8,
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos_mfc_match);

static void *mfc_get_drv_data(struct platform_device *pdev)
{
	struct s5p_mfc_variant *driver_data = NULL;

	if (pdev->dev.of_node) {
		const struct of_device_id *match;
1510
		match = of_match_node(exynos_mfc_match,
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
				pdev->dev.of_node);
		if (match)
			driver_data = (struct s5p_mfc_variant *)match->data;
	} else {
		driver_data = (struct s5p_mfc_variant *)
			platform_get_device_id(pdev)->driver_data;
	}
	return driver_data;
}

1521
static struct platform_driver s5p_mfc_driver = {
1522
	.probe		= s5p_mfc_probe,
1523
	.remove		= s5p_mfc_remove,
1524
	.id_table	= mfc_driver_ids,
1525 1526
	.driver	= {
		.name	= S5P_MFC_NAME,
1527 1528
		.pm	= &s5p_mfc_pm_ops,
		.of_match_table = exynos_mfc_match,
1529 1530 1531
	},
};

1532
module_platform_driver(s5p_mfc_driver);
1533 1534 1535 1536 1537

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Kamil Debski <k.debski@samsung.com>");
MODULE_DESCRIPTION("Samsung S5P Multi Format Codec V4L2 driver");