common.c 2.4 KB
Newer Older
1
/*
2
 * arch/arm/mach-tegra/common.c
3
 *
4
 * Copyright (c) 2013 NVIDIA Corporation. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Copyright (C) 2010 Google, Inc.
 *
 * Author:
 *	Colin Cross <ccross@android.com>
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/init.h>
#include <linux/io.h>
C
Colin Cross 已提交
23 24
#include <linux/clk.h>
#include <linux/delay.h>
25
#include <linux/irqchip.h>
26
#include <linux/clk/tegra.h>
27 28 29

#include <asm/hardware/cache-l2x0.h>

30
#include <mach/powergate.h>
31 32

#include "board.h"
33
#include "common.h"
34
#include "fuse.h"
35
#include "iomap.h"
36
#include "pmc.h"
37
#include "apbio.h"
38
#include "sleep.h"
39
#include "pm.h"
40
#include "reset.h"
C
Colin Cross 已提交
41

42 43 44 45 46 47 48
/*
 * Storage for debug-macro.S's state.
 *
 * This must be in .data not .bss so that it gets initialized each time the
 * kernel is loaded. The data is declared here rather than debug-macro.S so
 * that multiple inclusions of debug-macro.S point at the same data.
 */
49
u32 tegra_uart_config[4] = {
50 51 52
	/* Debug UART initialization required */
	1,
	/* Debug UART physical address */
53
	0,
54
	/* Debug UART virtual address */
55
	0,
56 57
	/* Scratch space for debug macro */
	0,
58
};
C
Colin Cross 已提交
59

60
#ifdef CONFIG_OF
61 62
void __init tegra_dt_init_irq(void)
{
63
	tegra_clocks_init();
64
	tegra_init_irq();
65
	irqchip_init();
66
}
67
#endif
68

69 70
void tegra_assert_system_reset(char mode, const char *cmd)
{
P
Peter De Schrijver 已提交
71
	void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
72 73
	u32 reg;

S
Simon Glass 已提交
74
	reg = readl_relaxed(reset);
P
Peter De Schrijver 已提交
75
	reg |= 0x10;
S
Simon Glass 已提交
76
	writel_relaxed(reg, reset);
77 78
}

79
static void __init tegra_init_cache(void)
80 81
{
#ifdef CONFIG_CACHE_L2X0
82
	int ret;
83
	void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
84
	u32 aux_ctrl, cache_type;
85

86 87
	cache_type = readl(p + L2X0_CACHE_TYPE);
	aux_ctrl = (cache_type & 0x700) << (17-8);
88
	aux_ctrl |= 0x7C400001;
89

90 91 92
	ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
	if (!ret)
		l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
93
#endif
C
Colin Cross 已提交
94

95 96
}

97
void __init tegra_init_early(void)
98
{
99
	tegra_cpu_reset_handler_init();
100
	tegra_apb_io_init();
101
	tegra_init_fuse();
102
	tegra_init_cache();
103
	tegra_pmc_init();
104
	tegra_powergate_init();
105
	tegra_hotplug_init();
106 107
}

108 109 110 111
void __init tegra_init_late(void)
{
	tegra_powergate_debugfs_init();
}